blob: f38aa890b2c915a1114bfe9c6bd281ee3bfdee57 [file] [log] [blame]
eric miaob1d907f2008-01-28 23:00:02 +00001/*
2 * Static Memory Controller
3 */
4
5#include <linux/module.h>
6#include <linux/kernel.h>
7#include <linux/init.h>
8#include <linux/io.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +02009#include <linux/syscore_ops.h>
eric miaob1d907f2008-01-28 23:00:02 +000010
Russell King05678a92008-11-28 16:04:54 +000011#include <mach/hardware.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010012#include <mach/smemc.h>
eric miaob1d907f2008-01-28 23:00:02 +000013
14#ifdef CONFIG_PM
eric miaob1d907f2008-01-28 23:00:02 +000015static unsigned long msc[2];
16static unsigned long sxcnfg, memclkcfg;
17static unsigned long csadrcfg[4];
18
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020019static int pxa3xx_smemc_suspend(void)
eric miaob1d907f2008-01-28 23:00:02 +000020{
Marek Vasutad68bb92010-11-03 16:29:35 +010021 msc[0] = __raw_readl(MSC0);
22 msc[1] = __raw_readl(MSC1);
23 sxcnfg = __raw_readl(SXCNFG);
24 memclkcfg = __raw_readl(MEMCLKCFG);
25 csadrcfg[0] = __raw_readl(CSADRCFG0);
26 csadrcfg[1] = __raw_readl(CSADRCFG1);
27 csadrcfg[2] = __raw_readl(CSADRCFG2);
28 csadrcfg[3] = __raw_readl(CSADRCFG3);
eric miaob1d907f2008-01-28 23:00:02 +000029
30 return 0;
31}
32
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020033static void pxa3xx_smemc_resume(void)
eric miaob1d907f2008-01-28 23:00:02 +000034{
Marek Vasutad68bb92010-11-03 16:29:35 +010035 __raw_writel(msc[0], MSC0);
36 __raw_writel(msc[1], MSC1);
37 __raw_writel(sxcnfg, SXCNFG);
38 __raw_writel(memclkcfg, MEMCLKCFG);
39 __raw_writel(csadrcfg[0], CSADRCFG0);
40 __raw_writel(csadrcfg[1], CSADRCFG1);
41 __raw_writel(csadrcfg[2], CSADRCFG2);
42 __raw_writel(csadrcfg[3], CSADRCFG3);
Igor Grinbergd107a202013-01-13 13:49:47 +020043 /* CSMSADRCFG wakes up in its default state (0), so we need to set it */
44 __raw_writel(0x2, CSMSADRCFG);
eric miaob1d907f2008-01-28 23:00:02 +000045}
46
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020047static struct syscore_ops smemc_syscore_ops = {
eric miaob1d907f2008-01-28 23:00:02 +000048 .suspend = pxa3xx_smemc_suspend,
49 .resume = pxa3xx_smemc_resume,
50};
51
eric miaob1d907f2008-01-28 23:00:02 +000052static int __init smemc_init(void)
53{
Igor Grinbergd107a202013-01-13 13:49:47 +020054 if (cpu_is_pxa3xx()) {
55 /*
56 * The only documentation we have on the
57 * Chip Select Configuration Register (CSMSADRCFG) is that
58 * it must be programmed to 0x2.
59 * Moreover, in the bit definitions, the second bit
60 * (CSMSADRCFG[1]) is called "SETALWAYS".
61 * Other bits are reserved in this register.
62 */
63 __raw_writel(0x2, CSMSADRCFG);
64
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020065 register_syscore_ops(&smemc_syscore_ops);
Igor Grinbergd107a202013-01-13 13:49:47 +020066 }
eric miaob1d907f2008-01-28 23:00:02 +000067
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020068 return 0;
eric miaob1d907f2008-01-28 23:00:02 +000069}
70subsys_initcall(smemc_init);
71#endif