blob: 8f2f615ff9589d8c400ba7c59e43cefa825c6a0f [file] [log] [blame]
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +01001/*
2 * Copyright (C) 2002 ARM Ltd.
3 * Copyright (C) 2008 STMicroelctronics.
4 * Copyright (C) 2009 ST-Ericsson.
5 * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
6 *
7 * This file is based on arm realview platform
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/init.h>
14#include <linux/errno.h>
15#include <linux/delay.h>
16#include <linux/device.h>
17#include <linux/smp.h>
18#include <linux/io.h>
Linus Walleij58202032015-05-14 09:46:40 +020019#include <linux/of.h>
20#include <linux/of_address.h>
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010021
22#include <asm/cacheflush.h>
Will Deaconeb504392012-01-20 12:01:12 +010023#include <asm/smp_plat.h>
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010024#include <asm/smp_scu.h>
Linus Walleij7a4f2602012-09-19 19:31:19 +020025
Arnd Bergmanne657bcf2013-03-21 22:51:12 +010026#include "setup.h"
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010027
Linus Walleij174e7792013-03-19 15:41:55 +010028#include "db8500-regs.h"
Linus Walleij7a4f2602012-09-19 19:31:19 +020029
Linus Walleijc00def72015-08-03 09:26:52 +020030/* Magic triggers in backup RAM */
31#define UX500_CPU1_JUMPADDR_OFFSET 0x1FF4
32#define UX500_CPU1_WAKEMAGIC_OFFSET 0x1FF0
Linus Walleij2d6dd172015-05-14 09:20:23 +020033
Linus Walleijc00def72015-08-03 09:26:52 +020034static void wakeup_secondary(void)
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010035{
Linus Walleijc00def72015-08-03 09:26:52 +020036 struct device_node *np;
37 static void __iomem *backupram;
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010038
Linus Walleijc00def72015-08-03 09:26:52 +020039 np = of_find_compatible_node(NULL, NULL, "ste,dbx500-backupram");
40 if (!np) {
41 pr_err("No backupram base address\n");
42 return;
43 }
44 backupram = of_iomap(np, 0);
45 of_node_put(np);
46 if (!backupram) {
47 pr_err("No backupram remap\n");
48 return;
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010049 }
50
51 /*
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010052 * write the address of secondary startup into the backup ram register
53 * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the
54 * backup ram register at offset 0x1FF0, which is what boot rom code
Linus Walleijc00def72015-08-03 09:26:52 +020055 * is waiting for. This will wake up the secondary core from WFE.
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010056 */
Linus Walleijc00def72015-08-03 09:26:52 +020057 writel(virt_to_phys(secondary_startup),
58 backupram + UX500_CPU1_JUMPADDR_OFFSET);
59 writel(0xA1FEED01,
60 backupram + UX500_CPU1_WAKEMAGIC_OFFSET);
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010061
62 /* make sure write buffer is drained */
63 mb();
Linus Walleijc00def72015-08-03 09:26:52 +020064 iounmap(backupram);
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010065}
66
Marc Zyngier5ac21a92011-09-08 13:15:22 +010067static void __init ux500_smp_prepare_cpus(unsigned int max_cpus)
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010068{
Linus Walleijc00def72015-08-03 09:26:52 +020069 struct device_node *np;
70 static void __iomem *scu_base;
71 unsigned int ncores;
72 int i;
73
74 np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-scu");
75 if (!np) {
76 pr_err("No SCU base address\n");
77 return;
78 }
79 scu_base = of_iomap(np, 0);
80 of_node_put(np);
81 if (!scu_base) {
82 pr_err("No SCU remap\n");
83 return;
84 }
85
Linus Walleij2d6dd172015-05-14 09:20:23 +020086 scu_enable(scu_base);
Linus Walleijc00def72015-08-03 09:26:52 +020087 ncores = scu_get_core_count(scu_base);
88 for (i = 0; i < ncores; i++)
89 set_cpu_possible(i, true);
90 iounmap(scu_base);
91}
92
93static int ux500_boot_secondary(unsigned int cpu, struct task_struct *idle)
94{
Russell King05c74a62010-12-03 11:09:48 +000095 wakeup_secondary();
Linus Walleijc00def72015-08-03 09:26:52 +020096 arch_send_wakeup_ipi_mask(cpumask_of(cpu));
97 return 0;
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010098}
Marc Zyngier5ac21a92011-09-08 13:15:22 +010099
Masahiro Yamada75305272015-11-15 10:39:53 +0900100static const struct smp_operations ux500_smp_ops __initconst = {
Marc Zyngier5ac21a92011-09-08 13:15:22 +0100101 .smp_prepare_cpus = ux500_smp_prepare_cpus,
Marc Zyngier5ac21a92011-09-08 13:15:22 +0100102 .smp_boot_secondary = ux500_boot_secondary,
103#ifdef CONFIG_HOTPLUG_CPU
104 .cpu_die = ux500_cpu_die,
105#endif
106};
Linus Walleijc00def72015-08-03 09:26:52 +0200107CPU_METHOD_OF_DECLARE(ux500_smp, "ste,dbx500-smp", &ux500_smp_ops);