blob: 101e8f2c7abecce5647034818c3926f55f94c489 [file] [log] [blame]
Lennert Buytenhek48388b22006-09-18 23:18:16 +01001/*
2 * arch/arm/plat-iop/time.c
3 *
4 * Timer code for IOP32x and IOP33x based systems
5 *
6 * Author: Deepak Saxena <dsaxena@mvista.com>
7 *
8 * Copyright 2002-2003 MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
14 */
15
16#include <linux/kernel.h>
17#include <linux/interrupt.h>
18#include <linux/time.h>
19#include <linux/init.h>
20#include <linux/timex.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Mikael Petterssona91549a2009-10-29 11:46:54 -070022#include <linux/clocksource.h>
Mikael Pettersson469d30442009-10-29 11:46:54 -070023#include <linux/clockchips.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040024#include <linux/export.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070025#include <linux/sched_clock.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010026#include <mach/hardware.h>
Lennert Buytenhek48388b22006-09-18 23:18:16 +010027#include <asm/irq.h>
28#include <asm/uaccess.h>
29#include <asm/mach/irq.h>
30#include <asm/mach/time.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/time.h>
Lennert Buytenhek48388b22006-09-18 23:18:16 +010032
Mikael Petterssona91549a2009-10-29 11:46:54 -070033/*
Linus Walleij7d633972010-06-02 09:08:55 +010034 * Minimum clocksource/clockevent timer range in seconds
35 */
36#define IOP_MIN_RANGE 4
37
38/*
Mikael Petterssona91549a2009-10-29 11:46:54 -070039 * IOP clocksource (free-running timer 1).
40 */
Rabin Vincenta5542a02010-12-04 06:20:52 +010041static cycle_t notrace iop_clocksource_read(struct clocksource *unused)
Mikael Petterssona91549a2009-10-29 11:46:54 -070042{
43 return 0xffffffffu - read_tcr1();
44}
45
46static struct clocksource iop_clocksource = {
47 .name = "iop_timer1",
48 .rating = 300,
49 .read = iop_clocksource_read,
50 .mask = CLOCKSOURCE_MASK(32),
51 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
52};
53
Mikael Pettersson469d30442009-10-29 11:46:54 -070054/*
Mikael Pettersson345a3222009-10-29 11:46:56 -070055 * IOP sched_clock() implementation via its clocksource.
56 */
Stephen Boydc66af542013-11-15 15:26:22 -080057static u64 notrace iop_read_sched_clock(void)
Mikael Pettersson345a3222009-10-29 11:46:56 -070058{
Marc Zyngier2f0778af2011-12-15 12:19:23 +010059 return 0xffffffffu - read_tcr1();
Mikael Pettersson345a3222009-10-29 11:46:56 -070060}
61
62/*
Mikael Pettersson469d30442009-10-29 11:46:54 -070063 * IOP clockevents (interrupting timer 0).
64 */
65static int iop_set_next_event(unsigned long delta,
66 struct clock_event_device *unused)
67{
68 u32 tmr = IOP_TMR_PRIVILEGED | IOP_TMR_RATIO_1_1;
69
70 BUG_ON(delta == 0);
71 write_tmr0(tmr & ~(IOP_TMR_EN | IOP_TMR_RELOAD));
72 write_tcr0(delta);
73 write_tmr0((tmr & ~IOP_TMR_RELOAD) | IOP_TMR_EN);
74
75 return 0;
76}
77
Lennert Buytenhek48388b22006-09-18 23:18:16 +010078static unsigned long ticks_per_jiffy;
Mikael Pettersson469d30442009-10-29 11:46:54 -070079
Viresh Kumar8d778372015-02-27 13:39:52 +053080static int iop_set_periodic(struct clock_event_device *evt)
Mikael Pettersson469d30442009-10-29 11:46:54 -070081{
82 u32 tmr = read_tmr0();
83
Viresh Kumar8d778372015-02-27 13:39:52 +053084 write_tmr0(tmr & ~IOP_TMR_EN);
85 write_tcr0(ticks_per_jiffy - 1);
86 write_trr0(ticks_per_jiffy - 1);
87 tmr |= (IOP_TMR_RELOAD | IOP_TMR_EN);
Mikael Pettersson469d30442009-10-29 11:46:54 -070088
89 write_tmr0(tmr);
Viresh Kumar8d778372015-02-27 13:39:52 +053090 return 0;
91}
92
93static int iop_set_oneshot(struct clock_event_device *evt)
94{
95 u32 tmr = read_tmr0();
96
97 /* ->set_next_event sets period and enables timer */
98 tmr &= ~(IOP_TMR_RELOAD | IOP_TMR_EN);
99 write_tmr0(tmr);
100 return 0;
101}
102
103static int iop_shutdown(struct clock_event_device *evt)
104{
105 u32 tmr = read_tmr0();
106
107 tmr &= ~IOP_TMR_EN;
108 write_tmr0(tmr);
109 return 0;
110}
111
112static int iop_resume(struct clock_event_device *evt)
113{
114 u32 tmr = read_tmr0();
115
116 tmr |= IOP_TMR_EN;
117 write_tmr0(tmr);
118 return 0;
Mikael Pettersson469d30442009-10-29 11:46:54 -0700119}
120
121static struct clock_event_device iop_clockevent = {
Viresh Kumar8d778372015-02-27 13:39:52 +0530122 .name = "iop_timer0",
123 .features = CLOCK_EVT_FEAT_PERIODIC |
124 CLOCK_EVT_FEAT_ONESHOT,
125 .rating = 300,
126 .set_next_event = iop_set_next_event,
127 .set_state_shutdown = iop_shutdown,
128 .set_state_periodic = iop_set_periodic,
129 .tick_resume = iop_resume,
130 .set_state_oneshot = iop_set_oneshot,
Mikael Pettersson469d30442009-10-29 11:46:54 -0700131};
132
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100133static irqreturn_t
Dan Williams3668b452007-02-13 17:13:34 +0100134iop_timer_interrupt(int irq, void *dev_id)
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100135{
Mikael Pettersson469d30442009-10-29 11:46:54 -0700136 struct clock_event_device *evt = dev_id;
137
Dan Williams3668b452007-02-13 17:13:34 +0100138 write_tisr(1);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700139 evt->event_handler(evt);
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100140 return IRQ_HANDLED;
141}
142
Dan Williams3668b452007-02-13 17:13:34 +0100143static struct irqaction iop_timer_irq = {
144 .name = "IOP Timer Tick",
145 .handler = iop_timer_interrupt,
Michael Opdenacker78f6db92014-03-04 22:04:50 +0100146 .flags = IRQF_TIMER | IRQF_IRQPOLL,
Mikael Pettersson469d30442009-10-29 11:46:54 -0700147 .dev_id = &iop_clockevent,
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100148};
149
Dan Williams70c14ff2007-07-20 02:07:26 +0100150static unsigned long iop_tick_rate;
151unsigned long get_iop_tick_rate(void)
152{
153 return iop_tick_rate;
154}
155EXPORT_SYMBOL(get_iop_tick_rate);
156
Dan Williams3668b452007-02-13 17:13:34 +0100157void __init iop_init_time(unsigned long tick_rate)
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100158{
159 u32 timer_ctl;
160
Stephen Boydc66af542013-11-15 15:26:22 -0800161 sched_clock_register(iop_read_sched_clock, 32, tick_rate);
Russell King08f26b12010-12-15 21:52:10 +0000162
Julia Lawalla6928382009-08-02 10:46:45 +0200163 ticks_per_jiffy = DIV_ROUND_CLOSEST(tick_rate, HZ);
Dan Williams70c14ff2007-07-20 02:07:26 +0100164 iop_tick_rate = tick_rate;
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100165
Dan Williams3668b452007-02-13 17:13:34 +0100166 timer_ctl = IOP_TMR_EN | IOP_TMR_PRIVILEGED |
167 IOP_TMR_RELOAD | IOP_TMR_RATIO_1_1;
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100168
169 /*
Mikael Pettersson469d30442009-10-29 11:46:54 -0700170 * Set up interrupting clockevent timer 0.
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100171 */
Mikael Pettersson469d30442009-10-29 11:46:54 -0700172 write_tmr0(timer_ctl & ~IOP_TMR_EN);
Russell King40cc5242010-12-19 15:43:34 +0000173 write_tisr(1);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700174 setup_irq(IRQ_IOP_TIMER0, &iop_timer_irq);
Mikael Pettersson469d30442009-10-29 11:46:54 -0700175 iop_clockevent.cpumask = cpumask_of(0);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000176 clockevents_config_and_register(&iop_clockevent, tick_rate,
177 0xf, 0xfffffffe);
Mikael Petterssona91549a2009-10-29 11:46:54 -0700178
179 /*
180 * Set up free-running clocksource timer 1.
181 */
Dan Williams3668b452007-02-13 17:13:34 +0100182 write_trr1(0xffffffff);
Mikael Petterssona91549a2009-10-29 11:46:54 -0700183 write_tcr1(0xffffffff);
Dan Williams3668b452007-02-13 17:13:34 +0100184 write_tmr1(timer_ctl);
Russell Kingd28b116b2010-12-13 13:20:23 +0000185 clocksource_register_hz(&iop_clocksource, tick_rate);
Lennert Buytenhek48388b22006-09-18 23:18:16 +0100186}