blob: 6221e4dfc64fcc0ee907d1dcec4e29394bb4933f [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02008 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
Johannes Berg8b4139d2014-07-24 14:05:26 +02009 * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
Zhu Yib481de92007-09-25 17:54:57 -070010 *
11 * This program is free software; you can redistribute it and/or modify
Ian Schram01ebd062007-10-25 17:15:22 +080012 * it under the terms of version 2 of the GNU General Public License as
Zhu Yib481de92007-09-25 17:54:57 -070013 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
23 * USA
24 *
25 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020026 * in the file called COPYING.
Zhu Yib481de92007-09-25 17:54:57 -070027 *
28 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080029 * Intel Linux Wireless <ilw@linux.intel.com>
Zhu Yib481de92007-09-25 17:54:57 -070030 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
31 *
32 * BSD LICENSE
33 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +020034 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
Johannes Berg8b4139d2014-07-24 14:05:26 +020035 * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
Zhu Yib481de92007-09-25 17:54:57 -070036 * All rights reserved.
37 *
38 * Redistribution and use in source and binary forms, with or without
39 * modification, are permitted provided that the following conditions
40 * are met:
41 *
42 * * Redistributions of source code must retain the above copyright
43 * notice, this list of conditions and the following disclaimer.
44 * * Redistributions in binary form must reproduce the above copyright
45 * notice, this list of conditions and the following disclaimer in
46 * the documentation and/or other materials provided with the
47 * distribution.
48 * * Neither the name Intel Corporation nor the names of its
49 * contributors may be used to endorse or promote products derived
50 * from this software without specific prior written permission.
51 *
52 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
53 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
54 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
55 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
56 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
57 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
58 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
59 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
60 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
61 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
62 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
63 *****************************************************************************/
64
65#ifndef __iwl_prph_h__
66#define __iwl_prph_h__
67
Ben Cahille3851442007-11-29 11:10:07 +080068/*
69 * Registers in this file are internal, not PCI bus memory mapped.
70 * Driver accesses these via HBUS_TARG_PRPH_* registers.
71 */
Zhu Yib481de92007-09-25 17:54:57 -070072#define PRPH_BASE (0x00000)
73#define PRPH_END (0xFFFFF)
74
75/* APMG (power management) constants */
76#define APMG_BASE (PRPH_BASE + 0x3000)
77#define APMG_CLK_CTRL_REG (APMG_BASE + 0x0000)
78#define APMG_CLK_EN_REG (APMG_BASE + 0x0004)
79#define APMG_CLK_DIS_REG (APMG_BASE + 0x0008)
80#define APMG_PS_CTRL_REG (APMG_BASE + 0x000c)
81#define APMG_PCIDEV_STT_REG (APMG_BASE + 0x0010)
82#define APMG_RFKILL_REG (APMG_BASE + 0x0014)
83#define APMG_RTC_INT_STT_REG (APMG_BASE + 0x001c)
84#define APMG_RTC_INT_MSK_REG (APMG_BASE + 0x0020)
Wey-Yi Guy02c06e42009-07-17 09:30:14 -070085#define APMG_DIGITAL_SVR_REG (APMG_BASE + 0x0058)
86#define APMG_ANALOG_SVR_REG (APMG_BASE + 0x006C)
Zhu Yib481de92007-09-25 17:54:57 -070087
Wey-Yi Guy50619ac2010-12-07 08:06:31 -080088#define APMS_CLK_VAL_MRB_FUNC_MODE (0x00000001)
Zhu Yib481de92007-09-25 17:54:57 -070089#define APMG_CLK_VAL_DMA_CLK_RQT (0x00000200)
90#define APMG_CLK_VAL_BSM_CLK_RQT (0x00000800)
91
Tomas Winkler4c43e0d2008-08-04 16:00:39 +080092#define APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS (0x00400000)
93#define APMG_PS_CTRL_VAL_RESET_REQ (0x04000000)
94#define APMG_PS_CTRL_MSK_PWR_SRC (0x03000000)
95#define APMG_PS_CTRL_VAL_PWR_SRC_VMAIN (0x00000000)
Tomas Winkler4c43e0d2008-08-04 16:00:39 +080096#define APMG_PS_CTRL_VAL_PWR_SRC_VAUX (0x02000000)
Wey-Yi Guy02c06e42009-07-17 09:30:14 -070097#define APMG_SVR_VOLTAGE_CONFIG_BIT_MSK (0x000001E0) /* bit 8:5 */
98#define APMG_SVR_DIGITAL_VOLTAGE_1_32 (0x00000060)
Zhu Yib481de92007-09-25 17:54:57 -070099
Alexander Bondara812cba2014-02-18 16:45:00 +0100100#define APMG_PCIDEV_STT_VAL_PERSIST_DIS (0x00000200)
101#define APMG_PCIDEV_STT_VAL_L1_ACT_DIS (0x00000800)
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200102#define APMG_PCIDEV_STT_VAL_WAKE_ME (0x00004000)
Zhu Yib481de92007-09-25 17:54:57 -0700103
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300104#define APMG_RTC_INT_STT_RFKILL (0x10000000)
105
Johannes Berg99cd4712013-01-24 13:52:01 +0100106/* Device system time */
107#define DEVICE_SYSTEM_TIME_REG 0xA0206C
108
Alexander Bondar119663c2013-10-17 14:26:50 +0200109/* Device NMI register */
110#define DEVICE_SET_NMI_REG 0x00a01c30
Emmanuel Grumbach66396582015-01-07 16:44:06 +0200111#define DEVICE_SET_NMI_VAL_HW BIT(0)
112#define DEVICE_SET_NMI_VAL_DRV BIT(7)
Liad Kaufman4c9706d2014-04-27 16:46:09 +0300113#define DEVICE_SET_NMI_8000B_REG 0x00a01c24
114#define DEVICE_SET_NMI_8000B_VAL 0x1000000
Alexander Bondar119663c2013-10-17 14:26:50 +0200115
Alexander Bondara812cba2014-02-18 16:45:00 +0100116/* Shared registers (0x0..0x3ff, via target indirect or periphery */
117#define SHR_BASE 0x00a10000
118
119/* Shared GP1 register */
120#define SHR_APMG_GP1_REG 0x01dc
121#define SHR_APMG_GP1_REG_PRPH (SHR_BASE + SHR_APMG_GP1_REG)
122#define SHR_APMG_GP1_WF_XTAL_LP_EN 0x00000004
123#define SHR_APMG_GP1_CHICKEN_BIT_SELECT 0x80000000
124
125/* Shared DL_CFG register */
126#define SHR_APMG_DL_CFG_REG 0x01c4
127#define SHR_APMG_DL_CFG_REG_PRPH (SHR_BASE + SHR_APMG_DL_CFG_REG)
128#define SHR_APMG_DL_CFG_RTCS_CLK_SELECTOR_MSK 0x000000c0
129#define SHR_APMG_DL_CFG_RTCS_CLK_INTERNAL_XTAL 0x00000080
130#define SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP 0x00000100
131
132/* Shared APMG_XTAL_CFG register */
133#define SHR_APMG_XTAL_CFG_REG 0x1c0
134#define SHR_APMG_XTAL_CFG_XTAL_ON_REQ 0x80000000
135
Eran Hararye12ba842013-12-02 12:18:10 +0200136/*
137 * Device reset for family 8000
138 * write to bit 24 in order to reset the CPU
139*/
140#define RELEASE_CPU_RESET (0x300C)
141#define RELEASE_CPU_RESET_BIT BIT(24)
142
Eytan Lifshitz9ee718a2013-05-19 19:14:41 +0300143/*****************************************************************************
144 * 7000/3000 series SHR DTS addresses *
145 *****************************************************************************/
146
147#define SHR_MISC_WFM_DTS_EN (0x00a10024)
148#define DTSC_CFG_MODE (0x00a10604)
149#define DTSC_VREF_AVG (0x00a10648)
150#define DTSC_VREF5_AVG (0x00a1064c)
151#define DTSC_CFG_MODE_PERIODIC (0x2)
152#define DTSC_PTAT_AVG (0x00a10650)
153
154
Zhu Yib481de92007-09-25 17:54:57 -0700155/**
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700156 * Tx Scheduler
157 *
Tomas Winklera96a27f2008-10-23 23:48:56 -0700158 * The Tx Scheduler selects the next frame to be transmitted, choosing TFDs
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700159 * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
160 * host DRAM. It steers each frame's Tx command (which contains the frame
161 * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
162 * device. A queue maps to only one (selectable by driver) Tx DMA channel,
163 * but one DMA channel may take input from several queues.
164 *
Wey-Yi Guy8ff84a22011-04-01 16:29:52 -0700165 * Tx DMA FIFOs have dedicated purposes.
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700166 *
Johannes Bergedc1a3a2010-02-24 01:57:19 -0800167 * For 5000 series and up, they are used differently
Johannes Berg68198862009-11-06 14:52:53 -0800168 * (cf. iwl5000_default_queue_to_tx_fifo in iwl-5000.c):
169 *
170 * 0 -- EDCA BK (background) frames, lowest priority
171 * 1 -- EDCA BE (best effort) frames, normal priority
172 * 2 -- EDCA VI (video) frames, higher priority
173 * 3 -- EDCA VO (voice) and management frames, highest priority
Johannes Bergedc1a3a2010-02-24 01:57:19 -0800174 * 4 -- unused
175 * 5 -- unused
176 * 6 -- unused
Johannes Berg68198862009-11-06 14:52:53 -0800177 * 7 -- Commands
178 *
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700179 * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
Johannes Berg68198862009-11-06 14:52:53 -0800180 * In addition, driver can map the remaining queues to Tx DMA/FIFO
181 * channels 0-3 to support 11n aggregation via EDCA DMA channels.
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700182 *
183 * The driver sets up each queue to work in one of two modes:
184 *
185 * 1) Scheduler-Ack, in which the scheduler automatically supports a
186 * block-ack (BA) window of up to 64 TFDs. In this mode, each queue
187 * contains TFDs for a unique combination of Recipient Address (RA)
188 * and Traffic Identifier (TID), that is, traffic of a given
189 * Quality-Of-Service (QOS) priority, destined for a single station.
190 *
191 * In scheduler-ack mode, the scheduler keeps track of the Tx status of
192 * each frame within the BA window, including whether it's been transmitted,
193 * and whether it's been acknowledged by the receiving station. The device
194 * automatically processes block-acks received from the receiving STA,
195 * and reschedules un-acked frames to be retransmitted (successful
196 * Tx completion may end up being out-of-order).
197 *
198 * The driver must maintain the queue's Byte Count table in host DRAM
Wey-Yi Guy8ff84a22011-04-01 16:29:52 -0700199 * for this mode.
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700200 * This mode does not support fragmentation.
201 *
202 * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
203 * The device may automatically retry Tx, but will retry only one frame
204 * at a time, until receiving ACK from receiving station, or reaching
205 * retry limit and giving up.
206 *
Johannes Berg13bb9482010-08-23 10:46:33 +0200207 * The command queue (#4/#9) must use this mode!
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700208 * This mode does not require use of the Byte Count table in host DRAM.
209 *
210 * Driver controls scheduler operation via 3 means:
211 * 1) Scheduler registers
Wey-Yi Guy8ff84a22011-04-01 16:29:52 -0700212 * 2) Shared scheduler data base in internal SRAM
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700213 * 3) Shared data in host DRAM
214 *
215 * Initialization:
216 *
217 * When loading, driver should allocate memory for:
218 * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs.
219 * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory
220 * (1024 bytes for each queue).
221 *
222 * After receiving "Alive" response from uCode, driver must initialize
Johannes Berg13bb9482010-08-23 10:46:33 +0200223 * the scheduler (especially for queue #4/#9, the command queue, otherwise
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700224 * the driver can't issue commands!):
Ben Cahille3851442007-11-29 11:10:07 +0800225 */
Wey-Yi Guyf86af7b2011-06-28 08:01:12 -0700226#define SCD_MEM_LOWER_BOUND (0x0000)
Emmanuel Grumbach67dc3202007-10-25 17:15:38 +0800227
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700228/**
229 * Max Tx window size is the max number of contiguous TFDs that the scheduler
230 * can keep track of at one time when creating block-ack chains of frames.
231 * Note that "64" matches the number of ack bits in a block-ack packet.
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700232 */
233#define SCD_WIN_SIZE 64
234#define SCD_FRAME_LIMIT 64
Zhu Yib481de92007-09-25 17:54:57 -0700235
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300236#define SCD_TXFIFO_POS_TID (0)
237#define SCD_TXFIFO_POS_RA (4)
238#define SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700239
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700240/* agn SCD */
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300241#define SCD_QUEUE_STTS_REG_POS_TXF (0)
242#define SCD_QUEUE_STTS_REG_POS_ACTIVE (3)
243#define SCD_QUEUE_STTS_REG_POS_WSL (4)
244#define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (19)
Emmanuel Grumbachcde5b482012-05-28 16:55:34 +0300245#define SCD_QUEUE_STTS_REG_MSK (0x017F0000)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800246
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300247#define SCD_QUEUE_CTX_REG1_CREDIT_POS (8)
248#define SCD_QUEUE_CTX_REG1_CREDIT_MSK (0x00FFFF00)
249#define SCD_QUEUE_CTX_REG1_SUPER_CREDIT_POS (24)
250#define SCD_QUEUE_CTX_REG1_SUPER_CREDIT_MSK (0xFF000000)
251#define SCD_QUEUE_CTX_REG2_WIN_SIZE_POS (0)
252#define SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK (0x0000007F)
253#define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
254#define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
Emmanuel Grumbachcb6bb122015-01-25 10:36:31 +0200255#define SCD_GP_CTRL_ENABLE_31_QUEUES BIT(0)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800256
Wey-Yi Guyf86af7b2011-06-28 08:01:12 -0700257/* Context Data */
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300258#define SCD_CONTEXT_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x600)
259#define SCD_CONTEXT_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x6A0)
Wey-Yi Guyf86af7b2011-06-28 08:01:12 -0700260
261/* Tx status */
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300262#define SCD_TX_STTS_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x6A0)
263#define SCD_TX_STTS_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x7E0)
Wey-Yi Guyf86af7b2011-06-28 08:01:12 -0700264
265/* Translation Data */
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300266#define SCD_TRANS_TBL_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x7E0)
267#define SCD_TRANS_TBL_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x808)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800268
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300269#define SCD_CONTEXT_QUEUE_OFFSET(x)\
270 (SCD_CONTEXT_MEM_LOWER_BOUND + ((x) * 8))
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800271
Emmanuel Grumbach986ea6c2012-09-30 16:25:43 +0200272#define SCD_TX_STTS_QUEUE_OFFSET(x)\
273 (SCD_TX_STTS_MEM_LOWER_BOUND + ((x) * 16))
274
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300275#define SCD_TRANS_TBL_OFFSET_QUEUE(x) \
276 ((SCD_TRANS_TBL_MEM_LOWER_BOUND + ((x) * 2)) & 0xfffc)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800277
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300278#define SCD_BASE (PRPH_BASE + 0xa02c00)
Emmanuel Grumbachb559e662007-10-25 17:15:40 +0800279
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300280#define SCD_SRAM_BASE_ADDR (SCD_BASE + 0x0)
281#define SCD_DRAM_BASE_ADDR (SCD_BASE + 0x8)
282#define SCD_AIT (SCD_BASE + 0x0c)
283#define SCD_TXFACT (SCD_BASE + 0x10)
284#define SCD_ACTIVE (SCD_BASE + 0x14)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300285#define SCD_QUEUECHAIN_SEL (SCD_BASE + 0xe8)
Emmanuel Grumbachd012d042012-06-06 13:55:02 +0200286#define SCD_CHAINEXT_EN (SCD_BASE + 0x244)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300287#define SCD_AGGR_SEL (SCD_BASE + 0x248)
288#define SCD_INTERRUPT_MASK (SCD_BASE + 0x108)
Emmanuel Grumbachcb6bb122015-01-25 10:36:31 +0200289#define SCD_GP_CTRL (SCD_BASE + 0x1a8)
Avri Altman002a9e22014-07-24 19:25:10 +0300290#define SCD_EN_CTRL (SCD_BASE + 0x254)
Johannes Berg5ef4acd2012-04-23 14:17:50 -0700291
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700292/*********************** END TX SCHEDULER *************************************/
293
Emmanuel Grumbach2d93aee2013-12-24 14:15:41 +0200294/* Oscillator clock */
295#define OSC_CLK (0xa04068)
296#define OSC_CLK_FORCE_CONTROL (0x8)
297
Eran Harary189fa2f2014-01-23 16:26:32 +0200298/* SECURE boot registers */
299#define LMPM_SECURE_BOOT_CONFIG_ADDR (0x100)
300enum secure_boot_config_reg {
301 LMPM_SECURE_BOOT_CONFIG_INSPECTOR_BURNED_IN_OTP = 0x00000001,
302 LMPM_SECURE_BOOT_CONFIG_INSPECTOR_NOT_REQ = 0x00000002,
303};
304
Eran Hararydcab8ec2014-10-19 12:20:14 +0200305#define LMPM_SECURE_BOOT_CPU1_STATUS_ADDR_B0 (0xA01E30)
Eran Harary189fa2f2014-01-23 16:26:32 +0200306#define LMPM_SECURE_BOOT_CPU1_STATUS_ADDR (0x1E30)
307#define LMPM_SECURE_BOOT_CPU2_STATUS_ADDR (0x1E34)
308enum secure_boot_status_reg {
309 LMPM_SECURE_BOOT_CPU_STATUS_VERF_STATUS = 0x00000001,
310 LMPM_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED = 0x00000002,
311 LMPM_SECURE_BOOT_CPU_STATUS_VERF_SUCCESS = 0x00000004,
312 LMPM_SECURE_BOOT_CPU_STATUS_VERF_FAIL = 0x00000008,
313 LMPM_SECURE_BOOT_CPU_STATUS_SIGN_VERF_FAIL = 0x00000010,
314 LMPM_SECURE_BOOT_STATUS_SUCCESS = 0x00000003,
315};
316
Eran Hararydcab8ec2014-10-19 12:20:14 +0200317#define FH_UCODE_LOAD_STATUS (0x1AF0)
Eran Harary189fa2f2014-01-23 16:26:32 +0200318#define CSR_UCODE_LOAD_STATUS_ADDR (0x1E70)
319enum secure_load_status_reg {
320 LMPM_CPU_UCODE_LOADING_STARTED = 0x00000001,
321 LMPM_CPU_HDRS_LOADING_COMPLETED = 0x00000003,
322 LMPM_CPU_UCODE_LOADING_COMPLETED = 0x00000007,
323 LMPM_CPU_STATUS_NUM_OF_LAST_COMPLETED = 0x000000F8,
324 LMPM_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK = 0x0000FF00,
325};
326
327#define LMPM_SECURE_INSPECTOR_CODE_ADDR (0x1E38)
328#define LMPM_SECURE_INSPECTOR_DATA_ADDR (0x1E3C)
329#define LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR (0x1E78)
330#define LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR (0x1E7C)
331
332#define LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE (0x400000)
333#define LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE (0x402000)
Eran Hararydcab8ec2014-10-19 12:20:14 +0200334#define LMPM_SECURE_CPU1_HDR_MEM_SPACE (0x420000)
335#define LMPM_SECURE_CPU2_HDR_MEM_SPACE (0x420400)
Eran Harary189fa2f2014-01-23 16:26:32 +0200336
Eran Hararydcab8ec2014-10-19 12:20:14 +0200337#define LMPM_SECURE_TIME_OUT (100) /* 10 micro */
Eran Harary189fa2f2014-01-23 16:26:32 +0200338
Emmanuel Grumbach7b445f32014-03-20 11:08:19 +0200339/* Rx FIFO */
340#define RXF_SIZE_ADDR (0xa00c88)
Liad Kaufman04fd2c22014-12-15 17:54:16 +0200341#define RXF_RD_D_SPACE (0xa00c40)
342#define RXF_RD_WR_PTR (0xa00c50)
343#define RXF_RD_RD_PTR (0xa00c54)
344#define RXF_RD_FENCE_PTR (0xa00c4c)
345#define RXF_SET_FENCE_MODE (0xa00c14)
346#define RXF_LD_WR2FENCE (0xa00c1c)
347#define RXF_FIFO_RD_FENCE_INC (0xa00c68)
Emmanuel Grumbach7b445f32014-03-20 11:08:19 +0200348#define RXF_SIZE_BYTE_CND_POS (7)
349#define RXF_SIZE_BYTE_CNT_MSK (0x3ff << RXF_SIZE_BYTE_CND_POS)
Liad Kaufman04fd2c22014-12-15 17:54:16 +0200350#define RXF_DIFF_FROM_PREV (0x200)
Emmanuel Grumbach7b445f32014-03-20 11:08:19 +0200351
352#define RXF_LD_FENCE_OFFSET_ADDR (0xa00c10)
353#define RXF_FIFO_RD_FENCE_ADDR (0xa00c0c)
354
Liad Kaufman04fd2c22014-12-15 17:54:16 +0200355/* Tx FIFO */
356#define TXF_FIFO_ITEM_CNT (0xa00438)
357#define TXF_WR_PTR (0xa00414)
358#define TXF_RD_PTR (0xa00410)
359#define TXF_FENCE_PTR (0xa00418)
360#define TXF_LOCK_FENCE (0xa00424)
361#define TXF_LARC_NUM (0xa0043c)
362#define TXF_READ_MODIFY_DATA (0xa00448)
363#define TXF_READ_MODIFY_ADDR (0xa0044c)
364
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300365/* FW monitor */
Emmanuel Grumbach8c23f952014-12-04 10:07:47 +0200366#define MON_BUFF_SAMPLE_CTL (0xa03c00)
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300367#define MON_BUFF_BASE_ADDR (0xa03c3c)
368#define MON_BUFF_END_ADDR (0xa03c40)
369#define MON_BUFF_WRPTR (0xa03c44)
370#define MON_BUFF_CYCLE_CNT (0xa03c48)
371
Emmanuel Grumbach8c23f952014-12-04 10:07:47 +0200372#define DBGC_IN_SAMPLE (0xa03c00)
373#define DBGC_OUT_CTRL (0xa03c0c)
374
Arik Nemtsovfe457732014-11-17 15:46:37 +0200375/* FW chicken bits */
376#define LMPM_CHICK 0xA01FF8
377enum {
378 LMPM_CHICK_EXTENDED_ADDR_SPACE = BIT(0),
379};
380
Zhu Yib481de92007-09-25 17:54:57 -0700381#endif /* __iwl_prph_h__ */