blob: ddd57ade1aa845c0f770c8321905c4914630f10d [file] [log] [blame]
Ralf Baechle384740d2008-09-16 19:48:51 +02001/*
2 * Switch a MMU context.
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
8 * Copyright (C) 1996, 1997, 1998, 1999 by Ralf Baechle
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 */
11#ifndef _ASM_MMU_CONTEXT_H
12#define _ASM_MMU_CONTEXT_H
13
14#include <linux/errno.h>
15#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010016#include <linux/smp.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020017#include <linux/slab.h>
18#include <asm/cacheflush.h>
Paul Burton432c6ba2016-07-08 11:06:19 +010019#include <asm/dsemul.h>
Ralf Baechlec2ea1d52009-10-13 23:23:28 +020020#include <asm/hazards.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020021#include <asm/tlbflush.h>
Ralf Baechle384740d2008-09-16 19:48:51 +020022#include <asm-generic/mm_hooks.h>
23
Markos Chandrasf1014d12014-07-14 12:47:09 +010024#define htw_set_pwbase(pgd) \
25do { \
26 if (cpu_has_htw) { \
27 write_c0_pwbase(pgd); \
28 back_to_back_c0_hazard(); \
Markos Chandrasf1014d12014-07-14 12:47:09 +010029 } \
30} while (0)
31
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010032#define TLBMISS_HANDLER_SETUP_PGD(pgd) \
33do { \
Jayachandran C6ba045f2013-06-23 17:16:19 +000034 extern void tlbmiss_handler_setup_pgd(unsigned long); \
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010035 tlbmiss_handler_setup_pgd((unsigned long)(pgd)); \
Markos Chandrasf1014d12014-07-14 12:47:09 +010036 htw_set_pwbase((unsigned long)pgd); \
Ralf Baechle0bfbf6a2013-03-21 11:28:10 +010037} while (0)
David Daney826222842009-10-14 12:16:56 -070038
Jayachandran Cf4ae17a2013-09-25 16:28:04 +053039#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
James Hoganae4ce452014-03-04 10:20:43 +000040
41#define TLBMISS_HANDLER_RESTORE() \
42 write_c0_xcontext((unsigned long) smp_processor_id() << \
43 SMP_CPUID_REGSHIFT)
44
David Daney826222842009-10-14 12:16:56 -070045#define TLBMISS_HANDLER_SETUP() \
46 do { \
47 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir); \
James Hoganae4ce452014-03-04 10:20:43 +000048 TLBMISS_HANDLER_RESTORE(); \
David Daney826222842009-10-14 12:16:56 -070049 } while (0)
50
Jayachandran Cc2377a42013-08-11 17:10:16 +053051#else /* !CONFIG_MIPS_PGD_C0_CONTEXT: using pgd_current*/
David Daney826222842009-10-14 12:16:56 -070052
Ralf Baechle384740d2008-09-16 19:48:51 +020053/*
54 * For the fast tlb miss handlers, we keep a per cpu array of pointers
55 * to the current pgd for each processor. Also, the proc. id is stuffed
56 * into the context register.
57 */
58extern unsigned long pgd_current[];
59
James Hoganae4ce452014-03-04 10:20:43 +000060#define TLBMISS_HANDLER_RESTORE() \
Jayachandran Cc2377a42013-08-11 17:10:16 +053061 write_c0_context((unsigned long) smp_processor_id() << \
James Hoganae4ce452014-03-04 10:20:43 +000062 SMP_CPUID_REGSHIFT)
63
64#define TLBMISS_HANDLER_SETUP() \
65 TLBMISS_HANDLER_RESTORE(); \
Ralf Baechlec2ea1d52009-10-13 23:23:28 +020066 back_to_back_c0_hazard(); \
Ralf Baechle384740d2008-09-16 19:48:51 +020067 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
David Daney826222842009-10-14 12:16:56 -070068#endif /* CONFIG_MIPS_PGD_C0_CONTEXT*/
Ralf Baechle384740d2008-09-16 19:48:51 +020069
David Daney48c4ac92013-05-13 13:56:44 -070070/*
71 * All unused by hardware upper bits will be considered
72 * as a software asid extension.
73 */
Paul Burton4edf00a2016-05-06 14:36:23 +010074static unsigned long asid_version_mask(unsigned int cpu)
75{
76 unsigned long asid_mask = cpu_asid_mask(&cpu_data[cpu]);
77
78 return ~(asid_mask | (asid_mask - 1));
79}
80
81static unsigned long asid_first_version(unsigned int cpu)
82{
83 return ~asid_version_mask(cpu) + 1;
84}
85
86#define cpu_context(cpu, mm) ((mm)->context.asid[cpu])
87#define asid_cache(cpu) (cpu_data[cpu].asid_cache)
88#define cpu_asid(cpu, mm) \
89 (cpu_context((cpu), (mm)) & cpu_asid_mask(&cpu_data[cpu]))
90
91static inline void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
92{
93}
94
David Daney48c4ac92013-05-13 13:56:44 -070095
Ralf Baechle384740d2008-09-16 19:48:51 +020096/* Normal, classic MIPS get_new_mmu_context */
97static inline void
98get_new_mmu_context(struct mm_struct *mm, unsigned long cpu)
99{
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800100 extern void kvm_local_flush_tlb_all(void);
Ralf Baechle384740d2008-09-16 19:48:51 +0200101 unsigned long asid = asid_cache(cpu);
102
Paul Burton4edf00a2016-05-06 14:36:23 +0100103 if (!((asid += cpu_asid_inc()) & cpu_asid_mask(&cpu_data[cpu]))) {
Ralf Baechle384740d2008-09-16 19:48:51 +0200104 if (cpu_has_vtag_icache)
105 flush_icache_all();
Markos Chandrasd4149762013-06-10 12:16:16 +0000106#ifdef CONFIG_KVM
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800107 kvm_local_flush_tlb_all(); /* start new asid cycle */
108#else
Ralf Baechle384740d2008-09-16 19:48:51 +0200109 local_flush_tlb_all(); /* start new asid cycle */
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800110#endif
Ralf Baechle384740d2008-09-16 19:48:51 +0200111 if (!asid) /* fix version if needed */
Paul Burton4edf00a2016-05-06 14:36:23 +0100112 asid = asid_first_version(cpu);
Ralf Baechle384740d2008-09-16 19:48:51 +0200113 }
Sanjay Lalf9afbd42012-11-21 18:34:11 -0800114
Ralf Baechle384740d2008-09-16 19:48:51 +0200115 cpu_context(cpu, mm) = asid_cache(cpu) = asid;
116}
117
Ralf Baechle384740d2008-09-16 19:48:51 +0200118/*
119 * Initialize the context related info for a new mm_struct
120 * instance.
121 */
122static inline int
123init_new_context(struct task_struct *tsk, struct mm_struct *mm)
124{
125 int i;
126
Huacai Chen22478672013-03-17 11:50:14 +0000127 for_each_possible_cpu(i)
Ralf Baechle384740d2008-09-16 19:48:51 +0200128 cpu_context(i, mm) = 0;
129
Paul Burton97915542015-01-08 12:17:37 +0000130 atomic_set(&mm->context.fp_mode_switching, 0);
131
Paul Burton432c6ba2016-07-08 11:06:19 +0100132 mm->context.bd_emupage_allocmap = NULL;
133 spin_lock_init(&mm->context.bd_emupage_lock);
134 init_waitqueue_head(&mm->context.bd_emupage_queue);
135
Ralf Baechle384740d2008-09-16 19:48:51 +0200136 return 0;
137}
138
139static inline void switch_mm(struct mm_struct *prev, struct mm_struct *next,
Ralf Baechle70342282013-01-22 12:59:30 +0100140 struct task_struct *tsk)
Ralf Baechle384740d2008-09-16 19:48:51 +0200141{
142 unsigned int cpu = smp_processor_id();
143 unsigned long flags;
Ralf Baechle384740d2008-09-16 19:48:51 +0200144 local_irq_save(flags);
Ralf Baechle384740d2008-09-16 19:48:51 +0200145
Markos Chandrased4cbc82015-01-26 13:04:33 +0000146 htw_stop();
Ralf Baechle384740d2008-09-16 19:48:51 +0200147 /* Check if our ASID is of an older version and thus invalid */
Paul Burton4edf00a2016-05-06 14:36:23 +0100148 if ((cpu_context(cpu, next) ^ asid_cache(cpu)) & asid_version_mask(cpu))
Ralf Baechle384740d2008-09-16 19:48:51 +0200149 get_new_mmu_context(next, cpu);
Ralf Baechled30cecb2009-05-27 17:29:37 +0100150 write_c0_entryhi(cpu_asid(cpu, next));
Ralf Baechle384740d2008-09-16 19:48:51 +0200151 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
152
153 /*
154 * Mark current->active_mm as not "active" anymore.
155 * We don't want to mislead possible IPI tlb flush routines.
156 */
Rusty Russell55b8cab2009-09-24 09:34:50 -0600157 cpumask_clear_cpu(cpu, mm_cpumask(prev));
158 cpumask_set_cpu(cpu, mm_cpumask(next));
Markos Chandrased4cbc82015-01-26 13:04:33 +0000159 htw_start();
Ralf Baechle384740d2008-09-16 19:48:51 +0200160
161 local_irq_restore(flags);
162}
163
164/*
165 * Destroy context related info for an mm_struct that is about
166 * to be put to rest.
167 */
168static inline void destroy_context(struct mm_struct *mm)
169{
Paul Burton432c6ba2016-07-08 11:06:19 +0100170 dsemul_mm_cleanup(mm);
Ralf Baechle384740d2008-09-16 19:48:51 +0200171}
172
173#define deactivate_mm(tsk, mm) do { } while (0)
174
175/*
176 * After we have set current->mm to a new value, this activates
177 * the context for the new mm so we see the new mappings.
178 */
179static inline void
180activate_mm(struct mm_struct *prev, struct mm_struct *next)
181{
182 unsigned long flags;
183 unsigned int cpu = smp_processor_id();
184
Ralf Baechle384740d2008-09-16 19:48:51 +0200185 local_irq_save(flags);
186
Markos Chandrased4cbc82015-01-26 13:04:33 +0000187 htw_stop();
Ralf Baechle384740d2008-09-16 19:48:51 +0200188 /* Unconditionally get a new ASID. */
189 get_new_mmu_context(next, cpu);
190
Ralf Baechled30cecb2009-05-27 17:29:37 +0100191 write_c0_entryhi(cpu_asid(cpu, next));
Ralf Baechle384740d2008-09-16 19:48:51 +0200192 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
193
194 /* mark mmu ownership change */
Rusty Russell55b8cab2009-09-24 09:34:50 -0600195 cpumask_clear_cpu(cpu, mm_cpumask(prev));
196 cpumask_set_cpu(cpu, mm_cpumask(next));
Markos Chandrased4cbc82015-01-26 13:04:33 +0000197 htw_start();
Ralf Baechle384740d2008-09-16 19:48:51 +0200198
199 local_irq_restore(flags);
200}
201
202/*
203 * If mm is currently active_mm, we can't really drop it. Instead,
204 * we will get a new one for it.
205 */
206static inline void
207drop_mmu_context(struct mm_struct *mm, unsigned cpu)
208{
209 unsigned long flags;
Ralf Baechle384740d2008-09-16 19:48:51 +0200210
211 local_irq_save(flags);
Markos Chandrased4cbc82015-01-26 13:04:33 +0000212 htw_stop();
Ralf Baechle384740d2008-09-16 19:48:51 +0200213
Rusty Russell55b8cab2009-09-24 09:34:50 -0600214 if (cpumask_test_cpu(cpu, mm_cpumask(mm))) {
Ralf Baechle384740d2008-09-16 19:48:51 +0200215 get_new_mmu_context(mm, cpu);
Ralf Baechle384740d2008-09-16 19:48:51 +0200216 write_c0_entryhi(cpu_asid(cpu, mm));
Ralf Baechle384740d2008-09-16 19:48:51 +0200217 } else {
218 /* will get a new context next time */
Ralf Baechle384740d2008-09-16 19:48:51 +0200219 cpu_context(cpu, mm) = 0;
Ralf Baechle384740d2008-09-16 19:48:51 +0200220 }
Markos Chandrased4cbc82015-01-26 13:04:33 +0000221 htw_start();
Ralf Baechle384740d2008-09-16 19:48:51 +0200222 local_irq_restore(flags);
223}
224
225#endif /* _ASM_MMU_CONTEXT_H */