blob: 2a61e1847a3564d7538a1f7b3e8a5b00648b7815 [file] [log] [blame]
Raviteja Tamatame97849a2017-09-12 20:25:50 +05301/* Copyright (c) 2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include "dsi-panel-sim-video.dtsi"
14#include "dsi-panel-sim-cmd.dtsi"
15#include "dsi-panel-sim-dsc375-cmd.dtsi"
16#include "dsi-panel-sim-dualmipi-video.dtsi"
17#include "dsi-panel-sim-dualmipi-cmd.dtsi"
18#include "dsi-panel-sim-dualmipi-dsc375-cmd.dtsi"
19#include "dsi-panel-nt35597-truly-dualmipi-wqxga-video.dtsi"
20#include "dsi-panel-nt35597-truly-dualmipi-wqxga-cmd.dtsi"
21#include "dsi-panel-nt35597-truly-dsc-wqxga-cmd.dtsi"
22#include "dsi-panel-nt35597-truly-dsc-wqxga-video.dtsi"
Rashi Bindra5f52b4e2017-09-26 18:17:06 +053023#include "dsi-panel-nt35597-dualmipi-wqxga-video.dtsi"
24#include "dsi-panel-nt35597-dualmipi-wqxga-cmd.dtsi"
25#include "dsi-panel-nt35695b-truly-fhd-video.dtsi"
26#include "dsi-panel-nt35695b-truly-fhd-cmd.dtsi"
27#include "dsi-panel-rm67195-amoled-fhd-cmd.dtsi"
Raviteja Tamatame97849a2017-09-12 20:25:50 +053028#include <dt-bindings/clock/mdss-10nm-pll-clk.h>
29
30&soc {
31 dsi_panel_pwr_supply: dsi_panel_pwr_supply {
32 #address-cells = <1>;
33 #size-cells = <0>;
34
35 qcom,panel-supply-entry@0 {
36 reg = <0>;
37 qcom,supply-name = "vddio";
38 qcom,supply-min-voltage = <1800000>;
39 qcom,supply-max-voltage = <1800000>;
40 qcom,supply-enable-load = <62000>;
41 qcom,supply-disable-load = <80>;
42 qcom,supply-post-on-sleep = <20>;
43 };
44
45 qcom,panel-supply-entry@1 {
46 reg = <1>;
47 qcom,supply-name = "lab";
48 qcom,supply-min-voltage = <4600000>;
49 qcom,supply-max-voltage = <6000000>;
50 qcom,supply-enable-load = <100000>;
51 qcom,supply-disable-load = <100>;
52 };
53
54 qcom,panel-supply-entry@2 {
55 reg = <2>;
56 qcom,supply-name = "ibb";
57 qcom,supply-min-voltage = <4600000>;
58 qcom,supply-max-voltage = <6000000>;
59 qcom,supply-enable-load = <100000>;
60 qcom,supply-disable-load = <100>;
61 qcom,supply-post-on-sleep = <20>;
62 };
63 };
64
65 dsi_panel_pwr_supply_no_labibb: dsi_panel_pwr_supply_no_labibb {
66 #address-cells = <1>;
67 #size-cells = <0>;
68
69 qcom,panel-supply-entry@0 {
70 reg = <0>;
71 qcom,supply-name = "vddio";
72 qcom,supply-min-voltage = <1800000>;
73 qcom,supply-max-voltage = <1800000>;
74 qcom,supply-enable-load = <62000>;
75 qcom,supply-disable-load = <80>;
76 qcom,supply-post-on-sleep = <20>;
77 };
78 };
79
80 dsi_panel_pwr_supply_vdd_no_labibb: dsi_panel_pwr_supply_vdd_no_labibb {
81 #address-cells = <1>;
82 #size-cells = <0>;
83
84 qcom,panel-supply-entry@0 {
85 reg = <0>;
86 qcom,supply-name = "vddio";
87 qcom,supply-min-voltage = <1800000>;
88 qcom,supply-max-voltage = <1800000>;
89 qcom,supply-enable-load = <62000>;
90 qcom,supply-disable-load = <80>;
91 qcom,supply-post-on-sleep = <20>;
92 };
93
94 qcom,panel-supply-entry@1 {
95 reg = <1>;
96 qcom,supply-name = "vdd";
97 qcom,supply-min-voltage = <3000000>;
98 qcom,supply-max-voltage = <3000000>;
99 qcom,supply-enable-load = <857000>;
100 qcom,supply-disable-load = <0>;
101 qcom,supply-post-on-sleep = <0>;
102 };
103 };
104
Rashi Bindra5f52b4e2017-09-26 18:17:06 +0530105 dsi_panel_pwr_supply_labibb_amoled: dsi_panel_pwr_supply_labibb_amoled {
106 #address-cells = <1>;
107 #size-cells = <0>;
108
109 qcom,panel-supply-entry@0 {
110 reg = <0>;
111 qcom,supply-name = "wqhd-vddio";
112 qcom,supply-min-voltage = <1800000>;
113 qcom,supply-max-voltage = <1950000>;
114 qcom,supply-enable-load = <32000>;
115 qcom,supply-disable-load = <80>;
116 };
117
118 qcom,panel-supply-entry@1 {
119 reg = <1>;
120 qcom,supply-name = "vdda-3p3";
121 qcom,supply-min-voltage = <3300000>;
122 qcom,supply-max-voltage = <3300000>;
123 qcom,supply-enable-load = <13200>;
124 qcom,supply-disable-load = <80>;
125 };
126
127 qcom,panel-supply-entry@2 {
128 reg = <2>;
129 qcom,supply-name = "lab";
130 qcom,supply-min-voltage = <4600000>;
131 qcom,supply-max-voltage = <6100000>;
132 qcom,supply-enable-load = <100000>;
133 qcom,supply-disable-load = <100>;
134 };
135
136 qcom,panel-supply-entry@3 {
137 reg = <3>;
138 qcom,supply-name = "ibb";
139 qcom,supply-min-voltage = <4000000>;
140 qcom,supply-max-voltage = <6300000>;
141 qcom,supply-enable-load = <100000>;
142 qcom,supply-disable-load = <100>;
143 };
144
145 qcom,panel-supply-entry@4 {
146 reg = <4>;
147 qcom,supply-name = "oledb";
148 qcom,supply-min-voltage = <5000000>;
149 qcom,supply-max-voltage = <8100000>;
150 qcom,supply-enable-load = <100000>;
151 qcom,supply-disable-load = <100>;
152 };
153 };
154
Raviteja Tamatame97849a2017-09-12 20:25:50 +0530155 dsi_dual_nt35597_truly_video_display: qcom,dsi-display@0 {
156 compatible = "qcom,dsi-display";
157 label = "dsi_dual_nt35597_truly_video_display";
158 qcom,display-type = "primary";
159
160 qcom,dsi-ctrl = <&mdss_dsi0 &mdss_dsi1>;
161 qcom,dsi-phy = <&mdss_dsi_phy0 &mdss_dsi_phy1>;
162 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
163 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
164 clock-names = "src_byte_clk", "src_pixel_clk";
165
166 pinctrl-names = "panel_active", "panel_suspend";
167 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
168 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
169 qcom,platform-reset-gpio = <&tlmm 75 0>;
170 qcom,panel-mode-gpio = <&tlmm 76 0>;
171
172 qcom,dsi-panel = <&dsi_dual_nt35597_truly_video>;
173 vddio-supply = <&pm660_l11>;
174 lab-supply = <&lcdb_ldo_vreg>;
175 ibb-supply = <&lcdb_ncp_vreg>;
176 };
177
178 dsi_dual_nt35597_truly_cmd_display: qcom,dsi-display@1 {
179 compatible = "qcom,dsi-display";
180 label = "dsi_dual_nt35597_truly_cmd_display";
181 qcom,display-type = "primary";
182
183 qcom,dsi-ctrl = <&mdss_dsi0 &mdss_dsi1>;
184 qcom,dsi-phy = <&mdss_dsi_phy0 &mdss_dsi_phy1>;
185 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
186 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
187 clock-names = "src_byte_clk", "src_pixel_clk";
188
189 pinctrl-names = "panel_active", "panel_suspend";
190 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
191 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
192 qcom,platform-te-gpio = <&tlmm 10 0>;
193 qcom,platform-reset-gpio = <&tlmm 75 0>;
194 qcom,panel-mode-gpio = <&tlmm 76 0>;
195
196 qcom,dsi-panel = <&dsi_dual_nt35597_truly_cmd>;
197 vddio-supply = <&pm660_l11>;
198 lab-supply = <&lcdb_ldo_vreg>;
199 ibb-supply = <&lcdb_ncp_vreg>;
200 };
201
202 dsi_nt35597_truly_dsc_cmd_display: qcom,dsi-display@2 {
203 compatible = "qcom,dsi-display";
204 label = "dsi_nt35597_truly_dsc_cmd_display";
205 qcom,display-type = "primary";
206
207 qcom,dsi-ctrl = <&mdss_dsi1>;
208 qcom,dsi-phy = <&mdss_dsi_phy1>;
209 clocks = <&mdss_dsi1_pll BYTECLK_MUX_1_CLK>,
210 <&mdss_dsi1_pll PCLK_MUX_1_CLK>;
211 clock-names = "src_byte_clk", "src_pixel_clk";
212
213 pinctrl-names = "panel_active", "panel_suspend";
214 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
215 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
216 qcom,platform-te-gpio = <&tlmm 10 0>;
217 qcom,platform-reset-gpio = <&tlmm 75 0>;
218 qcom,panel-mode-gpio = <&tlmm 76 0>;
219
220 qcom,dsi-panel = <&dsi_nt35597_truly_dsc_cmd>;
221 vddio-supply = <&pm660_l11>;
222 lab-supply = <&lcdb_ldo_vreg>;
223 ibb-supply = <&lcdb_ncp_vreg>;
224 };
225
226 dsi_nt35597_truly_dsc_video_display: qcom,dsi-display@3 {
227 compatible = "qcom,dsi-display";
228 label = "dsi_nt35597_truly_dsc_video_display";
229 qcom,display-type = "primary";
230
231 qcom,dsi-ctrl = <&mdss_dsi1>;
232 qcom,dsi-phy = <&mdss_dsi_phy1>;
233 clocks = <&mdss_dsi1_pll BYTECLK_MUX_1_CLK>,
234 <&mdss_dsi1_pll PCLK_MUX_1_CLK>;
235 clock-names = "src_byte_clk", "src_pixel_clk";
236
237 pinctrl-names = "panel_active", "panel_suspend";
238 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
239 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
240 qcom,platform-te-gpio = <&tlmm 10 0>;
241 qcom,platform-reset-gpio = <&tlmm 75 0>;
242 qcom,panel-mode-gpio = <&tlmm 76 0>;
243
244 qcom,dsi-panel = <&dsi_nt35597_truly_dsc_video>;
245 vddio-supply = <&pm660_l11>;
246 lab-supply = <&lcdb_ldo_vreg>;
247 ibb-supply = <&lcdb_ncp_vreg>;
248 };
249
250 dsi_sim_vid_display: qcom,dsi-display@4 {
251 compatible = "qcom,dsi-display";
252 label = "dsi_sim_vid_display";
253 qcom,display-type = "primary";
254
255 qcom,dsi-ctrl = <&mdss_dsi0>;
256 qcom,dsi-phy = <&mdss_dsi_phy0>;
257 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
258 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
259 clock-names = "src_byte_clk", "src_pixel_clk";
260
261 pinctrl-names = "panel_active", "panel_suspend";
262 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
263 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
264
265 qcom,dsi-panel = <&dsi_sim_vid>;
266 };
267
268 dsi_dual_sim_vid_display: qcom,dsi-display@5 {
269 compatible = "qcom,dsi-display";
270 label = "dsi_dual_sim_vid_display";
271 qcom,display-type = "primary";
272
273 qcom,dsi-ctrl = <&mdss_dsi0 &mdss_dsi1>;
274 qcom,dsi-phy = <&mdss_dsi_phy0 &mdss_dsi_phy1>;
275 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
276 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
277 clock-names = "src_byte_clk", "src_pixel_clk";
278
279 pinctrl-names = "panel_active", "panel_suspend";
280 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
281 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
282
283 qcom,dsi-panel = <&dsi_dual_sim_vid>;
284 };
285
286 dsi_sim_cmd_display: qcom,dsi-display@6 {
287 compatible = "qcom,dsi-display";
288 label = "dsi_sim_cmd_display";
289 qcom,display-type = "primary";
290
291 qcom,dsi-ctrl = <&mdss_dsi0>;
292 qcom,dsi-phy = <&mdss_dsi_phy0>;
293 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
294 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
295 clock-names = "src_byte_clk", "src_pixel_clk";
296
297 pinctrl-names = "panel_active", "panel_suspend";
298 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
299 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
300
301 qcom,dsi-panel = <&dsi_sim_cmd>;
302 };
303
304 dsi_dual_sim_cmd_display: qcom,dsi-display@7 {
305 compatible = "qcom,dsi-display";
306 label = "dsi_dual_sim_cmd_display";
307 qcom,display-type = "primary";
308
309 qcom,dsi-ctrl = <&mdss_dsi0 &mdss_dsi1>;
310 qcom,dsi-phy = <&mdss_dsi_phy0 &mdss_dsi_phy1>;
311 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
312 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
313 clock-names = "src_byte_clk", "src_pixel_clk";
314
315 pinctrl-names = "panel_active", "panel_suspend";
316 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
317 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
318
319 qcom,dsi-panel = <&dsi_dual_sim_cmd>;
320 };
321
322 dsi_sim_dsc_375_cmd_display: qcom,dsi-display@8 {
323 compatible = "qcom,dsi-display";
324 label = "dsi_sim_dsc_375_cmd_display";
325 qcom,display-type = "primary";
326
327 qcom,dsi-ctrl = <&mdss_dsi0>;
328 qcom,dsi-phy = <&mdss_dsi_phy0>;
329 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
330 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
331 clock-names = "src_byte_clk", "src_pixel_clk";
332
333 pinctrl-names = "panel_active", "panel_suspend";
334 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
335 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
336
337 qcom,dsi-panel = <&dsi_sim_dsc_375_cmd>;
338 };
339
340 dsi_dual_sim_dsc_375_cmd_display: qcom,dsi-display@9 {
341 compatible = "qcom,dsi-display";
342 label = "dsi_dual_sim_dsc_375_cmd_display";
343 qcom,display-type = "primary";
344
345 qcom,dsi-ctrl = <&mdss_dsi0 &mdss_dsi1>;
346 qcom,dsi-phy = <&mdss_dsi_phy0 &mdss_dsi_phy1>;
347 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
348 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
349 clock-names = "src_byte_clk", "src_pixel_clk";
350
351 pinctrl-names = "panel_active", "panel_suspend";
352 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
353 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
354
355 qcom,dsi-panel = <&dsi_dual_sim_dsc_375_cmd>;
356 };
357
Rashi Bindra5f52b4e2017-09-26 18:17:06 +0530358 dsi_dual_nt35597_video_display: qcom,dsi-display@10 {
359 compatible = "qcom,dsi-display";
360 label = "dsi_dual_nt35597_video_display";
361 qcom,display-type = "primary";
362
363 qcom,dsi-ctrl = <&mdss_dsi0 &mdss_dsi1>;
364 qcom,dsi-phy = <&mdss_dsi_phy0 &mdss_dsi_phy1>;
365 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
366 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
367 clock-names = "src_byte_clk", "src_pixel_clk";
368
369 pinctrl-names = "panel_active", "panel_suspend";
370 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
371 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
372 qcom,platform-reset-gpio = <&tlmm 75 0>;
373 qcom,panel-mode-gpio = <&tlmm 76 0>;
374
375 qcom,dsi-panel = <&dsi_dual_nt35597_video>;
376 vddio-supply = <&pm660_l11>;
377 lab-supply = <&lcdb_ldo_vreg>;
378 ibb-supply = <&lcdb_ncp_vreg>;
379 };
380
381 dsi_dual_nt35597_cmd_display: qcom,dsi-display@11 {
382 compatible = "qcom,dsi-display";
383 label = "dsi_dual_nt35597_cmd_display";
384 qcom,display-type = "primary";
385
386 qcom,dsi-ctrl = <&mdss_dsi0 &mdss_dsi1>;
387 qcom,dsi-phy = <&mdss_dsi_phy0 &mdss_dsi_phy1>;
388 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
389 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
390 clock-names = "src_byte_clk", "src_pixel_clk";
391
392 pinctrl-names = "panel_active", "panel_suspend";
393 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
394 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
395 qcom,platform-reset-gpio = <&tlmm 75 0>;
396 qcom,panel-mode-gpio = <&tlmm 76 0>;
397
398 qcom,dsi-panel = <&dsi_dual_nt35597_cmd>;
399 vddio-supply = <&pm660_l11>;
400 lab-supply = <&lcdb_ldo_vreg>;
401 ibb-supply = <&lcdb_ncp_vreg>;
402 };
403
404 dsi_rm67195_amoled_fhd_cmd_display: qcom,dsi-display@12 {
405 compatible = "qcom,dsi-display";
406 label = "dsi_rm67195_amoled_fhd_cmd_display";
407 qcom,display-type = "primary";
408
409 qcom,dsi-ctrl = <&mdss_dsi0>;
410 qcom,dsi-phy = <&mdss_dsi_phy0>;
411 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
412 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
413 clock-names = "src_byte_clk", "src_pixel_clk";
414
415 pinctrl-names = "panel_active", "panel_suspend";
416 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
417 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
418 qcom,platform-te-gpio = <&tlmm 10 0>;
419 qcom,platform-reset-gpio = <&tlmm 75 0>;
420
421 qcom,dsi-panel = <&dsi_rm67195_amoled_fhd_cmd>;
422 vddio-supply = <&pm660_l11>;
423 lab-supply = <&lcdb_ldo_vreg>;
424 ibb-supply = <&lcdb_ncp_vreg>;
425 };
426
427 dsi_nt35695b_truly_fhd_video_display: qcom,dsi-display@13 {
428 compatible = "qcom,dsi-display";
429 label = "dsi_nt35695b_truly_fhd_video_display";
430 qcom,display-type = "primary";
431
432 qcom,dsi-ctrl = <&mdss_dsi0>;
433 qcom,dsi-phy = <&mdss_dsi_phy0>;
434 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
435 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
436 clock-names = "src_byte_clk", "src_pixel_clk";
437
438 pinctrl-names = "panel_active", "panel_suspend";
439 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
440 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
441 qcom,platform-reset-gpio = <&tlmm 75 0>;
442
443 qcom,dsi-panel = <&dsi_nt35695b_truly_fhd_video>;
444 vddio-supply = <&pm660_l11>;
445 lab-supply = <&lcdb_ldo_vreg>;
446 ibb-supply = <&lcdb_ncp_vreg>;
447 };
448
449 dsi_nt35695b_truly_fhd_cmd_display: qcom,dsi-display@14 {
450 compatible = "qcom,dsi-display";
451 label = "dsi_nt35695b_truly_fhd_cmd_display";
452 qcom,display-type = "primary";
453
454 qcom,dsi-ctrl = <&mdss_dsi0>;
455 qcom,dsi-phy = <&mdss_dsi_phy0>;
456 clocks = <&mdss_dsi0_pll BYTECLK_MUX_0_CLK>,
457 <&mdss_dsi0_pll PCLK_MUX_0_CLK>;
458 clock-names = "src_byte_clk", "src_pixel_clk";
459
460 pinctrl-names = "panel_active", "panel_suspend";
461 pinctrl-0 = <&sde_dsi_active &sde_te_active>;
462 pinctrl-1 = <&sde_dsi_suspend &sde_te_suspend>;
463 qcom,platform-te-gpio = <&tlmm 10 0>;
464 qcom,platform-reset-gpio = <&tlmm 75 0>;
465
466 qcom,dsi-panel = <&dsi_nt35695b_truly_fhd_cmd>;
467 vddio-supply = <&pm660_l11>;
468 lab-supply = <&lcdb_ldo_vreg>;
469 ibb-supply = <&lcdb_ncp_vreg>;
470 };
471
Raviteja Tamatame97849a2017-09-12 20:25:50 +0530472 sde_wb: qcom,wb-display@0 {
473 compatible = "qcom,wb-display";
474 cell-index = <0>;
475 label = "wb_display";
476 };
477
478 ext_disp: qcom,msm-ext-disp {
479 compatible = "qcom,msm-ext-disp";
Raviteja Tamatame97849a2017-09-12 20:25:50 +0530480
481 ext_disp_audio_codec: qcom,msm-ext-disp-audio-codec-rx {
482 compatible = "qcom,msm-ext-disp-audio-codec-rx";
483 };
484 };
485
486 sde_dp: qcom,dp_display@0{
487 cell-index = <0>;
488 compatible = "qcom,dp-display";
Raviteja Tamatame97849a2017-09-12 20:25:50 +0530489
490 gdsc-supply = <&mdss_core_gdsc>;
491 vdda-1p2-supply = <&pm660_l1>;
492 vdda-0p9-supply = <&pm660l_l1>;
493
494 reg = <0xae90000 0xa84>,
495 <0x88eaa00 0x200>,
496 <0x88ea200 0x200>,
497 <0x88ea600 0x200>,
498 <0xaf02000 0x1a0>,
499 <0x780000 0x621c>,
500 <0x88ea030 0x10>,
Padmanabhan Komandurud03f38f2017-10-10 15:34:41 +0530501 <0x88e8000 0x20>,
Raviteja Tamatame97849a2017-09-12 20:25:50 +0530502 <0x0aee1000 0x034>;
503 reg-names = "dp_ctrl", "dp_phy", "dp_ln_tx0", "dp_ln_tx1",
504 "dp_mmss_cc", "qfprom_physical", "dp_pll",
Padmanabhan Komandurud03f38f2017-10-10 15:34:41 +0530505 "usb3_dp_com", "hdcp_physical";
Raviteja Tamatame97849a2017-09-12 20:25:50 +0530506
507 interrupt-parent = <&mdss_mdp>;
508 interrupts = <12 0>;
509
510 clocks = <&clock_dispcc DISP_CC_MDSS_DP_AUX_CLK>,
511 <&clock_rpmh RPMH_CXO_CLK>,
512 <&clock_gcc GCC_USB3_PRIM_CLKREF_CLK>,
513 <&clock_gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>,
514 <&clock_gcc GCC_USB3_PRIM_PHY_PIPE_CLK>,
515 <&clock_dispcc DISP_CC_MDSS_DP_LINK_CLK>,
516 <&clock_dispcc DISP_CC_MDSS_DP_LINK_INTF_CLK>,
517 <&clock_dispcc DISP_CC_MDSS_DP_PIXEL_CLK>,
518 <&clock_dispcc DISP_CC_MDSS_DP_CRYPTO_CLK>,
519 <&clock_dispcc DISP_CC_MDSS_DP_PIXEL_CLK_SRC>,
520 <&mdss_dp_pll DP_VCO_DIVIDED_CLK_SRC_MUX>;
521 clock-names = "core_aux_clk", "core_usb_ref_clk_src",
522 "core_usb_ref_clk", "core_usb_cfg_ahb_clk",
523 "core_usb_pipe_clk", "ctrl_link_clk",
524 "ctrl_link_iface_clk", "ctrl_pixel_clk",
525 "crypto_clk", "pixel_clk_rcg", "pixel_parent";
526
527 qcom,dp-usbpd-detection = <&pm660_pdphy>;
528 qcom,ext-disp = <&ext_disp>;
529
530 qcom,aux-cfg0-settings = [20 00];
531 qcom,aux-cfg1-settings = [24 13 23 1d];
532 qcom,aux-cfg2-settings = [28 24];
533 qcom,aux-cfg3-settings = [2c 00];
534 qcom,aux-cfg4-settings = [30 0a];
535 qcom,aux-cfg5-settings = [34 26];
536 qcom,aux-cfg6-settings = [38 0a];
537 qcom,aux-cfg7-settings = [3c 03];
538 qcom,aux-cfg8-settings = [40 bb];
539 qcom,aux-cfg9-settings = [44 03];
540
541 qcom,max-pclk-frequency-khz = <675000>;
542
543 qcom,core-supply-entries {
544 #address-cells = <1>;
545 #size-cells = <0>;
546
547 qcom,core-supply-entry@0 {
548 reg = <0>;
549 qcom,supply-name = "gdsc";
550 qcom,supply-min-voltage = <0>;
551 qcom,supply-max-voltage = <0>;
552 qcom,supply-enable-load = <0>;
553 qcom,supply-disable-load = <0>;
554 };
555 };
556
557 qcom,ctrl-supply-entries {
558 #address-cells = <1>;
559 #size-cells = <0>;
560
561 qcom,ctrl-supply-entry@0 {
562 reg = <0>;
563 qcom,supply-name = "vdda-1p2";
564 qcom,supply-min-voltage = <1200000>;
565 qcom,supply-max-voltage = <1200000>;
566 qcom,supply-enable-load = <21800>;
567 qcom,supply-disable-load = <4>;
568 };
569 };
570
571 qcom,phy-supply-entries {
572 #address-cells = <1>;
573 #size-cells = <0>;
574
575 qcom,phy-supply-entry@0 {
576 reg = <0>;
577 qcom,supply-name = "vdda-0p9";
578 qcom,supply-min-voltage = <880000>;
579 qcom,supply-max-voltage = <880000>;
580 qcom,supply-enable-load = <36000>;
581 qcom,supply-disable-load = <32>;
582 };
583 };
584 };
585};
586
587&sde_dp {
Raviteja Tamatame97849a2017-09-12 20:25:50 +0530588 pinctrl-names = "mdss_dp_active", "mdss_dp_sleep";
589 pinctrl-0 = <&sde_dp_aux_active &sde_dp_usbplug_cc_active>;
590 pinctrl-1 = <&sde_dp_aux_suspend &sde_dp_usbplug_cc_suspend>;
591 qcom,aux-en-gpio = <&tlmm 50 0>;
592 qcom,aux-sel-gpio = <&tlmm 40 0>;
593 qcom,usbplug-cc-gpio = <&tlmm 38 0>;
594};
595
596&mdss_mdp {
Padmanabhan Komandurud03f38f2017-10-10 15:34:41 +0530597 connectors = <&sde_rscc &sde_wb &sde_dp>;
Raviteja Tamatame97849a2017-09-12 20:25:50 +0530598};
599
600&dsi_dual_nt35597_truly_video {
601 qcom,mdss-dsi-t-clk-post = <0x0D>;
602 qcom,mdss-dsi-t-clk-pre = <0x2D>;
603 qcom,mdss-dsi-display-timings {
604 timing@0{
605 qcom,mdss-dsi-panel-phy-timings = [00 1c 07 07 23 21 07
606 07 05 03 04 00];
607 qcom,display-topology = <2 0 2>,
608 <1 0 2>;
609 qcom,default-topology-index = <0>;
610 };
611 };
612};
613
614&dsi_dual_nt35597_truly_cmd {
615 qcom,mdss-dsi-t-clk-post = <0x0D>;
616 qcom,mdss-dsi-t-clk-pre = <0x2D>;
617 qcom,mdss-dsi-display-timings {
618 timing@0{
619 qcom,mdss-dsi-panel-phy-timings = [00 1c 07 07 23 21 07
620 07 05 03 04 00];
621 qcom,display-topology = <2 0 2>,
622 <1 0 2>;
623 qcom,default-topology-index = <0>;
624 };
625 };
626};
627
628&dsi_nt35597_truly_dsc_cmd {
629 qcom,mdss-dsi-t-clk-post = <0x0b>;
630 qcom,mdss-dsi-t-clk-pre = <0x23>;
631 qcom,mdss-dsi-display-timings {
632 timing@0{
633 qcom,mdss-dsi-panel-phy-timings = [00 15 05 05 20 1f 05
634 05 03 03 04 00];
635 qcom,display-topology = <1 1 1>,
636 <2 2 1>, /* dsc merge */
637 <2 1 1>; /* 3d mux */
638 qcom,default-topology-index = <1>;
639 };
640 };
641};
642
643&dsi_nt35597_truly_dsc_video {
644 qcom,mdss-dsi-t-clk-post = <0x0b>;
645 qcom,mdss-dsi-t-clk-pre = <0x23>;
646 qcom,mdss-dsi-display-timings {
647 timing@0{
648 qcom,mdss-dsi-panel-phy-timings = [00 15 05 05 20 1f 05
649 04 03 03 04 00];
650 qcom,display-topology = <1 1 1>,
651 <2 2 1>, /* dsc merge */
652 <2 1 1>; /* 3d mux */
653 qcom,default-topology-index = <1>;
654 };
655 };
656};
657
658&dsi_sim_vid {
659 qcom,mdss-dsi-t-clk-post = <0x0d>;
660 qcom,mdss-dsi-t-clk-pre = <0x2d>;
661 qcom,mdss-dsi-display-timings {
662 timing@0{
663 qcom,mdss-dsi-panel-phy-timings = [00 1c 07 07 23 21 07
664 07 05 03 04 00];
665 qcom,display-topology = <1 0 1>,
666 <2 0 1>;
667 qcom,default-topology-index = <0>;
668 };
669 };
670};
671
672&dsi_dual_sim_vid {
673 qcom,mdss-dsi-t-clk-post = <0x0d>;
674 qcom,mdss-dsi-t-clk-pre = <0x2d>;
675 qcom,mdss-dsi-display-timings {
676 timing@0{
677 qcom,mdss-dsi-panel-phy-timings = [00 1c 07 07 23 21 07
678 07 05 03 04 00];
679 qcom,display-topology = <2 0 2>,
680 <1 0 2>;
681 qcom,default-topology-index = <0>;
682 };
683 };
684};
685
686&dsi_sim_cmd {
687 qcom,mdss-dsi-t-clk-post = <0x0d>;
688 qcom,mdss-dsi-t-clk-pre = <0x2d>;
689 qcom,mdss-dsi-display-timings {
690 timing@0{
691 qcom,mdss-dsi-panel-phy-timings = [00 1c 07 07 23 21 07
692 07 05 03 04 00];
693 qcom,display-topology = <1 0 1>,
694 <2 0 1>;
695 qcom,default-topology-index = <0>;
696 };
697 };
698};
699
700&dsi_dual_sim_cmd {
701 qcom,mdss-dsi-t-clk-post = <0x0d>;
702 qcom,mdss-dsi-t-clk-pre = <0x2d>;
703 qcom,mdss-dsi-display-timings {
704 timing@0{
705 qcom,mdss-dsi-panel-phy-timings = [00 24 09 09 26 24 09
706 09 06 03 04 00];
707 qcom,display-topology = <2 0 2>;
708 qcom,default-topology-index = <0>;
709 };
710 timing@1{
711 qcom,mdss-dsi-panel-phy-timings = [00 1c 07 07 23 21 07
712 07 05 03 04 00];
713 qcom,display-topology = <2 0 2>,
714 <1 0 2>;
715 qcom,default-topology-index = <0>;
716 };
717 timing@2{
718 qcom,mdss-dsi-panel-phy-timings = [00 18 06 06 21 20 06
719 06 04 03 04 00];
720 qcom,display-topology = <2 0 2>;
721 qcom,default-topology-index = <0>;
722 };
723 };
724};
725
726&dsi_sim_dsc_375_cmd {
727 qcom,mdss-dsi-t-clk-post = <0x0d>;
728 qcom,mdss-dsi-t-clk-pre = <0x2d>;
729 qcom,mdss-dsi-display-timings {
730 timing@0 { /* 1080p */
731 qcom,mdss-dsi-panel-phy-timings = [00 1A 06 06 22 20 07
732 07 04 03 04 00];
733 qcom,display-topology = <1 1 1>;
734 qcom,default-topology-index = <0>;
735 };
736 timing@1 { /* qhd */
737 qcom,mdss-dsi-panel-phy-timings = [00 15 05 05 20 1f 05
738 05 03 03 04 00];
739 qcom,display-topology = <1 1 1>,
740 <2 2 1>, /* dsc merge */
741 <2 1 1>; /* 3d mux */
742 qcom,default-topology-index = <0>;
743 };
744 };
745};
746
747&dsi_dual_sim_dsc_375_cmd {
748 qcom,mdss-dsi-t-clk-post = <0x0d>;
749 qcom,mdss-dsi-t-clk-pre = <0x2d>;
750 qcom,mdss-dsi-display-timings {
751 timing@0 { /* qhd */
752 qcom,mdss-dsi-panel-phy-timings = [00 1c 07 07 23 21 07
753 07 05 03 04 00];
754 qcom,display-topology = <2 2 2>;
755 qcom,default-topology-index = <0>;
756 };
757 timing@1 { /* 4k */
758 qcom,mdss-dsi-panel-phy-timings = [00 18 06 06 21 20 06
759 06 04 03 04 00];
760 qcom,display-topology = <2 2 2>;
761 qcom,default-topology-index = <0>;
762 };
763 };
764};
Rashi Bindra5f52b4e2017-09-26 18:17:06 +0530765
766&dsi_dual_nt35597_video {
767 qcom,mdss-dsi-t-clk-post = <0x0d>;
768 qcom,mdss-dsi-t-clk-pre = <0x2d>;
769 qcom,mdss-dsi-display-timings {
770 timing@0 {
771 qcom,mdss-dsi-panel-timings = [00 1c 08 07 23 22 07 07
772 05 03 04 00];
773 qcom,display-topology = <2 0 2>,
774 <1 0 2>;
775 qcom,default-topology-index = <0>;
776 };
777 };
778};
779
780&dsi_dual_nt35597_cmd {
781 qcom,mdss-dsi-t-clk-post = <0x0d>;
782 qcom,mdss-dsi-t-clk-pre = <0x2d>;
783 qcom,mdss-dsi-display-timings {
784 timing@0 {
785 qcom,mdss-dsi-panel-timings = [00 1c 08 07 23 22 07 07
786 05 03 04 00];
787 qcom,display-topology = <2 0 2>,
788 <1 0 2>;
789 qcom,default-topology-index = <0>;
790 };
791 };
792};
793
794&dsi_rm67195_amoled_fhd_cmd {
795 qcom,mdss-dsi-t-clk-post = <0x07>;
796 qcom,mdss-dsi-t-clk-pre = <0x1c>;
797 qcom,mdss-dsi-display-timings {
798 timing@0 {
799 qcom,mdss-dsi-panel-phy-timings = [00 1c 05 06 0b 0c
800 05 07 05 03 04 00];
801 qcom,display-topology = <1 0 1>;
802 qcom,default-topology-index = <0>;
803 };
804 };
805};
806
807&dsi_nt35695b_truly_fhd_video {
808 qcom,mdss-dsi-t-clk-post = <0x07>;
809 qcom,mdss-dsi-t-clk-pre = <0x1c>;
810 qcom,mdss-dsi-display-timings {
811 timing@0 {
812 qcom,mdss-dsi-panel-phy-timings = [00 1c 05 06 0b 0c
813 05 07 05 03 04 00];
814 qcom,display-topology = <1 0 1>;
815 qcom,default-topology-index = <0>;
816 };
817 };
818};
819
820&dsi_nt35695b_truly_fhd_cmd {
821 qcom,mdss-dsi-t-clk-post = <0x07>;
822 qcom,mdss-dsi-t-clk-pre = <0x1c>;
823 qcom,mdss-dsi-display-timings {
824 timing@0 {
825 qcom,mdss-dsi-panel-phy-timings = [00 1c 05 06 0b 0c
826 05 07 05 03 04 00];
827 qcom,display-topology = <1 0 1>;
828 qcom,default-topology-index = <0>;
829 };
830 };
831};