blob: f4c0af7fc3a0213e424a6d17d0c7ab6af9ca2f3c [file] [log] [blame]
Joe Perchesc767a542012-05-21 19:50:07 -07001#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
2
Suresh Siddha61c46282008-03-10 15:28:04 -07003#include <linux/errno.h>
4#include <linux/kernel.h>
5#include <linux/mm.h>
6#include <linux/smp.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -08007#include <linux/prctl.h>
Suresh Siddha61c46282008-03-10 15:28:04 -07008#include <linux/slab.h>
9#include <linux/sched.h>
Peter Zijlstra7f424a82008-04-25 17:39:01 +020010#include <linux/module.h>
11#include <linux/pm.h>
Thomas Gleixneraa276e12008-06-09 19:15:00 +020012#include <linux/clockchips.h>
Amerigo Wang9d62dcd2009-05-11 22:05:28 -040013#include <linux/random.h>
Avi Kivity7c68af62009-09-19 09:40:22 +030014#include <linux/user-return-notifier.h>
Andy Isaacson814e2c82009-12-08 00:29:42 -080015#include <linux/dmi.h>
16#include <linux/utsname.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020017#include <linux/stackprotector.h>
18#include <linux/tick.h>
19#include <linux/cpuidle.h>
Arjan van de Ven61613522009-09-17 16:11:28 +020020#include <trace/events/power.h>
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +020021#include <linux/hw_breakpoint.h>
Borislav Petkov93789b32011-01-20 15:42:52 +010022#include <asm/cpu.h>
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +010023#include <asm/apic.h>
Jaswinder Singh Rajput2c1b2842009-04-11 00:03:10 +053024#include <asm/syscalls.h>
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -080025#include <asm/idle.h>
26#include <asm/uaccess.h>
27#include <asm/i387.h>
Linus Torvalds1361b832012-02-21 13:19:22 -080028#include <asm/fpu-internal.h>
K.Prasad66cb5912009-06-01 23:44:55 +053029#include <asm/debugreg.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020030#include <asm/nmi.h>
Andy Lutomirski375074c2014-10-24 15:58:07 -070031#include <asm/tlbflush.h>
Richard Weinberger90e24012012-03-25 23:00:04 +020032
Thomas Gleixner45046892012-05-03 09:03:01 +000033/*
34 * per-CPU TSS segments. Threads are completely 'soft' on Linux,
35 * no more per-task TSS's. The TSS size is kept cacheline-aligned
36 * so they are allowed to end up in the .data..cacheline_aligned
37 * section. Since TSS's are completely CPU-local, we want them
38 * on exact cacheline boundaries, to eliminate cacheline ping-pong.
39 */
Andy Lutomirskid0a0de22015-03-05 19:19:06 -080040__visible DEFINE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss) = {
41 .x86_tss = {
42 .sp0 = (unsigned long)&init_stack + sizeof(init_stack),
43#ifdef CONFIG_X86_32
44 .ss0 = __KERNEL_DS,
45 .ss1 = __KERNEL_CS,
46 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
47#endif
48 },
49#ifdef CONFIG_X86_32
50 /*
51 * Note that the .io_bitmap member must be extra-big. This is because
52 * the CPU will access an additional byte beyond the end of the IO
53 * permission bitmap. The extra byte must be all 1 bits, and must
54 * be within the limit.
55 */
56 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
57#endif
58};
Andy Lutomirski24933b82015-03-05 19:19:05 -080059EXPORT_PER_CPU_SYMBOL_GPL(cpu_tss);
Thomas Gleixner45046892012-05-03 09:03:01 +000060
Richard Weinberger90e24012012-03-25 23:00:04 +020061#ifdef CONFIG_X86_64
62static DEFINE_PER_CPU(unsigned char, is_idle);
63static ATOMIC_NOTIFIER_HEAD(idle_notifier);
64
65void idle_notifier_register(struct notifier_block *n)
66{
67 atomic_notifier_chain_register(&idle_notifier, n);
68}
69EXPORT_SYMBOL_GPL(idle_notifier_register);
70
71void idle_notifier_unregister(struct notifier_block *n)
72{
73 atomic_notifier_chain_unregister(&idle_notifier, n);
74}
75EXPORT_SYMBOL_GPL(idle_notifier_unregister);
76#endif
Zhao Yakuic1e3b372008-06-24 17:58:53 +080077
Suresh Siddhaaa283f42008-03-10 15:28:05 -070078struct kmem_cache *task_xstate_cachep;
Sheng Yang5ee481d2010-05-17 17:22:23 +080079EXPORT_SYMBOL_GPL(task_xstate_cachep);
Suresh Siddha61c46282008-03-10 15:28:04 -070080
Suresh Siddha55ccf3f2012-05-16 15:03:51 -070081/*
82 * this gets called so that we can store lazy state into memory and copy the
83 * current task into the new thread.
84 */
Suresh Siddha61c46282008-03-10 15:28:04 -070085int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
86{
87 *dst = *src;
Oleg Nesterovf1853502014-09-02 19:57:23 +020088
Oleg Nesterovdc56c0f92014-09-02 19:57:30 +020089 dst->thread.fpu_counter = 0;
Oleg Nesterov5e23fee2014-09-02 19:57:27 +020090 dst->thread.fpu.has_fpu = 0;
91 dst->thread.fpu.last_cpu = ~0;
92 dst->thread.fpu.state = NULL;
Oleg Nesterovf1853502014-09-02 19:57:23 +020093 if (tsk_used_math(src)) {
94 int err = fpu_alloc(&dst->thread.fpu);
95 if (err)
96 return err;
Suresh Siddha304bced2012-08-24 14:13:02 -070097 fpu_copy(dst, src);
Suresh Siddhaaa283f42008-03-10 15:28:05 -070098 }
Suresh Siddha61c46282008-03-10 15:28:04 -070099 return 0;
100}
101
Suresh Siddhaaa283f42008-03-10 15:28:05 -0700102void free_thread_xstate(struct task_struct *tsk)
103{
Avi Kivity86603282010-05-06 11:45:46 +0300104 fpu_free(&tsk->thread.fpu);
Suresh Siddhaaa283f42008-03-10 15:28:05 -0700105}
106
Thomas Gleixner38e7c572012-05-05 15:05:42 +0000107void arch_release_task_struct(struct task_struct *tsk)
Suresh Siddha61c46282008-03-10 15:28:04 -0700108{
Thomas Gleixner38e7c572012-05-05 15:05:42 +0000109 free_thread_xstate(tsk);
Suresh Siddha61c46282008-03-10 15:28:04 -0700110}
111
112void arch_task_cache_init(void)
113{
114 task_xstate_cachep =
115 kmem_cache_create("task_xstate", xstate_size,
116 __alignof__(union thread_xstate),
Vegard Nossum2dff4402008-05-31 15:56:17 +0200117 SLAB_PANIC | SLAB_NOTRACK, NULL);
Fenghua Yu7496d642014-05-29 11:12:44 -0700118 setup_xstate_comp();
Suresh Siddha61c46282008-03-10 15:28:04 -0700119}
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200120
Thomas Gleixner00dba562008-06-09 18:35:28 +0200121/*
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800122 * Free current thread data structures etc..
123 */
124void exit_thread(void)
125{
126 struct task_struct *me = current;
127 struct thread_struct *t = &me->thread;
Thomas Gleixner250981e2009-03-16 13:07:21 +0100128 unsigned long *bp = t->io_bitmap_ptr;
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800129
Thomas Gleixner250981e2009-03-16 13:07:21 +0100130 if (bp) {
Andy Lutomirski24933b82015-03-05 19:19:05 -0800131 struct tss_struct *tss = &per_cpu(cpu_tss, get_cpu());
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800132
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800133 t->io_bitmap_ptr = NULL;
134 clear_thread_flag(TIF_IO_BITMAP);
135 /*
136 * Careful, clear this in the TSS too:
137 */
138 memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
139 t->io_bitmap_max = 0;
140 put_cpu();
Thomas Gleixner250981e2009-03-16 13:07:21 +0100141 kfree(bp);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800142 }
Suresh Siddha1dcc8d72012-05-16 15:03:54 -0700143
144 drop_fpu(me);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800145}
146
147void flush_thread(void)
148{
149 struct task_struct *tsk = current;
150
Frederic Weisbecker24f1e32c2009-09-09 19:22:48 +0200151 flush_ptrace_hw_breakpoint(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800152 memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
Suresh Siddha304bced2012-08-24 14:13:02 -0700153 drop_init_fpu(tsk);
154 /*
155 * Free the FPU state for non xsave platforms. They get reallocated
156 * lazily at the first use.
157 */
Suresh Siddha5d2bd702012-09-06 14:58:52 -0700158 if (!use_eager_fpu())
Suresh Siddha304bced2012-08-24 14:13:02 -0700159 free_thread_xstate(tsk);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800160}
161
162static void hard_disable_TSC(void)
163{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700164 cr4_set_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800165}
166
167void disable_TSC(void)
168{
169 preempt_disable();
170 if (!test_and_set_thread_flag(TIF_NOTSC))
171 /*
172 * Must flip the CPU state synchronously with
173 * TIF_NOTSC in the current running context.
174 */
175 hard_disable_TSC();
176 preempt_enable();
177}
178
179static void hard_enable_TSC(void)
180{
Andy Lutomirski375074c2014-10-24 15:58:07 -0700181 cr4_clear_bits(X86_CR4_TSD);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800182}
183
184static void enable_TSC(void)
185{
186 preempt_disable();
187 if (test_and_clear_thread_flag(TIF_NOTSC))
188 /*
189 * Must flip the CPU state synchronously with
190 * TIF_NOTSC in the current running context.
191 */
192 hard_enable_TSC();
193 preempt_enable();
194}
195
196int get_tsc_mode(unsigned long adr)
197{
198 unsigned int val;
199
200 if (test_thread_flag(TIF_NOTSC))
201 val = PR_TSC_SIGSEGV;
202 else
203 val = PR_TSC_ENABLE;
204
205 return put_user(val, (unsigned int __user *)adr);
206}
207
208int set_tsc_mode(unsigned int val)
209{
210 if (val == PR_TSC_SIGSEGV)
211 disable_TSC();
212 else if (val == PR_TSC_ENABLE)
213 enable_TSC();
214 else
215 return -EINVAL;
216
217 return 0;
218}
219
220void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
221 struct tss_struct *tss)
222{
223 struct thread_struct *prev, *next;
224
225 prev = &prev_p->thread;
226 next = &next_p->thread;
227
Peter Zijlstraea8e61b2010-03-25 14:51:51 +0100228 if (test_tsk_thread_flag(prev_p, TIF_BLOCKSTEP) ^
229 test_tsk_thread_flag(next_p, TIF_BLOCKSTEP)) {
230 unsigned long debugctl = get_debugctlmsr();
231
232 debugctl &= ~DEBUGCTLMSR_BTF;
233 if (test_tsk_thread_flag(next_p, TIF_BLOCKSTEP))
234 debugctl |= DEBUGCTLMSR_BTF;
235
236 update_debugctlmsr(debugctl);
237 }
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800238
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800239 if (test_tsk_thread_flag(prev_p, TIF_NOTSC) ^
240 test_tsk_thread_flag(next_p, TIF_NOTSC)) {
241 /* prev and next are different */
242 if (test_tsk_thread_flag(next_p, TIF_NOTSC))
243 hard_disable_TSC();
244 else
245 hard_enable_TSC();
246 }
247
248 if (test_tsk_thread_flag(next_p, TIF_IO_BITMAP)) {
249 /*
250 * Copy the relevant range of the IO bitmap.
251 * Normally this is 128 bytes or less:
252 */
253 memcpy(tss->io_bitmap, next->io_bitmap_ptr,
254 max(prev->io_bitmap_max, next->io_bitmap_max));
255 } else if (test_tsk_thread_flag(prev_p, TIF_IO_BITMAP)) {
256 /*
257 * Clear any possible leftover bits:
258 */
259 memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
260 }
Avi Kivity7c68af62009-09-19 09:40:22 +0300261 propagate_user_return_notify(prev_p, next_p);
Jeremy Fitzhardinge389d1fb2009-02-27 13:25:28 -0800262}
263
Brian Gerstdf59e7b2009-12-09 12:34:44 -0500264/*
Thomas Gleixner00dba562008-06-09 18:35:28 +0200265 * Idle related variables and functions
266 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100267unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
Thomas Gleixner00dba562008-06-09 18:35:28 +0200268EXPORT_SYMBOL(boot_option_idle_override);
269
Len Browna476bda2013-02-09 21:45:03 -0500270static void (*x86_idle)(void);
Thomas Gleixner00dba562008-06-09 18:35:28 +0200271
Richard Weinberger90e24012012-03-25 23:00:04 +0200272#ifndef CONFIG_SMP
273static inline void play_dead(void)
274{
275 BUG();
276}
277#endif
278
279#ifdef CONFIG_X86_64
280void enter_idle(void)
281{
Alex Shic6ae41e2012-05-11 15:35:27 +0800282 this_cpu_write(is_idle, 1);
Richard Weinberger90e24012012-03-25 23:00:04 +0200283 atomic_notifier_call_chain(&idle_notifier, IDLE_START, NULL);
284}
285
286static void __exit_idle(void)
287{
288 if (x86_test_and_clear_bit_percpu(0, is_idle) == 0)
289 return;
290 atomic_notifier_call_chain(&idle_notifier, IDLE_END, NULL);
291}
292
293/* Called from interrupts to signify idle end */
294void exit_idle(void)
295{
296 /* idle loop has pid 0 */
297 if (current->pid)
298 return;
299 __exit_idle();
300}
301#endif
302
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100303void arch_cpu_idle_enter(void)
304{
305 local_touch_nmi();
306 enter_idle();
307}
Richard Weinberger90e24012012-03-25 23:00:04 +0200308
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100309void arch_cpu_idle_exit(void)
310{
311 __exit_idle();
312}
Richard Weinberger90e24012012-03-25 23:00:04 +0200313
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100314void arch_cpu_idle_dead(void)
315{
316 play_dead();
Richard Weinberger90e24012012-03-25 23:00:04 +0200317}
318
Thomas Gleixner00dba562008-06-09 18:35:28 +0200319/*
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100320 * Called from the generic idle code.
321 */
322void arch_cpu_idle(void)
323{
Nicolas Pitre16f8b052014-01-29 12:45:12 -0500324 x86_idle();
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100325}
326
327/*
328 * We use this if we don't have any better idle routine..
Thomas Gleixner00dba562008-06-09 18:35:28 +0200329 */
330void default_idle(void)
331{
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200332 trace_cpu_idle_rcuidle(1, smp_processor_id());
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100333 safe_halt();
Daniel Lezcano4d0e42c2012-10-25 18:13:11 +0200334 trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
Thomas Gleixner00dba562008-06-09 18:35:28 +0200335}
Andy Whitcroft60b8b1d2011-06-14 12:45:10 -0700336#ifdef CONFIG_APM_MODULE
Thomas Gleixner00dba562008-06-09 18:35:28 +0200337EXPORT_SYMBOL(default_idle);
338#endif
339
Len Brown6a377dd2013-02-09 23:08:07 -0500340#ifdef CONFIG_XEN
341bool xen_set_default_idle(void)
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500342{
Len Browna476bda2013-02-09 21:45:03 -0500343 bool ret = !!x86_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500344
Len Browna476bda2013-02-09 21:45:03 -0500345 x86_idle = default_idle;
Konrad Rzeszutek Wilke5fd47b2011-11-21 18:02:02 -0500346
347 return ret;
348}
Len Brown6a377dd2013-02-09 23:08:07 -0500349#endif
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100350void stop_this_cpu(void *dummy)
351{
352 local_irq_disable();
353 /*
354 * Remove this CPU:
355 */
Rusty Russell4f062892009-03-13 14:49:54 +1030356 set_cpu_online(smp_processor_id(), false);
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100357 disable_local_APIC();
358
Len Brown27be4572013-02-10 02:28:46 -0500359 for (;;)
360 halt();
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200361}
362
Len Brown02c68a02011-04-01 16:59:53 -0400363bool amd_e400_c1e_detected;
364EXPORT_SYMBOL(amd_e400_c1e_detected);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200365
Len Brown02c68a02011-04-01 16:59:53 -0400366static cpumask_var_t amd_e400_c1e_mask;
Thomas Gleixner4faac972008-09-22 18:54:29 +0200367
Len Brown02c68a02011-04-01 16:59:53 -0400368void amd_e400_remove_cpu(int cpu)
Thomas Gleixner4faac972008-09-22 18:54:29 +0200369{
Len Brown02c68a02011-04-01 16:59:53 -0400370 if (amd_e400_c1e_mask != NULL)
371 cpumask_clear_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner4faac972008-09-22 18:54:29 +0200372}
373
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200374/*
Len Brown02c68a02011-04-01 16:59:53 -0400375 * AMD Erratum 400 aware idle routine. We check for C1E active in the interrupt
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200376 * pending message MSR. If we detect C1E, then we handle it the same
377 * way as C3 power states (local apic timer and TSC stop)
378 */
Len Brown02c68a02011-04-01 16:59:53 -0400379static void amd_e400_idle(void)
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200380{
Len Brown02c68a02011-04-01 16:59:53 -0400381 if (!amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200382 u32 lo, hi;
383
384 rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
Michal Schmidte8c534e2010-07-27 18:53:35 +0200385
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200386 if (lo & K8_INTP_C1E_ACTIVE_MASK) {
Len Brown02c68a02011-04-01 16:59:53 -0400387 amd_e400_c1e_detected = true;
Venki Pallipadi40fb1712008-11-17 16:11:37 -0800388 if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
Andreas Herrmann09bfeea2008-09-18 21:12:10 +0200389 mark_tsc_unstable("TSC halt in AMD C1E");
Joe Perchesc767a542012-05-21 19:50:07 -0700390 pr_info("System has AMD C1E enabled\n");
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200391 }
392 }
393
Len Brown02c68a02011-04-01 16:59:53 -0400394 if (amd_e400_c1e_detected) {
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200395 int cpu = smp_processor_id();
396
Len Brown02c68a02011-04-01 16:59:53 -0400397 if (!cpumask_test_cpu(cpu, amd_e400_c1e_mask)) {
398 cpumask_set_cpu(cpu, amd_e400_c1e_mask);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200399 /*
Suresh Siddhaf833bab2009-08-17 14:34:59 -0700400 * Force broadcast so ACPI can not interfere.
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200401 */
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200402 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_FORCE,
403 &cpu);
Joe Perchesc767a542012-05-21 19:50:07 -0700404 pr_info("Switch to broadcast mode on CPU%d\n", cpu);
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200405 }
406 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200407
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200408 default_idle();
Thomas Gleixner0beefa22008-06-17 09:12:03 +0200409
410 /*
411 * The switch back from broadcast mode needs to be
412 * called with interrupts disabled.
413 */
Peter Zijlstraea811742013-09-11 12:43:13 +0200414 local_irq_disable();
415 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
416 local_irq_enable();
Thomas Gleixneraa276e12008-06-09 19:15:00 +0200417 } else
418 default_idle();
419}
420
Paul Gortmaker148f9bb2013-06-18 18:23:59 -0400421void select_idle_routine(const struct cpuinfo_x86 *c)
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200422{
Ingo Molnar3e5095d2009-01-27 17:07:08 +0100423#ifdef CONFIG_SMP
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100424 if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
Joe Perchesc767a542012-05-21 19:50:07 -0700425 pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200426#endif
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100427 if (x86_idle || boot_option_idle_override == IDLE_POLL)
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200428 return;
429
Borislav Petkov7d7dc112013-03-20 15:07:28 +0100430 if (cpu_has_bug(c, X86_BUG_AMD_APIC_C1E)) {
Hans Rosenfeld9d8888c2010-07-28 19:09:31 +0200431 /* E400: APIC timer interrupt does not wake up CPU from C1e */
Joe Perchesc767a542012-05-21 19:50:07 -0700432 pr_info("using AMD E400 aware idle routine\n");
Len Browna476bda2013-02-09 21:45:03 -0500433 x86_idle = amd_e400_idle;
Thomas Gleixner6ddd2a22008-06-09 16:59:53 +0200434 } else
Len Browna476bda2013-02-09 21:45:03 -0500435 x86_idle = default_idle;
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200436}
437
Len Brown02c68a02011-04-01 16:59:53 -0400438void __init init_amd_e400_c1e_mask(void)
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030439{
Len Brown02c68a02011-04-01 16:59:53 -0400440 /* If we're using amd_e400_idle, we need to allocate amd_e400_c1e_mask. */
Len Browna476bda2013-02-09 21:45:03 -0500441 if (x86_idle == amd_e400_idle)
Len Brown02c68a02011-04-01 16:59:53 -0400442 zalloc_cpumask_var(&amd_e400_c1e_mask, GFP_KERNEL);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030443}
444
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200445static int __init idle_setup(char *str)
446{
Cyrill Gorcunovab6bc3e2008-07-05 15:53:36 +0400447 if (!str)
448 return -EINVAL;
449
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200450 if (!strcmp(str, "poll")) {
Joe Perchesc767a542012-05-21 19:50:07 -0700451 pr_info("using polling idle threads\n");
Thomas Renningerd1896042010-11-03 17:06:14 +0100452 boot_option_idle_override = IDLE_POLL;
Thomas Gleixner7d1a9412013-03-21 22:50:03 +0100453 cpu_idle_poll_ctrl(true);
Thomas Renningerd1896042010-11-03 17:06:14 +0100454 } else if (!strcmp(str, "halt")) {
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800455 /*
456 * When the boot option of idle=halt is added, halt is
457 * forced to be used for CPU idle. In such case CPU C2/C3
458 * won't be used again.
459 * To continue to load the CPU idle driver, don't touch
460 * the boot_option_idle_override.
461 */
Len Browna476bda2013-02-09 21:45:03 -0500462 x86_idle = default_idle;
Thomas Renningerd1896042010-11-03 17:06:14 +0100463 boot_option_idle_override = IDLE_HALT;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800464 } else if (!strcmp(str, "nomwait")) {
465 /*
466 * If the boot option of "idle=nomwait" is added,
467 * it means that mwait will be disabled for CPU C2/C3
468 * states. In such case it won't touch the variable
469 * of boot_option_idle_override.
470 */
Thomas Renningerd1896042010-11-03 17:06:14 +0100471 boot_option_idle_override = IDLE_NOMWAIT;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800472 } else
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200473 return -1;
474
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200475 return 0;
476}
477early_param("idle", idle_setup);
478
Amerigo Wang9d62dcd2009-05-11 22:05:28 -0400479unsigned long arch_align_stack(unsigned long sp)
480{
481 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
482 sp -= get_random_int() % 8192;
483 return sp & ~0xf;
484}
485
486unsigned long arch_randomize_brk(struct mm_struct *mm)
487{
488 unsigned long range_end = mm->brk + 0x02000000;
489 return randomize_range(mm->brk, range_end, 0) ? : mm->brk;
490}
491