blob: 7cf72b4bb1089498348be341ee02a840161a1af3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* smp.c: Sparc64 SMP support.
2 *
David S. Millercf3d7c12008-03-26 01:11:55 -07003 * Copyright (C) 1997, 2007, 2008 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 */
5
6#include <linux/module.h>
7#include <linux/kernel.h>
8#include <linux/sched.h>
9#include <linux/mm.h>
10#include <linux/pagemap.h>
11#include <linux/threads.h>
12#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/interrupt.h>
14#include <linux/kernel_stat.h>
15#include <linux/delay.h>
16#include <linux/init.h>
17#include <linux/spinlock.h>
18#include <linux/fs.h>
19#include <linux/seq_file.h>
20#include <linux/cache.h>
21#include <linux/jiffies.h>
22#include <linux/profile.h>
David S. Millerb9709452008-02-13 19:20:45 -080023#include <linux/lmb.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#include <asm/head.h>
26#include <asm/ptrace.h>
27#include <asm/atomic.h>
28#include <asm/tlbflush.h>
29#include <asm/mmu_context.h>
30#include <asm/cpudata.h>
David S. Miller27a2ef32007-07-14 00:58:53 -070031#include <asm/hvtramp.h>
32#include <asm/io.h>
David S. Millercf3d7c12008-03-26 01:11:55 -070033#include <asm/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35#include <asm/irq.h>
Al Viro6d24c8d2006-10-08 08:23:28 -040036#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/page.h>
38#include <asm/pgtable.h>
39#include <asm/oplib.h>
40#include <asm/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/starfire.h>
42#include <asm/tlb.h>
David S. Miller56fb4df2006-02-26 23:24:22 -080043#include <asm/sections.h>
David S. Miller07f8e5f2006-06-21 23:34:02 -070044#include <asm/prom.h>
David S. Miller5cbc3072007-05-25 15:49:59 -070045#include <asm/mdesc.h>
David S. Miller4f0234f2007-07-13 16:03:42 -070046#include <asm/ldc.h>
David S. Millere02044092007-07-16 03:49:40 -070047#include <asm/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
David S. Millera2f9f6b2007-06-04 21:48:33 -070049int sparc64_multi_core __read_mostly;
50
David S. Miller4f0234f2007-07-13 16:03:42 -070051cpumask_t cpu_possible_map __read_mostly = CPU_MASK_NONE;
Andrew Mortonc12a8282005-07-12 12:09:43 -070052cpumask_t cpu_online_map __read_mostly = CPU_MASK_NONE;
Mike Travisd5a74302007-10-16 01:24:05 -070053DEFINE_PER_CPU(cpumask_t, cpu_sibling_map) = CPU_MASK_NONE;
David S. Millerf78eae22007-06-04 17:01:39 -070054cpumask_t cpu_core_map[NR_CPUS] __read_mostly =
55 { [0 ... NR_CPUS-1] = CPU_MASK_NONE };
David S. Miller4f0234f2007-07-13 16:03:42 -070056
57EXPORT_SYMBOL(cpu_possible_map);
58EXPORT_SYMBOL(cpu_online_map);
Mike Travisd5a74302007-10-16 01:24:05 -070059EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
David S. Miller4f0234f2007-07-13 16:03:42 -070060EXPORT_SYMBOL(cpu_core_map);
61
Linus Torvalds1da177e2005-04-16 15:20:36 -070062static cpumask_t smp_commenced_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64void smp_info(struct seq_file *m)
65{
66 int i;
67
68 seq_printf(m, "State:\n");
Andrew Morton394e3902006-03-23 03:01:05 -080069 for_each_online_cpu(i)
70 seq_printf(m, "CPU%d:\t\tonline\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -070071}
72
73void smp_bogo(struct seq_file *m)
74{
75 int i;
76
Andrew Morton394e3902006-03-23 03:01:05 -080077 for_each_online_cpu(i)
78 seq_printf(m,
Andrew Morton394e3902006-03-23 03:01:05 -080079 "Cpu%dClkTck\t: %016lx\n",
Andrew Morton394e3902006-03-23 03:01:05 -080080 i, cpu_data(i).clock_tick);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081}
82
David S. Millere02044092007-07-16 03:49:40 -070083static __cacheline_aligned_in_smp DEFINE_SPINLOCK(call_lock);
84
David S. Miller112f4872007-03-05 15:28:37 -080085extern void setup_sparc64_timer(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87static volatile unsigned long callin_flag = 0;
88
Sam Ravnborg0f7f22d2008-02-20 22:22:16 -080089void __cpuinit smp_callin(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070090{
91 int cpuid = hard_smp_processor_id();
92
David S. Miller56fb4df2006-02-26 23:24:22 -080093 __local_per_cpu_offset = __per_cpu_offset(cpuid);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
David S. Miller4a07e642006-02-14 13:49:32 -080095 if (tlb_type == hypervisor)
David S. Miller490384e2006-02-11 14:41:18 -080096 sun4v_ktsb_register();
David S. Miller481295f2006-02-07 21:51:08 -080097
David S. Miller56fb4df2006-02-26 23:24:22 -080098 __flush_tlb_all();
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
David S. Miller112f4872007-03-05 15:28:37 -0800100 setup_sparc64_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
David S. Miller816242d2005-05-23 15:52:08 -0700102 if (cheetah_pcache_forced_on)
103 cheetah_enable_pcache();
104
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 local_irq_enable();
106
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 callin_flag = 1;
108 __asm__ __volatile__("membar #Sync\n\t"
109 "flush %%g6" : : : "memory");
110
111 /* Clear this or we will die instantly when we
112 * schedule back to this idler...
113 */
David S. Millerdb7d9a42005-07-24 19:36:26 -0700114 current_thread_info()->new_child = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
116 /* Attach to the address space of init_task. */
117 atomic_inc(&init_mm.mm_count);
118 current->active_mm = &init_mm;
119
120 while (!cpu_isset(cpuid, smp_commenced_mask))
David S. Miller4f071182005-08-29 12:46:22 -0700121 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
David S. Millere02044092007-07-16 03:49:40 -0700123 spin_lock(&call_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 cpu_set(cpuid, cpu_online_map);
David S. Millere02044092007-07-16 03:49:40 -0700125 spin_unlock(&call_lock);
Nick Piggin5bfb5d62005-11-08 21:39:01 -0800126
127 /* idle thread is expected to have preempt disabled */
128 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129}
130
131void cpu_panic(void)
132{
133 printk("CPU[%d]: Returns from cpu_idle!\n", smp_processor_id());
134 panic("SMP bolixed\n");
135}
136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137/* This tick register synchronization scheme is taken entirely from
138 * the ia64 port, see arch/ia64/kernel/smpboot.c for details and credit.
139 *
140 * The only change I've made is to rework it so that the master
141 * initiates the synchonization instead of the slave. -DaveM
142 */
143
144#define MASTER 0
145#define SLAVE (SMP_CACHE_BYTES/sizeof(unsigned long))
146
147#define NUM_ROUNDS 64 /* magic value */
148#define NUM_ITERS 5 /* likewise */
149
150static DEFINE_SPINLOCK(itc_sync_lock);
151static unsigned long go[SLAVE + 1];
152
153#define DEBUG_TICK_SYNC 0
154
155static inline long get_delta (long *rt, long *master)
156{
157 unsigned long best_t0 = 0, best_t1 = ~0UL, best_tm = 0;
158 unsigned long tcenter, t0, t1, tm;
159 unsigned long i;
160
161 for (i = 0; i < NUM_ITERS; i++) {
162 t0 = tick_ops->get_tick();
163 go[MASTER] = 1;
David S. Miller4f071182005-08-29 12:46:22 -0700164 membar_storeload();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 while (!(tm = go[SLAVE]))
David S. Miller4f071182005-08-29 12:46:22 -0700166 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 go[SLAVE] = 0;
David S. Miller4f071182005-08-29 12:46:22 -0700168 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 t1 = tick_ops->get_tick();
170
171 if (t1 - t0 < best_t1 - best_t0)
172 best_t0 = t0, best_t1 = t1, best_tm = tm;
173 }
174
175 *rt = best_t1 - best_t0;
176 *master = best_tm - best_t0;
177
178 /* average best_t0 and best_t1 without overflow: */
179 tcenter = (best_t0/2 + best_t1/2);
180 if (best_t0 % 2 + best_t1 % 2 == 2)
181 tcenter++;
182 return tcenter - best_tm;
183}
184
185void smp_synchronize_tick_client(void)
186{
187 long i, delta, adj, adjust_latency = 0, done = 0;
188 unsigned long flags, rt, master_time_stamp, bound;
189#if DEBUG_TICK_SYNC
190 struct {
191 long rt; /* roundtrip time */
192 long master; /* master's timestamp */
193 long diff; /* difference between midpoint and master's timestamp */
194 long lat; /* estimate of itc adjustment latency */
195 } t[NUM_ROUNDS];
196#endif
197
198 go[MASTER] = 1;
199
200 while (go[MASTER])
David S. Miller4f071182005-08-29 12:46:22 -0700201 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
203 local_irq_save(flags);
204 {
205 for (i = 0; i < NUM_ROUNDS; i++) {
206 delta = get_delta(&rt, &master_time_stamp);
207 if (delta == 0) {
208 done = 1; /* let's lock on to this... */
209 bound = rt;
210 }
211
212 if (!done) {
213 if (i > 0) {
214 adjust_latency += -delta;
215 adj = -delta + adjust_latency/4;
216 } else
217 adj = -delta;
218
David S. Miller112f4872007-03-05 15:28:37 -0800219 tick_ops->add_tick(adj);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 }
221#if DEBUG_TICK_SYNC
222 t[i].rt = rt;
223 t[i].master = master_time_stamp;
224 t[i].diff = delta;
225 t[i].lat = adjust_latency/4;
226#endif
227 }
228 }
229 local_irq_restore(flags);
230
231#if DEBUG_TICK_SYNC
232 for (i = 0; i < NUM_ROUNDS; i++)
233 printk("rt=%5ld master=%5ld diff=%5ld adjlat=%5ld\n",
234 t[i].rt, t[i].master, t[i].diff, t[i].lat);
235#endif
236
Joe Perches519c4d22007-11-19 23:43:00 -0800237 printk(KERN_INFO "CPU %d: synchronized TICK with master CPU "
238 "(last diff %ld cycles, maxerr %lu cycles)\n",
239 smp_processor_id(), delta, rt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240}
241
242static void smp_start_sync_tick_client(int cpu);
243
244static void smp_synchronize_one_tick(int cpu)
245{
246 unsigned long flags, i;
247
248 go[MASTER] = 0;
249
250 smp_start_sync_tick_client(cpu);
251
252 /* wait for client to be ready */
253 while (!go[MASTER])
David S. Miller4f071182005-08-29 12:46:22 -0700254 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
256 /* now let the client proceed into his loop */
257 go[MASTER] = 0;
David S. Miller4f071182005-08-29 12:46:22 -0700258 membar_storeload();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
260 spin_lock_irqsave(&itc_sync_lock, flags);
261 {
262 for (i = 0; i < NUM_ROUNDS*NUM_ITERS; i++) {
263 while (!go[MASTER])
David S. Miller4f071182005-08-29 12:46:22 -0700264 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 go[MASTER] = 0;
David S. Miller4f071182005-08-29 12:46:22 -0700266 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 go[SLAVE] = tick_ops->get_tick();
David S. Miller4f071182005-08-29 12:46:22 -0700268 membar_storeload();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 }
270 }
271 spin_unlock_irqrestore(&itc_sync_lock, flags);
272}
273
David S. Millerb14f5c12007-07-14 00:45:16 -0700274#if defined(CONFIG_SUN_LDOMS) && defined(CONFIG_HOTPLUG_CPU)
David S. Miller27a2ef32007-07-14 00:58:53 -0700275/* XXX Put this in some common place. XXX */
276static unsigned long kimage_addr_to_ra(void *p)
277{
278 unsigned long val = (unsigned long) p;
279
280 return kern_base + (val - KERNBASE);
281}
282
David S. Millerb14f5c12007-07-14 00:45:16 -0700283static void ldom_startcpu_cpuid(unsigned int cpu, unsigned long thread_reg)
284{
285 extern unsigned long sparc64_ttable_tl0;
286 extern unsigned long kern_locked_tte_data;
David S. Millerb14f5c12007-07-14 00:45:16 -0700287 struct hvtramp_descr *hdesc;
288 unsigned long trampoline_ra;
289 struct trap_per_cpu *tb;
290 u64 tte_vaddr, tte_data;
291 unsigned long hv_err;
David S. Miller64658742008-03-21 17:01:38 -0700292 int i;
David S. Millerb14f5c12007-07-14 00:45:16 -0700293
David S. Miller64658742008-03-21 17:01:38 -0700294 hdesc = kzalloc(sizeof(*hdesc) +
295 (sizeof(struct hvtramp_mapping) *
296 num_kernel_image_mappings - 1),
297 GFP_KERNEL);
David S. Millerb14f5c12007-07-14 00:45:16 -0700298 if (!hdesc) {
David S. Miller27a2ef32007-07-14 00:58:53 -0700299 printk(KERN_ERR "ldom_startcpu_cpuid: Cannot allocate "
David S. Millerb14f5c12007-07-14 00:45:16 -0700300 "hvtramp_descr.\n");
301 return;
302 }
303
304 hdesc->cpu = cpu;
David S. Miller64658742008-03-21 17:01:38 -0700305 hdesc->num_mappings = num_kernel_image_mappings;
David S. Millerb14f5c12007-07-14 00:45:16 -0700306
307 tb = &trap_block[cpu];
308 tb->hdesc = hdesc;
309
310 hdesc->fault_info_va = (unsigned long) &tb->fault_info;
311 hdesc->fault_info_pa = kimage_addr_to_ra(&tb->fault_info);
312
313 hdesc->thread_reg = thread_reg;
314
315 tte_vaddr = (unsigned long) KERNBASE;
316 tte_data = kern_locked_tte_data;
317
David S. Miller64658742008-03-21 17:01:38 -0700318 for (i = 0; i < hdesc->num_mappings; i++) {
319 hdesc->maps[i].vaddr = tte_vaddr;
320 hdesc->maps[i].tte = tte_data;
David S. Millerb14f5c12007-07-14 00:45:16 -0700321 tte_vaddr += 0x400000;
322 tte_data += 0x400000;
David S. Millerb14f5c12007-07-14 00:45:16 -0700323 }
324
325 trampoline_ra = kimage_addr_to_ra(hv_cpu_startup);
326
327 hv_err = sun4v_cpu_start(cpu, trampoline_ra,
328 kimage_addr_to_ra(&sparc64_ttable_tl0),
329 __pa(hdesc));
David S. Millere02044092007-07-16 03:49:40 -0700330 if (hv_err)
331 printk(KERN_ERR "ldom_startcpu_cpuid: sun4v_cpu_start() "
332 "gives error %lu\n", hv_err);
David S. Millerb14f5c12007-07-14 00:45:16 -0700333}
334#endif
335
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336extern unsigned long sparc64_cpu_startup;
337
338/* The OBP cpu startup callback truncates the 3rd arg cookie to
339 * 32-bits (I think) so to be safe we have it read the pointer
340 * contained here so we work on >4GB machines. -DaveM
341 */
342static struct thread_info *cpu_new_thread = NULL;
343
344static int __devinit smp_boot_one_cpu(unsigned int cpu)
345{
David S. Millerb37d40d2007-07-15 01:08:03 -0700346 struct trap_per_cpu *tb = &trap_block[cpu];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 unsigned long entry =
348 (unsigned long)(&sparc64_cpu_startup);
349 unsigned long cookie =
350 (unsigned long)(&cpu_new_thread);
351 struct task_struct *p;
David S. Miller7890f792006-02-15 02:26:54 -0800352 int timeout, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354 p = fork_idle(cpu);
Akinobu Mita1177bf92007-10-04 14:55:59 -0700355 if (IS_ERR(p))
356 return PTR_ERR(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 callin_flag = 0;
Al Virof3169642006-01-12 01:05:42 -0800358 cpu_new_thread = task_thread_info(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
David S. Miller7890f792006-02-15 02:26:54 -0800360 if (tlb_type == hypervisor) {
David S. Millerb14f5c12007-07-14 00:45:16 -0700361#if defined(CONFIG_SUN_LDOMS) && defined(CONFIG_HOTPLUG_CPU)
David S. Miller4f0234f2007-07-13 16:03:42 -0700362 if (ldom_domaining_enabled)
363 ldom_startcpu_cpuid(cpu,
364 (unsigned long) cpu_new_thread);
365 else
366#endif
367 prom_startcpu_cpuid(cpu, entry, cookie);
David S. Miller7890f792006-02-15 02:26:54 -0800368 } else {
David S. Miller5cbc3072007-05-25 15:49:59 -0700369 struct device_node *dp = of_find_node_by_cpuid(cpu);
David S. Miller7890f792006-02-15 02:26:54 -0800370
David S. Miller07f8e5f2006-06-21 23:34:02 -0700371 prom_startcpu(dp->node, entry, cookie);
David S. Miller7890f792006-02-15 02:26:54 -0800372 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
David S. Miller4f0234f2007-07-13 16:03:42 -0700374 for (timeout = 0; timeout < 50000; timeout++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 if (callin_flag)
376 break;
377 udelay(100);
378 }
David S. Miller72aff532006-02-17 01:29:17 -0800379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 if (callin_flag) {
381 ret = 0;
382 } else {
383 printk("Processor %d is stuck.\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 ret = -ENODEV;
385 }
386 cpu_new_thread = NULL;
387
David S. Millerb37d40d2007-07-15 01:08:03 -0700388 if (tb->hdesc) {
389 kfree(tb->hdesc);
390 tb->hdesc = NULL;
391 }
392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 return ret;
394}
395
396static void spitfire_xcall_helper(u64 data0, u64 data1, u64 data2, u64 pstate, unsigned long cpu)
397{
398 u64 result, target;
399 int stuck, tmp;
400
401 if (this_is_starfire) {
402 /* map to real upaid */
403 cpu = (((cpu & 0x3c) << 1) |
404 ((cpu & 0x40) >> 4) |
405 (cpu & 0x3));
406 }
407
408 target = (cpu << 14) | 0x70;
409again:
410 /* Ok, this is the real Spitfire Errata #54.
411 * One must read back from a UDB internal register
412 * after writes to the UDB interrupt dispatch, but
413 * before the membar Sync for that write.
414 * So we use the high UDB control register (ASI 0x7f,
415 * ADDR 0x20) for the dummy read. -DaveM
416 */
417 tmp = 0x40;
418 __asm__ __volatile__(
419 "wrpr %1, %2, %%pstate\n\t"
420 "stxa %4, [%0] %3\n\t"
421 "stxa %5, [%0+%8] %3\n\t"
422 "add %0, %8, %0\n\t"
423 "stxa %6, [%0+%8] %3\n\t"
424 "membar #Sync\n\t"
425 "stxa %%g0, [%7] %3\n\t"
426 "membar #Sync\n\t"
427 "mov 0x20, %%g1\n\t"
428 "ldxa [%%g1] 0x7f, %%g0\n\t"
429 "membar #Sync"
430 : "=r" (tmp)
431 : "r" (pstate), "i" (PSTATE_IE), "i" (ASI_INTR_W),
432 "r" (data0), "r" (data1), "r" (data2), "r" (target),
433 "r" (0x10), "0" (tmp)
434 : "g1");
435
436 /* NOTE: PSTATE_IE is still clear. */
437 stuck = 100000;
438 do {
439 __asm__ __volatile__("ldxa [%%g0] %1, %0"
440 : "=r" (result)
441 : "i" (ASI_INTR_DISPATCH_STAT));
442 if (result == 0) {
443 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
444 : : "r" (pstate));
445 return;
446 }
447 stuck -= 1;
448 if (stuck == 0)
449 break;
450 } while (result & 0x1);
451 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
452 : : "r" (pstate));
453 if (stuck == 0) {
454 printk("CPU[%d]: mondo stuckage result[%016lx]\n",
455 smp_processor_id(), result);
456 } else {
457 udelay(2);
458 goto again;
459 }
460}
461
David S. Millerd979f172007-10-27 00:13:04 -0700462static inline void spitfire_xcall_deliver(u64 data0, u64 data1, u64 data2, cpumask_t mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463{
464 u64 pstate;
465 int i;
466
467 __asm__ __volatile__("rdpr %%pstate, %0" : "=r" (pstate));
468 for_each_cpu_mask(i, mask)
469 spitfire_xcall_helper(data0, data1, data2, pstate, i);
470}
471
472/* Cheetah now allows to send the whole 64-bytes of data in the interrupt
473 * packet, but we have no use for that. However we do take advantage of
474 * the new pipelining feature (ie. dispatch to multiple cpus simultaneously).
475 */
476static void cheetah_xcall_deliver(u64 data0, u64 data1, u64 data2, cpumask_t mask)
477{
David S. Miller0de56d12007-12-12 07:31:46 -0800478 u64 pstate, ver, busy_mask;
David S. Miller22adb352007-05-26 01:14:43 -0700479 int nack_busy_id, is_jbus, need_more;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 if (cpus_empty(mask))
482 return;
483
484 /* Unfortunately, someone at Sun had the brilliant idea to make the
485 * busy/nack fields hard-coded by ITID number for this Ultra-III
486 * derivative processor.
487 */
488 __asm__ ("rdpr %%ver, %0" : "=r" (ver));
David S. Miller92704a12006-02-26 23:27:19 -0800489 is_jbus = ((ver >> 32) == __JALAPENO_ID ||
490 (ver >> 32) == __SERRANO_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492 __asm__ __volatile__("rdpr %%pstate, %0" : "=r" (pstate));
493
494retry:
David S. Miller22adb352007-05-26 01:14:43 -0700495 need_more = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 __asm__ __volatile__("wrpr %0, %1, %%pstate\n\t"
497 : : "r" (pstate), "i" (PSTATE_IE));
498
499 /* Setup the dispatch data registers. */
500 __asm__ __volatile__("stxa %0, [%3] %6\n\t"
501 "stxa %1, [%4] %6\n\t"
502 "stxa %2, [%5] %6\n\t"
503 "membar #Sync\n\t"
504 : /* no outputs */
505 : "r" (data0), "r" (data1), "r" (data2),
506 "r" (0x40), "r" (0x50), "r" (0x60),
507 "i" (ASI_INTR_W));
508
509 nack_busy_id = 0;
David S. Miller0de56d12007-12-12 07:31:46 -0800510 busy_mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 {
512 int i;
513
514 for_each_cpu_mask(i, mask) {
515 u64 target = (i << 14) | 0x70;
516
David S. Miller0de56d12007-12-12 07:31:46 -0800517 if (is_jbus) {
518 busy_mask |= (0x1UL << (i * 2));
519 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 target |= (nack_busy_id << 24);
David S. Miller0de56d12007-12-12 07:31:46 -0800521 busy_mask |= (0x1UL <<
522 (nack_busy_id * 2));
523 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 __asm__ __volatile__(
525 "stxa %%g0, [%0] %1\n\t"
526 "membar #Sync\n\t"
527 : /* no outputs */
528 : "r" (target), "i" (ASI_INTR_W));
529 nack_busy_id++;
David S. Miller22adb352007-05-26 01:14:43 -0700530 if (nack_busy_id == 32) {
531 need_more = 1;
532 break;
533 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 }
535 }
536
537 /* Now, poll for completion. */
538 {
David S. Miller0de56d12007-12-12 07:31:46 -0800539 u64 dispatch_stat, nack_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 long stuck;
541
542 stuck = 100000 * nack_busy_id;
David S. Miller0de56d12007-12-12 07:31:46 -0800543 nack_mask = busy_mask << 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 do {
545 __asm__ __volatile__("ldxa [%%g0] %1, %0"
546 : "=r" (dispatch_stat)
547 : "i" (ASI_INTR_DISPATCH_STAT));
David S. Miller0de56d12007-12-12 07:31:46 -0800548 if (!(dispatch_stat & (busy_mask | nack_mask))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
550 : : "r" (pstate));
David S. Miller22adb352007-05-26 01:14:43 -0700551 if (unlikely(need_more)) {
552 int i, cnt = 0;
553 for_each_cpu_mask(i, mask) {
554 cpu_clear(i, mask);
555 cnt++;
556 if (cnt == 32)
557 break;
558 }
559 goto retry;
560 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 return;
562 }
563 if (!--stuck)
564 break;
David S. Miller0de56d12007-12-12 07:31:46 -0800565 } while (dispatch_stat & busy_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
567 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
568 : : "r" (pstate));
569
David S. Miller0de56d12007-12-12 07:31:46 -0800570 if (dispatch_stat & busy_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 /* Busy bits will not clear, continue instead
572 * of freezing up on this cpu.
573 */
574 printk("CPU[%d]: mondo stuckage result[%016lx]\n",
575 smp_processor_id(), dispatch_stat);
576 } else {
577 int i, this_busy_nack = 0;
578
579 /* Delay some random time with interrupts enabled
580 * to prevent deadlock.
581 */
582 udelay(2 * nack_busy_id);
583
584 /* Clear out the mask bits for cpus which did not
585 * NACK us.
586 */
587 for_each_cpu_mask(i, mask) {
588 u64 check_mask;
589
David S. Miller92704a12006-02-26 23:27:19 -0800590 if (is_jbus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 check_mask = (0x2UL << (2*i));
592 else
593 check_mask = (0x2UL <<
594 this_busy_nack);
595 if ((dispatch_stat & check_mask) == 0)
596 cpu_clear(i, mask);
597 this_busy_nack += 2;
David S. Miller22adb352007-05-26 01:14:43 -0700598 if (this_busy_nack == 64)
599 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 }
601
602 goto retry;
603 }
604 }
605}
606
David S. Miller1d2f1f92006-02-08 16:41:20 -0800607/* Multi-cpu list version. */
David S. Millera43fe0e2006-02-04 03:10:53 -0800608static void hypervisor_xcall_deliver(u64 data0, u64 data1, u64 data2, cpumask_t mask)
609{
David S. Millerb830ab62006-02-28 15:10:26 -0800610 struct trap_per_cpu *tb;
611 u16 *cpu_list;
612 u64 *mondo;
613 cpumask_t error_mask;
614 unsigned long flags, status;
David S. Miller3cab0c32006-03-02 21:50:47 -0800615 int cnt, retries, this_cpu, prev_sent, i;
David S. Miller1d2f1f92006-02-08 16:41:20 -0800616
David S. Miller17f34f02007-05-14 02:01:52 -0700617 if (cpus_empty(mask))
618 return;
619
David S. Millerb830ab62006-02-28 15:10:26 -0800620 /* We have to do this whole thing with interrupts fully disabled.
621 * Otherwise if we send an xcall from interrupt context it will
622 * corrupt both our mondo block and cpu list state.
623 *
624 * One consequence of this is that we cannot use timeout mechanisms
625 * that depend upon interrupts being delivered locally. So, for
626 * example, we cannot sample jiffies and expect it to advance.
627 *
628 * Fortunately, udelay() uses %stick/%tick so we can use that.
629 */
630 local_irq_save(flags);
631
632 this_cpu = smp_processor_id();
633 tb = &trap_block[this_cpu];
634
635 mondo = __va(tb->cpu_mondo_block_pa);
David S. Miller1d2f1f92006-02-08 16:41:20 -0800636 mondo[0] = data0;
637 mondo[1] = data1;
638 mondo[2] = data2;
639 wmb();
640
David S. Millerb830ab62006-02-28 15:10:26 -0800641 cpu_list = __va(tb->cpu_list_pa);
642
643 /* Setup the initial cpu list. */
644 cnt = 0;
645 for_each_cpu_mask(i, mask)
646 cpu_list[cnt++] = i;
647
648 cpus_clear(error_mask);
David S. Miller1d2f1f92006-02-08 16:41:20 -0800649 retries = 0;
David S. Miller3cab0c32006-03-02 21:50:47 -0800650 prev_sent = 0;
David S. Miller1d2f1f92006-02-08 16:41:20 -0800651 do {
David S. Miller3cab0c32006-03-02 21:50:47 -0800652 int forward_progress, n_sent;
David S. Miller1d2f1f92006-02-08 16:41:20 -0800653
David S. Millerb830ab62006-02-28 15:10:26 -0800654 status = sun4v_cpu_mondo_send(cnt,
655 tb->cpu_list_pa,
656 tb->cpu_mondo_block_pa);
David S. Miller1d2f1f92006-02-08 16:41:20 -0800657
David S. Millerb830ab62006-02-28 15:10:26 -0800658 /* HV_EOK means all cpus received the xcall, we're done. */
659 if (likely(status == HV_EOK))
David S. Miller1d2f1f92006-02-08 16:41:20 -0800660 break;
661
David S. Miller3cab0c32006-03-02 21:50:47 -0800662 /* First, see if we made any forward progress.
663 *
664 * The hypervisor indicates successful sends by setting
665 * cpu list entries to the value 0xffff.
David S. Millerb830ab62006-02-28 15:10:26 -0800666 */
David S. Miller3cab0c32006-03-02 21:50:47 -0800667 n_sent = 0;
David S. Millerb830ab62006-02-28 15:10:26 -0800668 for (i = 0; i < cnt; i++) {
David S. Miller3cab0c32006-03-02 21:50:47 -0800669 if (likely(cpu_list[i] == 0xffff))
670 n_sent++;
David S. Miller1d2f1f92006-02-08 16:41:20 -0800671 }
672
David S. Miller3cab0c32006-03-02 21:50:47 -0800673 forward_progress = 0;
674 if (n_sent > prev_sent)
675 forward_progress = 1;
676
677 prev_sent = n_sent;
678
David S. Millerb830ab62006-02-28 15:10:26 -0800679 /* If we get a HV_ECPUERROR, then one or more of the cpus
680 * in the list are in error state. Use the cpu_state()
681 * hypervisor call to find out which cpus are in error state.
682 */
683 if (unlikely(status == HV_ECPUERROR)) {
684 for (i = 0; i < cnt; i++) {
685 long err;
686 u16 cpu;
David S. Miller1d2f1f92006-02-08 16:41:20 -0800687
David S. Millerb830ab62006-02-28 15:10:26 -0800688 cpu = cpu_list[i];
689 if (cpu == 0xffff)
690 continue;
691
692 err = sun4v_cpu_state(cpu);
693 if (err >= 0 &&
694 err == HV_CPU_STATE_ERROR) {
David S. Miller3cab0c32006-03-02 21:50:47 -0800695 cpu_list[i] = 0xffff;
David S. Millerb830ab62006-02-28 15:10:26 -0800696 cpu_set(cpu, error_mask);
697 }
698 }
699 } else if (unlikely(status != HV_EWOULDBLOCK))
700 goto fatal_mondo_error;
701
David S. Miller3cab0c32006-03-02 21:50:47 -0800702 /* Don't bother rewriting the CPU list, just leave the
703 * 0xffff and non-0xffff entries in there and the
704 * hypervisor will do the right thing.
705 *
706 * Only advance timeout state if we didn't make any
707 * forward progress.
708 */
David S. Millerb830ab62006-02-28 15:10:26 -0800709 if (unlikely(!forward_progress)) {
710 if (unlikely(++retries > 10000))
711 goto fatal_mondo_timeout;
712
713 /* Delay a little bit to let other cpus catch up
714 * on their cpu mondo queue work.
715 */
716 udelay(2 * cnt);
717 }
David S. Miller1d2f1f92006-02-08 16:41:20 -0800718 } while (1);
719
David S. Millerb830ab62006-02-28 15:10:26 -0800720 local_irq_restore(flags);
721
722 if (unlikely(!cpus_empty(error_mask)))
723 goto fatal_mondo_cpu_error;
724
725 return;
726
727fatal_mondo_cpu_error:
728 printk(KERN_CRIT "CPU[%d]: SUN4V mondo cpu error, some target cpus "
729 "were in error state\n",
730 this_cpu);
731 printk(KERN_CRIT "CPU[%d]: Error mask [ ", this_cpu);
732 for_each_cpu_mask(i, error_mask)
733 printk("%d ", i);
734 printk("]\n");
735 return;
736
737fatal_mondo_timeout:
738 local_irq_restore(flags);
739 printk(KERN_CRIT "CPU[%d]: SUN4V mondo timeout, no forward "
740 " progress after %d retries.\n",
741 this_cpu, retries);
742 goto dump_cpu_list_and_out;
743
744fatal_mondo_error:
745 local_irq_restore(flags);
746 printk(KERN_CRIT "CPU[%d]: Unexpected SUN4V mondo error %lu\n",
747 this_cpu, status);
748 printk(KERN_CRIT "CPU[%d]: Args were cnt(%d) cpulist_pa(%lx) "
749 "mondo_block_pa(%lx)\n",
750 this_cpu, cnt, tb->cpu_list_pa, tb->cpu_mondo_block_pa);
751
752dump_cpu_list_and_out:
753 printk(KERN_CRIT "CPU[%d]: CPU list [ ", this_cpu);
754 for (i = 0; i < cnt; i++)
755 printk("%u ", cpu_list[i]);
756 printk("]\n");
David S. Millera43fe0e2006-02-04 03:10:53 -0800757}
758
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759/* Send cross call to all processors mentioned in MASK
760 * except self.
761 */
762static void smp_cross_call_masked(unsigned long *func, u32 ctx, u64 data1, u64 data2, cpumask_t mask)
763{
764 u64 data0 = (((u64)ctx)<<32 | (((u64)func) & 0xffffffff));
765 int this_cpu = get_cpu();
766
767 cpus_and(mask, mask, cpu_online_map);
768 cpu_clear(this_cpu, mask);
769
770 if (tlb_type == spitfire)
771 spitfire_xcall_deliver(data0, data1, data2, mask);
David S. Millera43fe0e2006-02-04 03:10:53 -0800772 else if (tlb_type == cheetah || tlb_type == cheetah_plus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 cheetah_xcall_deliver(data0, data1, data2, mask);
David S. Millera43fe0e2006-02-04 03:10:53 -0800774 else
775 hypervisor_xcall_deliver(data0, data1, data2, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 /* NOTE: Caller runs local copy on master. */
777
778 put_cpu();
779}
780
781extern unsigned long xcall_sync_tick;
782
783static void smp_start_sync_tick_client(int cpu)
784{
785 cpumask_t mask = cpumask_of_cpu(cpu);
786
787 smp_cross_call_masked(&xcall_sync_tick,
788 0, 0, 0, mask);
789}
790
David S. Millerd172ad12008-07-17 23:44:50 -0700791extern unsigned long xcall_call_function;
792
793void arch_send_call_function_ipi(cpumask_t mask)
794{
795 smp_cross_call_masked(&xcall_call_function, 0, 0, 0, mask);
796}
797
798extern unsigned long xcall_call_function_single;
799
800void arch_send_call_function_single_ipi(int cpu)
801{
802 cpumask_t mask = cpumask_of_cpu(cpu);
803
804 smp_cross_call_masked(&xcall_call_function_single, 0, 0, 0, mask);
805}
806
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807/* Send cross call to all processors except self. */
808#define smp_cross_call(func, ctx, data1, data2) \
809 smp_cross_call_masked(func, ctx, data1, data2, cpu_online_map)
810
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811void smp_call_function_client(int irq, struct pt_regs *regs)
812{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 clear_softint(1 << irq);
David S. Millerd172ad12008-07-17 23:44:50 -0700814 generic_smp_call_function_interrupt();
815}
816
817void smp_call_function_single_client(int irq, struct pt_regs *regs)
818{
819 clear_softint(1 << irq);
820 generic_smp_call_function_single_interrupt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821}
822
David S. Millerbd407912006-01-31 18:31:38 -0800823static void tsb_sync(void *info)
824{
David S. Miller6f25f392006-03-28 13:29:26 -0800825 struct trap_per_cpu *tp = &trap_block[raw_smp_processor_id()];
David S. Millerbd407912006-01-31 18:31:38 -0800826 struct mm_struct *mm = info;
827
David S. Miller6f25f392006-03-28 13:29:26 -0800828 /* It is not valid to test "currrent->active_mm == mm" here.
829 *
830 * The value of "current" is not changed atomically with
831 * switch_mm(). But that's OK, we just need to check the
832 * current cpu's trap block PGD physical address.
833 */
834 if (tp->pgd_paddr == __pa(mm->pgd))
David S. Millerbd407912006-01-31 18:31:38 -0800835 tsb_context_switch(mm);
836}
837
838void smp_tsb_sync(struct mm_struct *mm)
839{
David S. Millerd172ad12008-07-17 23:44:50 -0700840 smp_call_function_mask(mm->cpu_vm_mask, tsb_sync, mm, 1);
David S. Millerbd407912006-01-31 18:31:38 -0800841}
842
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843extern unsigned long xcall_flush_tlb_mm;
844extern unsigned long xcall_flush_tlb_pending;
845extern unsigned long xcall_flush_tlb_kernel_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846extern unsigned long xcall_report_regs;
David S. Miller93dae5b2008-05-19 23:46:00 -0700847#ifdef CONFIG_MAGIC_SYSRQ
848extern unsigned long xcall_fetch_glob_regs;
849#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850extern unsigned long xcall_receive_signal;
David S. Milleree290742006-03-06 22:50:44 -0800851extern unsigned long xcall_new_mmu_context_version;
David S. Millere2fdd7f2008-04-29 02:38:50 -0700852#ifdef CONFIG_KGDB
853extern unsigned long xcall_kgdb_capture;
854#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
856#ifdef DCACHE_ALIASING_POSSIBLE
857extern unsigned long xcall_flush_dcache_page_cheetah;
858#endif
859extern unsigned long xcall_flush_dcache_page_spitfire;
860
861#ifdef CONFIG_DEBUG_DCFLUSH
862extern atomic_t dcpage_flushes;
863extern atomic_t dcpage_flushes_xcall;
864#endif
865
David S. Millerd979f172007-10-27 00:13:04 -0700866static inline void __local_flush_dcache_page(struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867{
868#ifdef DCACHE_ALIASING_POSSIBLE
869 __flush_dcache_page(page_address(page),
870 ((tlb_type == spitfire) &&
871 page_mapping(page) != NULL));
872#else
873 if (page_mapping(page) != NULL &&
874 tlb_type == spitfire)
875 __flush_icache_page(__pa(page_address(page)));
876#endif
877}
878
879void smp_flush_dcache_page_impl(struct page *page, int cpu)
880{
881 cpumask_t mask = cpumask_of_cpu(cpu);
David S. Millera43fe0e2006-02-04 03:10:53 -0800882 int this_cpu;
883
884 if (tlb_type == hypervisor)
885 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
887#ifdef CONFIG_DEBUG_DCFLUSH
888 atomic_inc(&dcpage_flushes);
889#endif
David S. Millera43fe0e2006-02-04 03:10:53 -0800890
891 this_cpu = get_cpu();
892
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 if (cpu == this_cpu) {
894 __local_flush_dcache_page(page);
895 } else if (cpu_online(cpu)) {
896 void *pg_addr = page_address(page);
897 u64 data0;
898
899 if (tlb_type == spitfire) {
900 data0 =
901 ((u64)&xcall_flush_dcache_page_spitfire);
902 if (page_mapping(page) != NULL)
903 data0 |= ((u64)1 << 32);
904 spitfire_xcall_deliver(data0,
905 __pa(pg_addr),
906 (u64) pg_addr,
907 mask);
David S. Millera43fe0e2006-02-04 03:10:53 -0800908 } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909#ifdef DCACHE_ALIASING_POSSIBLE
910 data0 =
911 ((u64)&xcall_flush_dcache_page_cheetah);
912 cheetah_xcall_deliver(data0,
913 __pa(pg_addr),
914 0, mask);
915#endif
916 }
917#ifdef CONFIG_DEBUG_DCFLUSH
918 atomic_inc(&dcpage_flushes_xcall);
919#endif
920 }
921
922 put_cpu();
923}
924
925void flush_dcache_page_all(struct mm_struct *mm, struct page *page)
926{
927 void *pg_addr = page_address(page);
928 cpumask_t mask = cpu_online_map;
929 u64 data0;
David S. Millera43fe0e2006-02-04 03:10:53 -0800930 int this_cpu;
931
932 if (tlb_type == hypervisor)
933 return;
934
935 this_cpu = get_cpu();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
937 cpu_clear(this_cpu, mask);
938
939#ifdef CONFIG_DEBUG_DCFLUSH
940 atomic_inc(&dcpage_flushes);
941#endif
942 if (cpus_empty(mask))
943 goto flush_self;
944 if (tlb_type == spitfire) {
945 data0 = ((u64)&xcall_flush_dcache_page_spitfire);
946 if (page_mapping(page) != NULL)
947 data0 |= ((u64)1 << 32);
948 spitfire_xcall_deliver(data0,
949 __pa(pg_addr),
950 (u64) pg_addr,
951 mask);
David S. Millera43fe0e2006-02-04 03:10:53 -0800952 } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953#ifdef DCACHE_ALIASING_POSSIBLE
954 data0 = ((u64)&xcall_flush_dcache_page_cheetah);
955 cheetah_xcall_deliver(data0,
956 __pa(pg_addr),
957 0, mask);
958#endif
959 }
960#ifdef CONFIG_DEBUG_DCFLUSH
961 atomic_inc(&dcpage_flushes_xcall);
962#endif
963 flush_self:
964 __local_flush_dcache_page(page);
965
966 put_cpu();
967}
968
David S. Millera0663a72006-02-23 14:19:28 -0800969static void __smp_receive_signal_mask(cpumask_t mask)
970{
971 smp_cross_call_masked(&xcall_receive_signal, 0, 0, 0, mask);
972}
973
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974void smp_receive_signal(int cpu)
975{
976 cpumask_t mask = cpumask_of_cpu(cpu);
977
David S. Millera0663a72006-02-23 14:19:28 -0800978 if (cpu_online(cpu))
979 __smp_receive_signal_mask(mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980}
981
982void smp_receive_signal_client(int irq, struct pt_regs *regs)
983{
David S. Milleree290742006-03-06 22:50:44 -0800984 clear_softint(1 << irq);
985}
986
987void smp_new_mmu_context_version_client(int irq, struct pt_regs *regs)
988{
David S. Millera0663a72006-02-23 14:19:28 -0800989 struct mm_struct *mm;
David S. Milleree290742006-03-06 22:50:44 -0800990 unsigned long flags;
David S. Millera0663a72006-02-23 14:19:28 -0800991
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 clear_softint(1 << irq);
David S. Millera0663a72006-02-23 14:19:28 -0800993
994 /* See if we need to allocate a new TLB context because
995 * the version of the one we are using is now out of date.
996 */
997 mm = current->active_mm;
David S. Milleree290742006-03-06 22:50:44 -0800998 if (unlikely(!mm || (mm == &init_mm)))
999 return;
David S. Millera0663a72006-02-23 14:19:28 -08001000
David S. Milleree290742006-03-06 22:50:44 -08001001 spin_lock_irqsave(&mm->context.lock, flags);
David S. Milleraac0aad2006-02-27 17:56:51 -08001002
David S. Milleree290742006-03-06 22:50:44 -08001003 if (unlikely(!CTX_VALID(mm->context)))
1004 get_new_mmu_context(mm);
David S. Milleraac0aad2006-02-27 17:56:51 -08001005
David S. Milleree290742006-03-06 22:50:44 -08001006 spin_unlock_irqrestore(&mm->context.lock, flags);
David S. Milleraac0aad2006-02-27 17:56:51 -08001007
David S. Milleree290742006-03-06 22:50:44 -08001008 load_secondary_context(mm);
1009 __flush_tlb_mm(CTX_HWBITS(mm->context),
1010 SECONDARY_CONTEXT);
David S. Millera0663a72006-02-23 14:19:28 -08001011}
1012
1013void smp_new_mmu_context_version(void)
1014{
David S. Milleree290742006-03-06 22:50:44 -08001015 smp_cross_call(&xcall_new_mmu_context_version, 0, 0, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016}
1017
David S. Millere2fdd7f2008-04-29 02:38:50 -07001018#ifdef CONFIG_KGDB
1019void kgdb_roundup_cpus(unsigned long flags)
1020{
1021 smp_cross_call(&xcall_kgdb_capture, 0, 0, 0);
1022}
1023#endif
1024
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025void smp_report_regs(void)
1026{
1027 smp_cross_call(&xcall_report_regs, 0, 0, 0);
1028}
1029
David S. Miller93dae5b2008-05-19 23:46:00 -07001030#ifdef CONFIG_MAGIC_SYSRQ
1031void smp_fetch_global_regs(void)
1032{
1033 smp_cross_call(&xcall_fetch_glob_regs, 0, 0, 0);
1034}
1035#endif
1036
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037/* We know that the window frames of the user have been flushed
1038 * to the stack before we get here because all callers of us
1039 * are flush_tlb_*() routines, and these run after flush_cache_*()
1040 * which performs the flushw.
1041 *
1042 * The SMP TLB coherency scheme we use works as follows:
1043 *
1044 * 1) mm->cpu_vm_mask is a bit mask of which cpus an address
1045 * space has (potentially) executed on, this is the heuristic
1046 * we use to avoid doing cross calls.
1047 *
1048 * Also, for flushing from kswapd and also for clones, we
1049 * use cpu_vm_mask as the list of cpus to make run the TLB.
1050 *
1051 * 2) TLB context numbers are shared globally across all processors
1052 * in the system, this allows us to play several games to avoid
1053 * cross calls.
1054 *
1055 * One invariant is that when a cpu switches to a process, and
1056 * that processes tsk->active_mm->cpu_vm_mask does not have the
1057 * current cpu's bit set, that tlb context is flushed locally.
1058 *
1059 * If the address space is non-shared (ie. mm->count == 1) we avoid
1060 * cross calls when we want to flush the currently running process's
1061 * tlb state. This is done by clearing all cpu bits except the current
1062 * processor's in current->active_mm->cpu_vm_mask and performing the
1063 * flush locally only. This will force any subsequent cpus which run
1064 * this task to flush the context from the local tlb if the process
1065 * migrates to another cpu (again).
1066 *
1067 * 3) For shared address spaces (threads) and swapping we bite the
1068 * bullet for most cases and perform the cross call (but only to
1069 * the cpus listed in cpu_vm_mask).
1070 *
1071 * The performance gain from "optimizing" away the cross call for threads is
1072 * questionable (in theory the big win for threads is the massive sharing of
1073 * address space state across processors).
1074 */
David S. Miller62dbec72005-11-07 14:09:58 -08001075
1076/* This currently is only used by the hugetlb arch pre-fault
1077 * hook on UltraSPARC-III+ and later when changing the pagesize
1078 * bits of the context register for an address space.
1079 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080void smp_flush_tlb_mm(struct mm_struct *mm)
1081{
David S. Miller62dbec72005-11-07 14:09:58 -08001082 u32 ctx = CTX_HWBITS(mm->context);
1083 int cpu = get_cpu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084
David S. Miller62dbec72005-11-07 14:09:58 -08001085 if (atomic_read(&mm->mm_users) == 1) {
1086 mm->cpu_vm_mask = cpumask_of_cpu(cpu);
1087 goto local_flush_and_out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 }
David S. Miller62dbec72005-11-07 14:09:58 -08001089
1090 smp_cross_call_masked(&xcall_flush_tlb_mm,
1091 ctx, 0, 0,
1092 mm->cpu_vm_mask);
1093
1094local_flush_and_out:
1095 __flush_tlb_mm(ctx, SECONDARY_CONTEXT);
1096
1097 put_cpu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098}
1099
1100void smp_flush_tlb_pending(struct mm_struct *mm, unsigned long nr, unsigned long *vaddrs)
1101{
1102 u32 ctx = CTX_HWBITS(mm->context);
1103 int cpu = get_cpu();
1104
Hugh Dickinsdedeb002005-11-07 14:09:01 -08001105 if (mm == current->active_mm && atomic_read(&mm->mm_users) == 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 mm->cpu_vm_mask = cpumask_of_cpu(cpu);
Hugh Dickinsdedeb002005-11-07 14:09:01 -08001107 else
1108 smp_cross_call_masked(&xcall_flush_tlb_pending,
1109 ctx, nr, (unsigned long) vaddrs,
1110 mm->cpu_vm_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 __flush_tlb_pending(ctx, nr, vaddrs);
1113
1114 put_cpu();
1115}
1116
1117void smp_flush_tlb_kernel_range(unsigned long start, unsigned long end)
1118{
1119 start &= PAGE_MASK;
1120 end = PAGE_ALIGN(end);
1121 if (start != end) {
1122 smp_cross_call(&xcall_flush_tlb_kernel_range,
1123 0, start, end);
1124
1125 __flush_tlb_kernel_range(start, end);
1126 }
1127}
1128
1129/* CPU capture. */
1130/* #define CAPTURE_DEBUG */
1131extern unsigned long xcall_capture;
1132
1133static atomic_t smp_capture_depth = ATOMIC_INIT(0);
1134static atomic_t smp_capture_registry = ATOMIC_INIT(0);
1135static unsigned long penguins_are_doing_time;
1136
1137void smp_capture(void)
1138{
1139 int result = atomic_add_ret(1, &smp_capture_depth);
1140
1141 if (result == 1) {
1142 int ncpus = num_online_cpus();
1143
1144#ifdef CAPTURE_DEBUG
1145 printk("CPU[%d]: Sending penguins to jail...",
1146 smp_processor_id());
1147#endif
1148 penguins_are_doing_time = 1;
David S. Miller4f071182005-08-29 12:46:22 -07001149 membar_storestore_loadstore();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 atomic_inc(&smp_capture_registry);
1151 smp_cross_call(&xcall_capture, 0, 0, 0);
1152 while (atomic_read(&smp_capture_registry) != ncpus)
David S. Miller4f071182005-08-29 12:46:22 -07001153 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154#ifdef CAPTURE_DEBUG
1155 printk("done\n");
1156#endif
1157 }
1158}
1159
1160void smp_release(void)
1161{
1162 if (atomic_dec_and_test(&smp_capture_depth)) {
1163#ifdef CAPTURE_DEBUG
1164 printk("CPU[%d]: Giving pardon to "
1165 "imprisoned penguins\n",
1166 smp_processor_id());
1167#endif
1168 penguins_are_doing_time = 0;
David S. Miller4f071182005-08-29 12:46:22 -07001169 membar_storeload_storestore();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 atomic_dec(&smp_capture_registry);
1171 }
1172}
1173
1174/* Imprisoned penguins run with %pil == 15, but PSTATE_IE set, so they
1175 * can service tlb flush xcalls...
1176 */
1177extern void prom_world(int);
David S. Miller96c6e0d2006-01-31 18:32:29 -08001178
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179void smp_penguin_jailcell(int irq, struct pt_regs *regs)
1180{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 clear_softint(1 << irq);
1182
1183 preempt_disable();
1184
1185 __asm__ __volatile__("flushw");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 prom_world(1);
1187 atomic_inc(&smp_capture_registry);
David S. Miller4f071182005-08-29 12:46:22 -07001188 membar_storeload_storestore();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 while (penguins_are_doing_time)
David S. Miller4f071182005-08-29 12:46:22 -07001190 rmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 atomic_dec(&smp_capture_registry);
1192 prom_world(0);
1193
1194 preempt_enable();
1195}
1196
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197/* /proc/profile writes can call this, don't __init it please. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198int setup_profiling_timer(unsigned int multiplier)
1199{
David S. Miller777a4472007-02-22 06:24:10 -08001200 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201}
1202
1203void __init smp_prepare_cpus(unsigned int max_cpus)
1204{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205}
1206
1207void __devinit smp_prepare_boot_cpu(void)
1208{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209}
1210
David S. Miller5cbc3072007-05-25 15:49:59 -07001211void __devinit smp_fill_in_sib_core_maps(void)
1212{
1213 unsigned int i;
1214
David S. Millere02044092007-07-16 03:49:40 -07001215 for_each_present_cpu(i) {
David S. Miller5cbc3072007-05-25 15:49:59 -07001216 unsigned int j;
1217
David S. Miller39dd9922007-07-15 01:29:24 -07001218 cpus_clear(cpu_core_map[i]);
David S. Miller5cbc3072007-05-25 15:49:59 -07001219 if (cpu_data(i).core_id == 0) {
David S. Millerf78eae22007-06-04 17:01:39 -07001220 cpu_set(i, cpu_core_map[i]);
David S. Miller5cbc3072007-05-25 15:49:59 -07001221 continue;
1222 }
1223
David S. Millere02044092007-07-16 03:49:40 -07001224 for_each_present_cpu(j) {
David S. Miller5cbc3072007-05-25 15:49:59 -07001225 if (cpu_data(i).core_id ==
1226 cpu_data(j).core_id)
David S. Millerf78eae22007-06-04 17:01:39 -07001227 cpu_set(j, cpu_core_map[i]);
1228 }
1229 }
1230
David S. Millere02044092007-07-16 03:49:40 -07001231 for_each_present_cpu(i) {
David S. Millerf78eae22007-06-04 17:01:39 -07001232 unsigned int j;
1233
Mike Travisd5a74302007-10-16 01:24:05 -07001234 cpus_clear(per_cpu(cpu_sibling_map, i));
David S. Millerf78eae22007-06-04 17:01:39 -07001235 if (cpu_data(i).proc_id == -1) {
Mike Travisd5a74302007-10-16 01:24:05 -07001236 cpu_set(i, per_cpu(cpu_sibling_map, i));
David S. Millerf78eae22007-06-04 17:01:39 -07001237 continue;
1238 }
1239
David S. Millere02044092007-07-16 03:49:40 -07001240 for_each_present_cpu(j) {
David S. Millerf78eae22007-06-04 17:01:39 -07001241 if (cpu_data(i).proc_id ==
1242 cpu_data(j).proc_id)
Mike Travisd5a74302007-10-16 01:24:05 -07001243 cpu_set(j, per_cpu(cpu_sibling_map, i));
David S. Miller5cbc3072007-05-25 15:49:59 -07001244 }
1245 }
1246}
1247
Gautham R Shenoyb282b6f2007-01-10 23:15:34 -08001248int __cpuinit __cpu_up(unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249{
1250 int ret = smp_boot_one_cpu(cpu);
1251
1252 if (!ret) {
1253 cpu_set(cpu, smp_commenced_mask);
1254 while (!cpu_isset(cpu, cpu_online_map))
1255 mb();
1256 if (!cpu_isset(cpu, cpu_online_map)) {
1257 ret = -ENODEV;
1258 } else {
David S. Miller02fead72006-02-11 23:22:47 -08001259 /* On SUN4V, writes to %tick and %stick are
1260 * not allowed.
1261 */
1262 if (tlb_type != hypervisor)
1263 smp_synchronize_one_tick(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 }
1265 }
1266 return ret;
1267}
1268
David S. Miller4f0234f2007-07-13 16:03:42 -07001269#ifdef CONFIG_HOTPLUG_CPU
David S. Millere02044092007-07-16 03:49:40 -07001270void cpu_play_dead(void)
1271{
1272 int cpu = smp_processor_id();
1273 unsigned long pstate;
1274
1275 idle_task_exit();
1276
1277 if (tlb_type == hypervisor) {
1278 struct trap_per_cpu *tb = &trap_block[cpu];
1279
1280 sun4v_cpu_qconf(HV_CPU_QUEUE_CPU_MONDO,
1281 tb->cpu_mondo_pa, 0);
1282 sun4v_cpu_qconf(HV_CPU_QUEUE_DEVICE_MONDO,
1283 tb->dev_mondo_pa, 0);
1284 sun4v_cpu_qconf(HV_CPU_QUEUE_RES_ERROR,
1285 tb->resum_mondo_pa, 0);
1286 sun4v_cpu_qconf(HV_CPU_QUEUE_NONRES_ERROR,
1287 tb->nonresum_mondo_pa, 0);
1288 }
1289
1290 cpu_clear(cpu, smp_commenced_mask);
1291 membar_safe("#Sync");
1292
1293 local_irq_disable();
1294
1295 __asm__ __volatile__(
1296 "rdpr %%pstate, %0\n\t"
1297 "wrpr %0, %1, %%pstate"
1298 : "=r" (pstate)
1299 : "i" (PSTATE_IE));
1300
1301 while (1)
1302 barrier();
1303}
1304
David S. Miller4f0234f2007-07-13 16:03:42 -07001305int __cpu_disable(void)
1306{
David S. Millere02044092007-07-16 03:49:40 -07001307 int cpu = smp_processor_id();
1308 cpuinfo_sparc *c;
1309 int i;
1310
1311 for_each_cpu_mask(i, cpu_core_map[cpu])
1312 cpu_clear(cpu, cpu_core_map[i]);
1313 cpus_clear(cpu_core_map[cpu]);
1314
Mike Travisd5a74302007-10-16 01:24:05 -07001315 for_each_cpu_mask(i, per_cpu(cpu_sibling_map, cpu))
1316 cpu_clear(cpu, per_cpu(cpu_sibling_map, i));
1317 cpus_clear(per_cpu(cpu_sibling_map, cpu));
David S. Millere02044092007-07-16 03:49:40 -07001318
1319 c = &cpu_data(cpu);
1320
1321 c->core_id = 0;
1322 c->proc_id = -1;
1323
1324 spin_lock(&call_lock);
1325 cpu_clear(cpu, cpu_online_map);
1326 spin_unlock(&call_lock);
1327
1328 smp_wmb();
1329
1330 /* Make sure no interrupts point to this cpu. */
1331 fixup_irqs();
1332
1333 local_irq_enable();
1334 mdelay(1);
1335 local_irq_disable();
1336
1337 return 0;
David S. Miller4f0234f2007-07-13 16:03:42 -07001338}
1339
1340void __cpu_die(unsigned int cpu)
1341{
David S. Millere02044092007-07-16 03:49:40 -07001342 int i;
1343
1344 for (i = 0; i < 100; i++) {
1345 smp_rmb();
1346 if (!cpu_isset(cpu, smp_commenced_mask))
1347 break;
1348 msleep(100);
1349 }
1350 if (cpu_isset(cpu, smp_commenced_mask)) {
1351 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1352 } else {
1353#if defined(CONFIG_SUN_LDOMS)
1354 unsigned long hv_err;
1355 int limit = 100;
1356
1357 do {
1358 hv_err = sun4v_cpu_stop(cpu);
1359 if (hv_err == HV_EOK) {
1360 cpu_clear(cpu, cpu_present_map);
1361 break;
1362 }
1363 } while (--limit > 0);
1364 if (limit <= 0) {
1365 printk(KERN_ERR "sun4v_cpu_stop() fails err=%lu\n",
1366 hv_err);
1367 }
1368#endif
1369 }
David S. Miller4f0234f2007-07-13 16:03:42 -07001370}
1371#endif
1372
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373void __init smp_cpus_done(unsigned int max_cpus)
1374{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375}
1376
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377void smp_send_reschedule(int cpu)
1378{
Nick Piggin64c7c8f2005-11-08 21:39:04 -08001379 smp_receive_signal(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380}
1381
1382/* This is a nop because we capture all other cpus
1383 * anyways when making the PROM active.
1384 */
1385void smp_send_stop(void)
1386{
1387}
1388
David S. Millerd369ddd2005-07-10 15:45:11 -07001389unsigned long __per_cpu_base __read_mostly;
1390unsigned long __per_cpu_shift __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391
1392EXPORT_SYMBOL(__per_cpu_base);
1393EXPORT_SYMBOL(__per_cpu_shift);
1394
David S. Miller5cbc3072007-05-25 15:49:59 -07001395void __init real_setup_per_cpu_areas(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396{
David S. Millerb9709452008-02-13 19:20:45 -08001397 unsigned long paddr, goal, size, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 char *ptr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399
1400 /* Copy section for each CPU (we discard the original) */
David S. Miller5a089002006-12-14 23:40:57 -08001401 goal = PERCPU_ENOUGH_ROOM;
1402
Jeremy Fitzhardingeb6e35902007-05-02 19:27:12 +02001403 __per_cpu_shift = PAGE_SHIFT;
1404 for (size = PAGE_SIZE; size < goal; size <<= 1UL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 __per_cpu_shift++;
1406
David S. Millerb9709452008-02-13 19:20:45 -08001407 paddr = lmb_alloc(size * NR_CPUS, PAGE_SIZE);
1408 if (!paddr) {
1409 prom_printf("Cannot allocate per-cpu memory.\n");
1410 prom_halt();
1411 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412
David S. Millerb9709452008-02-13 19:20:45 -08001413 ptr = __va(paddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 __per_cpu_base = ptr - __per_cpu_start;
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 for (i = 0; i < NR_CPUS; i++, ptr += size)
1417 memcpy(ptr, __per_cpu_start, __per_cpu_end - __per_cpu_start);
David S. Miller951bc822006-05-31 01:24:02 -07001418
1419 /* Setup %g5 for the boot cpu. */
1420 __local_per_cpu_offset = __per_cpu_offset(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421}