blob: 2841ecac4c47e8594663628b2b13abfc34d359bc [file] [log] [blame]
Linas Vepstas172ca922005-11-03 18:50:04 -06001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation.
Gavin Shancb3bc9d2012-02-27 20:03:51 +00003 * Copyright 2001-2012 IBM Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
Linas Vepstas172ca922005-11-03 18:50:04 -06009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Linas Vepstas172ca922005-11-03 18:50:04 -060014 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +000020#ifndef _POWERPC_EEH_H
21#define _POWERPC_EEH_H
Arnd Bergmann88ced032005-12-16 22:43:46 +010022#ifdef __KERNEL__
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/init.h>
25#include <linux/list.h>
26#include <linux/string.h>
Gavin Shan5a719782013-06-20 13:21:01 +080027#include <linux/time.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29struct pci_dev;
John Rose827c1a62006-02-24 11:34:23 -060030struct pci_bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -070031struct device_node;
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#ifdef CONFIG_EEH
34
Gavin Shan8a5ad352014-04-24 18:00:17 +100035/* EEH subsystem flags */
36#define EEH_ENABLED 0x1 /* EEH enabled */
37#define EEH_FORCE_DISABLED 0x2 /* EEH disabled */
38#define EEH_PROBE_MODE_DEV 0x4 /* From PCI device */
39#define EEH_PROBE_MODE_DEVTREE 0x8 /* From device tree */
40
Gavin Shanaa1e6372012-02-27 20:03:53 +000041/*
Gavin Shan968f9682012-09-07 22:44:05 +000042 * The struct is used to trace PE related EEH functionality.
43 * In theory, there will have one instance of the struct to
44 * be created against particular PE. In nature, PEs corelate
45 * to each other. the struct has to reflect that hierarchy in
46 * order to easily pick up those affected PEs when one particular
47 * PE has EEH errors.
48 *
49 * Also, one particular PE might be composed of PCI device, PCI
50 * bus and its subordinate components. The struct also need ship
51 * the information. Further more, one particular PE is only meaingful
52 * in the corresponding PHB. Therefore, the root PEs should be created
53 * against existing PHBs in on-to-one fashion.
54 */
Gavin Shan5efc3ad2012-09-11 19:16:16 +000055#define EEH_PE_INVALID (1 << 0) /* Invalid */
56#define EEH_PE_PHB (1 << 1) /* PHB PE */
57#define EEH_PE_DEVICE (1 << 2) /* Device PE */
58#define EEH_PE_BUS (1 << 3) /* Bus PE */
Gavin Shan968f9682012-09-07 22:44:05 +000059
60#define EEH_PE_ISOLATED (1 << 0) /* Isolated PE */
61#define EEH_PE_RECOVERING (1 << 1) /* Recovering PE */
Gavin Shand0914f52014-04-24 18:00:12 +100062#define EEH_PE_RESET (1 << 2) /* PE reset in progress */
Gavin Shan968f9682012-09-07 22:44:05 +000063
Gavin Shan807a8272013-07-24 10:24:55 +080064#define EEH_PE_KEEP (1 << 8) /* Keep PE on hotplug */
65
Gavin Shan968f9682012-09-07 22:44:05 +000066struct eeh_pe {
67 int type; /* PE type: PHB/Bus/Device */
68 int state; /* PE EEH dependent mode */
69 int config_addr; /* Traditional PCI address */
70 int addr; /* PE configuration address */
71 struct pci_controller *phb; /* Associated PHB */
Gavin Shan8cdb2832013-06-20 13:20:55 +080072 struct pci_bus *bus; /* Top PCI bus for bus PE */
Gavin Shan968f9682012-09-07 22:44:05 +000073 int check_count; /* Times of ignored error */
74 int freeze_count; /* Times of froze up */
Gavin Shan5a719782013-06-20 13:21:01 +080075 struct timeval tstamp; /* Time on first-time freeze */
Gavin Shan968f9682012-09-07 22:44:05 +000076 int false_positives; /* Times of reported #ff's */
77 struct eeh_pe *parent; /* Parent PE */
78 struct list_head child_list; /* Link PE to the child list */
79 struct list_head edevs; /* Link list of EEH devices */
80 struct list_head child; /* Child PEs */
81};
82
Gavin Shan9feed422013-07-24 10:24:56 +080083#define eeh_pe_for_each_dev(pe, edev, tmp) \
84 list_for_each_entry_safe(edev, tmp, &pe->edevs, list)
Gavin Shan5b663522012-09-07 22:44:12 +000085
Gavin Shan968f9682012-09-07 22:44:05 +000086/*
Gavin Shaneb740b52012-02-27 20:04:04 +000087 * The struct is used to trace EEH state for the associated
88 * PCI device node or PCI device. In future, it might
89 * represent PE as well so that the EEH device to form
90 * another tree except the currently existing tree of PCI
91 * buses and PCI devices
92 */
Gavin Shan4b83bd42013-07-24 10:24:59 +080093#define EEH_DEV_BRIDGE (1 << 0) /* PCI bridge */
94#define EEH_DEV_ROOT_PORT (1 << 1) /* PCIe root port */
95#define EEH_DEV_DS_PORT (1 << 2) /* Downstream port */
96#define EEH_DEV_IRQ_DISABLED (1 << 3) /* Interrupt disabled */
97#define EEH_DEV_DISCONNECTED (1 << 4) /* Removing from PE */
Gavin Shaneb740b52012-02-27 20:04:04 +000098
Gavin Shanf26c7a02014-01-12 14:13:45 +080099#define EEH_DEV_NO_HANDLER (1 << 8) /* No error handler */
100#define EEH_DEV_SYSFS (1 << 9) /* Sysfs created */
Gavin Shand2b0f6f2014-04-24 18:00:19 +1000101#define EEH_DEV_REMOVED (1 << 10) /* Removed permanently */
Gavin Shanab55d212013-07-24 10:25:01 +0800102
Gavin Shaneb740b52012-02-27 20:04:04 +0000103struct eeh_dev {
104 int mode; /* EEH mode */
105 int class_code; /* Class code of the device */
106 int config_addr; /* Config address */
107 int pe_config_addr; /* PE config address */
Gavin Shaneb740b52012-02-27 20:04:04 +0000108 u32 config_space[16]; /* Saved PCI config space */
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000109 int pcix_cap; /* Saved PCIx capability */
110 int pcie_cap; /* Saved PCIe capability */
111 int aer_cap; /* Saved AER capability */
Gavin Shan968f9682012-09-07 22:44:05 +0000112 struct eeh_pe *pe; /* Associated PE */
113 struct list_head list; /* Form link list in the PE */
Gavin Shaneb740b52012-02-27 20:04:04 +0000114 struct pci_controller *phb; /* Associated PHB */
115 struct device_node *dn; /* Associated device node */
116 struct pci_dev *pdev; /* Associated PCI device */
Gavin Shanf5c57712013-07-24 10:24:58 +0800117 struct pci_bus *bus; /* PCI bus for partial hotplug */
Gavin Shaneb740b52012-02-27 20:04:04 +0000118};
119
120static inline struct device_node *eeh_dev_to_of_node(struct eeh_dev *edev)
121{
Gavin Shan2d5c1212013-06-05 15:34:03 +0800122 return edev ? edev->dn : NULL;
Gavin Shaneb740b52012-02-27 20:04:04 +0000123}
124
125static inline struct pci_dev *eeh_dev_to_pci_dev(struct eeh_dev *edev)
126{
Gavin Shan2d5c1212013-06-05 15:34:03 +0800127 return edev ? edev->pdev : NULL;
Gavin Shaneb740b52012-02-27 20:04:04 +0000128}
129
Gavin Shan7e4e7862014-01-15 13:16:11 +0800130/* Return values from eeh_ops::next_error */
131enum {
132 EEH_NEXT_ERR_NONE = 0,
133 EEH_NEXT_ERR_INF,
134 EEH_NEXT_ERR_FROZEN_PE,
135 EEH_NEXT_ERR_FENCED_PHB,
136 EEH_NEXT_ERR_DEAD_PHB,
137 EEH_NEXT_ERR_DEAD_IOC
138};
139
Gavin Shaneb740b52012-02-27 20:04:04 +0000140/*
Gavin Shanaa1e6372012-02-27 20:03:53 +0000141 * The struct is used to trace the registered EEH operation
142 * callback functions. Actually, those operation callback
143 * functions are heavily platform dependent. That means the
144 * platform should register its own EEH operation callback
145 * functions before any EEH further operations.
146 */
Gavin Shan8fb8f702012-02-27 20:03:55 +0000147#define EEH_OPT_DISABLE 0 /* EEH disable */
148#define EEH_OPT_ENABLE 1 /* EEH enable */
149#define EEH_OPT_THAW_MMIO 2 /* MMIO enable */
150#define EEH_OPT_THAW_DMA 3 /* DMA enable */
Gavin Shaneb594a42012-02-27 20:03:57 +0000151#define EEH_STATE_UNAVAILABLE (1 << 0) /* State unavailable */
152#define EEH_STATE_NOT_SUPPORT (1 << 1) /* EEH not supported */
153#define EEH_STATE_RESET_ACTIVE (1 << 2) /* Active reset */
154#define EEH_STATE_MMIO_ACTIVE (1 << 3) /* Active MMIO */
155#define EEH_STATE_DMA_ACTIVE (1 << 4) /* Active DMA */
156#define EEH_STATE_MMIO_ENABLED (1 << 5) /* MMIO enabled */
157#define EEH_STATE_DMA_ENABLED (1 << 6) /* DMA enabled */
Gavin Shan26524812012-02-27 20:03:59 +0000158#define EEH_RESET_DEACTIVATE 0 /* Deactivate the PE reset */
159#define EEH_RESET_HOT 1 /* Hot reset */
160#define EEH_RESET_FUNDAMENTAL 3 /* Fundamental reset */
Gavin Shan8d633292012-02-27 20:04:00 +0000161#define EEH_LOG_TEMP 1 /* EEH temporary error log */
162#define EEH_LOG_PERM 2 /* EEH permanent error log */
Gavin Shaneb594a42012-02-27 20:03:57 +0000163
Gavin Shanaa1e6372012-02-27 20:03:53 +0000164struct eeh_ops {
165 char *name;
166 int (*init)(void);
Gavin Shan21fd21f2013-06-20 13:20:57 +0800167 int (*post_init)(void);
Gavin Shand7bb8862012-09-07 22:44:21 +0000168 void* (*of_probe)(struct device_node *dn, void *flag);
Gavin Shan51fb5f52013-06-20 13:20:56 +0800169 int (*dev_probe)(struct pci_dev *dev, void *flag);
Gavin Shan371a3952012-09-07 22:44:14 +0000170 int (*set_option)(struct eeh_pe *pe, int option);
171 int (*get_pe_addr)(struct eeh_pe *pe);
172 int (*get_state)(struct eeh_pe *pe, int *state);
173 int (*reset)(struct eeh_pe *pe, int option);
174 int (*wait_state)(struct eeh_pe *pe, int max_wait);
175 int (*get_log)(struct eeh_pe *pe, int severity, char *drv_log, unsigned long len);
176 int (*configure_bridge)(struct eeh_pe *pe);
Gavin Shan37804442012-02-27 20:04:11 +0000177 int (*read_config)(struct device_node *dn, int where, int size, u32 *val);
178 int (*write_config)(struct device_node *dn, int where, int size, u32 val);
Gavin Shan8a6b1bc2013-06-20 13:21:04 +0800179 int (*next_error)(struct eeh_pe **pe);
Gavin Shan1d350542014-01-03 17:47:12 +0800180 int (*restore_config)(struct device_node *dn);
Gavin Shanaa1e6372012-02-27 20:03:53 +0000181};
182
Gavin Shan8a5ad352014-04-24 18:00:17 +1000183extern int eeh_subsystem_flags;
Gavin Shanaa1e6372012-02-27 20:03:53 +0000184extern struct eeh_ops *eeh_ops;
Gavin Shan49075812013-06-20 13:21:03 +0800185extern raw_spinlock_t confirm_error_lock;
Gavin Shand7bb8862012-09-07 22:44:21 +0000186
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800187static inline bool eeh_enabled(void)
188{
Gavin Shan8a5ad352014-04-24 18:00:17 +1000189 if ((eeh_subsystem_flags & EEH_FORCE_DISABLED) ||
190 !(eeh_subsystem_flags & EEH_ENABLED))
191 return false;
192
193 return true;
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800194}
195
196static inline void eeh_set_enable(bool mode)
197{
Gavin Shan8a5ad352014-04-24 18:00:17 +1000198 if (mode)
199 eeh_subsystem_flags |= EEH_ENABLED;
200 else
201 eeh_subsystem_flags &= ~EEH_ENABLED;
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800202}
203
Gavin Shand7bb8862012-09-07 22:44:21 +0000204static inline void eeh_probe_mode_set(int flag)
205{
Gavin Shan8a5ad352014-04-24 18:00:17 +1000206 eeh_subsystem_flags |= flag;
Gavin Shand7bb8862012-09-07 22:44:21 +0000207}
208
209static inline int eeh_probe_mode_devtree(void)
210{
Gavin Shan8a5ad352014-04-24 18:00:17 +1000211 return (eeh_subsystem_flags & EEH_PROBE_MODE_DEVTREE);
Gavin Shand7bb8862012-09-07 22:44:21 +0000212}
213
214static inline int eeh_probe_mode_dev(void)
215{
Gavin Shan8a5ad352014-04-24 18:00:17 +1000216 return (eeh_subsystem_flags & EEH_PROBE_MODE_DEV);
Gavin Shand7bb8862012-09-07 22:44:21 +0000217}
Gavin Shan646a8492012-09-07 22:44:06 +0000218
Gavin Shan49075812013-06-20 13:21:03 +0800219static inline void eeh_serialize_lock(unsigned long *flags)
220{
221 raw_spin_lock_irqsave(&confirm_error_lock, *flags);
222}
223
224static inline void eeh_serialize_unlock(unsigned long flags)
225{
226 raw_spin_unlock_irqrestore(&confirm_error_lock, flags);
227}
228
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000229/*
230 * Max number of EEH freezes allowed before we consider the device
231 * to be permanently disabled.
232 */
Linas Vepstas172ca922005-11-03 18:50:04 -0600233#define EEH_MAX_ALLOWED_FREEZES 5
234
Gavin Shan22f4ab12012-09-07 22:44:08 +0000235typedef void *(*eeh_traverse_func)(void *data, void *flag);
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800236int eeh_phb_pe_create(struct pci_controller *phb);
Gavin Shan9ff67432013-06-20 13:20:53 +0800237struct eeh_pe *eeh_phb_pe_get(struct pci_controller *phb);
Gavin Shan01566802013-06-20 13:20:54 +0800238struct eeh_pe *eeh_pe_get(struct eeh_dev *edev);
Gavin Shan9b843482012-09-07 22:44:09 +0000239int eeh_add_to_parent_pe(struct eeh_dev *edev);
Gavin Shan807a8272013-07-24 10:24:55 +0800240int eeh_rmv_from_parent_pe(struct eeh_dev *edev);
Gavin Shan5a719782013-06-20 13:21:01 +0800241void eeh_pe_update_time_stamp(struct eeh_pe *pe);
Gavin Shanf5c57712013-07-24 10:24:58 +0800242void *eeh_pe_traverse(struct eeh_pe *root,
243 eeh_traverse_func fn, void *flag);
Gavin Shan9e6d2cf2012-09-07 22:44:15 +0000244void *eeh_pe_dev_traverse(struct eeh_pe *root,
245 eeh_traverse_func fn, void *flag);
246void eeh_pe_restore_bars(struct eeh_pe *pe);
Gavin Shan9b3c76f2012-09-07 22:44:19 +0000247struct pci_bus *eeh_pe_bus_get(struct eeh_pe *pe);
Gavin Shan55037d12012-09-07 22:44:07 +0000248
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800249void *eeh_dev_init(struct device_node *dn, void *data);
250void eeh_dev_phb_init_dynamic(struct pci_controller *phb);
Gavin Shaneeb63612013-06-27 13:46:47 +0800251int eeh_init(void);
Gavin Shanaa1e6372012-02-27 20:03:53 +0000252int __init eeh_ops_register(struct eeh_ops *ops);
253int __exit eeh_ops_unregister(const char *name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254unsigned long eeh_check_failure(const volatile void __iomem *token,
255 unsigned long val);
Gavin Shanf8f7d632012-09-07 22:44:22 +0000256int eeh_dev_check_failure(struct eeh_dev *edev);
Gavin Shaneeb63612013-06-27 13:46:47 +0800257void eeh_addr_cache_build(void);
Gavin Shanf2856492013-07-24 10:24:52 +0800258void eeh_add_device_early(struct device_node *);
Linas Vepstase2a296e2005-11-03 18:51:31 -0600259void eeh_add_device_tree_early(struct device_node *);
Gavin Shanf2856492013-07-24 10:24:52 +0800260void eeh_add_device_late(struct pci_dev *);
John Rose827c1a62006-02-24 11:34:23 -0600261void eeh_add_device_tree_late(struct pci_bus *);
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +0000262void eeh_add_sysfs_files(struct pci_bus *);
Gavin Shan807a8272013-07-24 10:24:55 +0800263void eeh_remove_device(struct pci_dev *);
Linas Vepstase2a296e2005-11-03 18:51:31 -0600264
265/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 * EEH_POSSIBLE_ERROR() -- test for possible MMIO failure.
267 *
268 * If this macro yields TRUE, the caller relays to eeh_check_failure()
269 * which does further tests out of line.
270 */
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800271#define EEH_POSSIBLE_ERROR(val, type) ((val) == (type)~0 && eeh_enabled())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
273/*
274 * Reads from a device which has been isolated by EEH will return
275 * all 1s. This macro gives an all-1s value of the given size (in
276 * bytes: 1, 2, or 4) for comparing with the result of a read.
277 */
278#define EEH_IO_ERROR_VALUE(size) (~0U >> ((4 - (size)) * 8))
279
280#else /* !CONFIG_EEH */
Gavin Shaneb740b52012-02-27 20:04:04 +0000281
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800282static inline bool eeh_enabled(void)
283{
284 return false;
285}
286
287static inline void eeh_set_enable(bool mode) { }
288
Gavin Shan51fb5f52013-06-20 13:20:56 +0800289static inline int eeh_init(void)
290{
291 return 0;
292}
293
Gavin Shaneb740b52012-02-27 20:04:04 +0000294static inline void *eeh_dev_init(struct device_node *dn, void *data)
295{
296 return NULL;
297}
298
299static inline void eeh_dev_phb_init_dynamic(struct pci_controller *phb) { }
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301static inline unsigned long eeh_check_failure(const volatile void __iomem *token, unsigned long val)
302{
303 return val;
304}
305
Gavin Shanf8f7d632012-09-07 22:44:22 +0000306#define eeh_dev_check_failure(x) (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Gavin Shan3ab96a02012-09-07 22:44:23 +0000308static inline void eeh_addr_cache_build(void) { }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Gavin Shanf2856492013-07-24 10:24:52 +0800310static inline void eeh_add_device_early(struct device_node *dn) { }
311
Haren Myneni022930e2005-12-27 18:58:29 -0800312static inline void eeh_add_device_tree_early(struct device_node *dn) { }
313
Gavin Shanf2856492013-07-24 10:24:52 +0800314static inline void eeh_add_device_late(struct pci_dev *dev) { }
315
John Rose827c1a62006-02-24 11:34:23 -0600316static inline void eeh_add_device_tree_late(struct pci_bus *bus) { }
317
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +0000318static inline void eeh_add_sysfs_files(struct pci_bus *bus) { }
319
Gavin Shan807a8272013-07-24 10:24:55 +0800320static inline void eeh_remove_device(struct pci_dev *dev) { }
Gavin Shan646a8492012-09-07 22:44:06 +0000321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322#define EEH_POSSIBLE_ERROR(val, type) (0)
323#define EEH_IO_ERROR_VALUE(size) (-1UL)
324#endif /* CONFIG_EEH */
325
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000326#ifdef CONFIG_PPC64
Linas Vepstas172ca922005-11-03 18:50:04 -0600327/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 * MMIO read/write operations with EEH support.
329 */
330static inline u8 eeh_readb(const volatile void __iomem *addr)
331{
332 u8 val = in_8(addr);
333 if (EEH_POSSIBLE_ERROR(val, u8))
334 return eeh_check_failure(addr, val);
335 return val;
336}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
338static inline u16 eeh_readw(const volatile void __iomem *addr)
339{
340 u16 val = in_le16(addr);
341 if (EEH_POSSIBLE_ERROR(val, u16))
342 return eeh_check_failure(addr, val);
343 return val;
344}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345
346static inline u32 eeh_readl(const volatile void __iomem *addr)
347{
348 u32 val = in_le32(addr);
349 if (EEH_POSSIBLE_ERROR(val, u32))
350 return eeh_check_failure(addr, val);
351 return val;
352}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354static inline u64 eeh_readq(const volatile void __iomem *addr)
355{
356 u64 val = in_le64(addr);
357 if (EEH_POSSIBLE_ERROR(val, u64))
358 return eeh_check_failure(addr, val);
359 return val;
360}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100361
362static inline u16 eeh_readw_be(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100364 u16 val = in_be16(addr);
365 if (EEH_POSSIBLE_ERROR(val, u16))
366 return eeh_check_failure(addr, val);
367 return val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100369
370static inline u32 eeh_readl_be(const volatile void __iomem *addr)
371{
372 u32 val = in_be32(addr);
373 if (EEH_POSSIBLE_ERROR(val, u32))
374 return eeh_check_failure(addr, val);
375 return val;
376}
377
378static inline u64 eeh_readq_be(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379{
380 u64 val = in_be64(addr);
381 if (EEH_POSSIBLE_ERROR(val, u64))
382 return eeh_check_failure(addr, val);
383 return val;
384}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100386static inline void eeh_memcpy_fromio(void *dest, const
387 volatile void __iomem *src,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 unsigned long n)
389{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100390 _memcpy_fromio(dest, src, n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392 /* Look for ffff's here at dest[n]. Assume that at least 4 bytes
393 * were copied. Check all four bytes.
394 */
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100395 if (n >= 4 && EEH_POSSIBLE_ERROR(*((u32 *)(dest + n - 4)), u32))
396 eeh_check_failure(src, *((u32 *)(dest + n - 4)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397}
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399/* in-string eeh macros */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100400static inline void eeh_readsb(const volatile void __iomem *addr, void * buf,
401 int ns)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100403 _insb(addr, buf, ns);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 if (EEH_POSSIBLE_ERROR((*(((u8*)buf)+ns-1)), u8))
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100405 eeh_check_failure(addr, *(u8*)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406}
407
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100408static inline void eeh_readsw(const volatile void __iomem *addr, void * buf,
409 int ns)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100411 _insw(addr, buf, ns);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 if (EEH_POSSIBLE_ERROR((*(((u16*)buf)+ns-1)), u16))
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100413 eeh_check_failure(addr, *(u16*)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414}
415
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100416static inline void eeh_readsl(const volatile void __iomem *addr, void * buf,
417 int nl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100419 _insl(addr, buf, nl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 if (EEH_POSSIBLE_ERROR((*(((u32*)buf)+nl-1)), u32))
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100421 eeh_check_failure(addr, *(u32*)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422}
423
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000424#endif /* CONFIG_PPC64 */
Arnd Bergmann88ced032005-12-16 22:43:46 +0100425#endif /* __KERNEL__ */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000426#endif /* _POWERPC_EEH_H */