blob: c4312177b0eede95d8f08e4ce91dce886adc99a9 [file] [log] [blame]
Jani Nikula7c10a2b2014-10-27 16:26:43 +02001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#include <linux/kernel.h>
Imre Deak58fddc22015-01-08 17:54:14 +020025#include <linux/component.h>
26#include <drm/i915_component.h>
27#include "intel_drv.h"
Jani Nikula7c10a2b2014-10-27 16:26:43 +020028
29#include <drm/drmP.h>
30#include <drm/drm_edid.h>
Jani Nikula7c10a2b2014-10-27 16:26:43 +020031#include "i915_drv.h"
32
Jani Nikula28855d22014-10-27 16:27:00 +020033/**
34 * DOC: High Definition Audio over HDMI and Display Port
35 *
36 * The graphics and audio drivers together support High Definition Audio over
37 * HDMI and Display Port. The audio programming sequences are divided into audio
38 * codec and controller enable and disable sequences. The graphics driver
39 * handles the audio codec sequences, while the audio driver handles the audio
40 * controller sequences.
41 *
42 * The disable sequences must be performed before disabling the transcoder or
43 * port. The enable sequences may only be performed after enabling the
44 * transcoder and port, and after completed link training.
45 *
46 * The codec and controller sequences could be done either parallel or serial,
47 * but generally the ELDV/PD change in the codec sequence indicates to the audio
48 * driver that the controller sequence should start. Indeed, most of the
49 * co-operation between the graphics and audio drivers is handled via audio
50 * related registers. (The notable exception is the power management, not
51 * covered here.)
52 */
53
Jani Nikula87fcb2a2014-10-27 16:26:44 +020054static const struct {
Jani Nikula7c10a2b2014-10-27 16:26:43 +020055 int clock;
56 u32 config;
57} hdmi_audio_clock[] = {
58 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
59 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
60 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
61 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
62 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
63 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
64 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
65 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
66 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
67 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
68};
69
70/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
71static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
72{
73 int i;
74
75 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
76 if (mode->clock == hdmi_audio_clock[i].clock)
77 break;
78 }
79
80 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
81 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
82 i = 1;
83 }
84
85 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
86 hdmi_audio_clock[i].clock,
87 hdmi_audio_clock[i].config);
88
89 return hdmi_audio_clock[i].config;
90}
91
92static bool intel_eld_uptodate(struct drm_connector *connector,
93 int reg_eldv, uint32_t bits_eldv,
94 int reg_elda, uint32_t bits_elda,
95 int reg_edid)
96{
97 struct drm_i915_private *dev_priv = connector->dev->dev_private;
98 uint8_t *eld = connector->eld;
Jani Nikulaf9f682a2014-10-27 16:26:45 +020099 uint32_t tmp;
100 int i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200101
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200102 tmp = I915_READ(reg_eldv);
103 tmp &= bits_eldv;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200104
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200105 if (!tmp)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200106 return false;
107
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200108 tmp = I915_READ(reg_elda);
109 tmp &= ~bits_elda;
110 I915_WRITE(reg_elda, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200111
Jani Nikula938fd8a2014-10-28 16:20:48 +0200112 for (i = 0; i < drm_eld_size(eld) / 4; i++)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200113 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
114 return false;
115
116 return true;
117}
118
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200119static void g4x_audio_codec_disable(struct intel_encoder *encoder)
120{
121 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
122 uint32_t eldv, tmp;
123
124 DRM_DEBUG_KMS("Disable audio codec\n");
125
126 tmp = I915_READ(G4X_AUD_VID_DID);
127 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
128 eldv = G4X_ELDV_DEVCL_DEVBLC;
129 else
130 eldv = G4X_ELDV_DEVCTG;
131
132 /* Invalidate ELD */
133 tmp = I915_READ(G4X_AUD_CNTL_ST);
134 tmp &= ~eldv;
135 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
136}
137
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200138static void g4x_audio_codec_enable(struct drm_connector *connector,
139 struct intel_encoder *encoder,
140 struct drm_display_mode *mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200141{
142 struct drm_i915_private *dev_priv = connector->dev->dev_private;
143 uint8_t *eld = connector->eld;
144 uint32_t eldv;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200145 uint32_t tmp;
146 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200147
Jani Nikulad5ee08d2014-10-27 16:26:58 +0200148 DRM_DEBUG_KMS("Enable audio codec, %u bytes ELD\n", eld[2]);
149
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200150 tmp = I915_READ(G4X_AUD_VID_DID);
151 if (tmp == INTEL_AUDIO_DEVBLC || tmp == INTEL_AUDIO_DEVCL)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200152 eldv = G4X_ELDV_DEVCL_DEVBLC;
153 else
154 eldv = G4X_ELDV_DEVCTG;
155
156 if (intel_eld_uptodate(connector,
157 G4X_AUD_CNTL_ST, eldv,
Jani Nikulac46f1112014-10-27 16:26:52 +0200158 G4X_AUD_CNTL_ST, G4X_ELD_ADDR_MASK,
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200159 G4X_HDMIW_HDMIEDID))
160 return;
161
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200162 tmp = I915_READ(G4X_AUD_CNTL_ST);
Jani Nikulac46f1112014-10-27 16:26:52 +0200163 tmp &= ~(eldv | G4X_ELD_ADDR_MASK);
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200164 len = (tmp >> 9) & 0x1f; /* ELD buffer size */
165 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200166
Jani Nikula938fd8a2014-10-28 16:20:48 +0200167 len = min(drm_eld_size(eld) / 4, len);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200168 DRM_DEBUG_DRIVER("ELD size %d\n", len);
169 for (i = 0; i < len; i++)
170 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
171
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200172 tmp = I915_READ(G4X_AUD_CNTL_ST);
173 tmp |= eldv;
174 I915_WRITE(G4X_AUD_CNTL_ST, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200175}
176
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200177static void hsw_audio_codec_disable(struct intel_encoder *encoder)
178{
Jani Nikula5fad84a2014-11-04 10:30:23 +0200179 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
180 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
181 enum pipe pipe = intel_crtc->pipe;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200182 uint32_t tmp;
183
Jani Nikula5fad84a2014-11-04 10:30:23 +0200184 DRM_DEBUG_KMS("Disable audio codec on pipe %c\n", pipe_name(pipe));
185
186 /* Disable timestamps */
187 tmp = I915_READ(HSW_AUD_CFG(pipe));
188 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
189 tmp |= AUD_CONFIG_N_PROG_ENABLE;
190 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
191 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
192 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
193 tmp |= AUD_CONFIG_N_VALUE_INDEX;
194 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
195
196 /* Invalidate ELD */
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200197 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200198 tmp &= ~AUDIO_ELD_VALID(pipe);
Jani Nikulaeb45fa02014-11-18 12:11:29 +0200199 tmp &= ~AUDIO_OUTPUT_ENABLE(pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200200 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
201}
202
203static void hsw_audio_codec_enable(struct drm_connector *connector,
204 struct intel_encoder *encoder,
205 struct drm_display_mode *mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200206{
207 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Jani Nikula820d2d72014-10-27 16:26:47 +0200208 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200209 enum pipe pipe = intel_crtc->pipe;
210 const uint8_t *eld = connector->eld;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200211 uint32_t tmp;
212 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200213
Jani Nikula5fad84a2014-11-04 10:30:23 +0200214 DRM_DEBUG_KMS("Enable audio codec on pipe %c, %u bytes ELD\n",
Jani Nikula938fd8a2014-10-28 16:20:48 +0200215 pipe_name(pipe), drm_eld_size(eld));
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200216
Jani Nikula5fad84a2014-11-04 10:30:23 +0200217 /* Enable audio presence detect, invalidate ELD */
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200218 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200219 tmp |= AUDIO_OUTPUT_ENABLE(pipe);
220 tmp &= ~AUDIO_ELD_VALID(pipe);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200221 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200222
223 /*
224 * FIXME: We're supposed to wait for vblank here, but we have vblanks
225 * disabled during the mode set. The proper fix would be to push the
226 * rest of the setup into a vblank work item, queued here, but the
227 * infrastructure is not there yet.
228 */
229
230 /* Reset ELD write address */
231 tmp = I915_READ(HSW_AUD_DIP_ELD_CTRL(pipe));
232 tmp &= ~IBX_ELD_ADDRESS_MASK;
233 I915_WRITE(HSW_AUD_DIP_ELD_CTRL(pipe), tmp);
234
235 /* Up to 84 bytes of hw ELD buffer */
Jani Nikula938fd8a2014-10-28 16:20:48 +0200236 len = min(drm_eld_size(eld), 84);
237 for (i = 0; i < len / 4; i++)
Jani Nikula5fad84a2014-11-04 10:30:23 +0200238 I915_WRITE(HSW_AUD_EDID_DATA(pipe), *((uint32_t *)eld + i));
239
240 /* ELD valid */
241 tmp = I915_READ(HSW_AUD_PIN_ELD_CP_VLD);
Jani Nikula82910ac2014-10-27 16:26:59 +0200242 tmp |= AUDIO_ELD_VALID(pipe);
Jani Nikula5fad84a2014-11-04 10:30:23 +0200243 I915_WRITE(HSW_AUD_PIN_ELD_CP_VLD, tmp);
244
245 /* Enable timestamps */
246 tmp = I915_READ(HSW_AUD_CFG(pipe));
247 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
248 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
249 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
250 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
251 tmp |= AUD_CONFIG_N_VALUE_INDEX;
252 else
253 tmp |= audio_config_hdmi_pixel_clock(mode);
254 I915_WRITE(HSW_AUD_CFG(pipe), tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200255}
256
Jani Nikula495a5bb2014-10-27 16:26:55 +0200257static void ilk_audio_codec_disable(struct intel_encoder *encoder)
258{
259 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
260 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
261 struct intel_digital_port *intel_dig_port =
262 enc_to_dig_port(&encoder->base);
263 enum port port = intel_dig_port->port;
264 enum pipe pipe = intel_crtc->pipe;
265 uint32_t tmp, eldv;
266 int aud_config;
267 int aud_cntrl_st2;
268
269 DRM_DEBUG_KMS("Disable audio codec on port %c, pipe %c\n",
270 port_name(port), pipe_name(pipe));
271
Jani Nikulad3902c32015-05-04 17:20:49 +0300272 if (WARN_ON(port == PORT_A))
273 return;
274
Jani Nikula495a5bb2014-10-27 16:26:55 +0200275 if (HAS_PCH_IBX(dev_priv->dev)) {
276 aud_config = IBX_AUD_CFG(pipe);
277 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
278 } else if (IS_VALLEYVIEW(dev_priv)) {
279 aud_config = VLV_AUD_CFG(pipe);
280 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
281 } else {
282 aud_config = CPT_AUD_CFG(pipe);
283 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
284 }
285
286 /* Disable timestamps */
287 tmp = I915_READ(aud_config);
288 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
289 tmp |= AUD_CONFIG_N_PROG_ENABLE;
290 tmp &= ~AUD_CONFIG_UPPER_N_MASK;
291 tmp &= ~AUD_CONFIG_LOWER_N_MASK;
292 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
293 tmp |= AUD_CONFIG_N_VALUE_INDEX;
294 I915_WRITE(aud_config, tmp);
295
Jani Nikulad3902c32015-05-04 17:20:49 +0300296 eldv = IBX_ELD_VALID(port);
Jani Nikula495a5bb2014-10-27 16:26:55 +0200297
298 /* Invalidate ELD */
299 tmp = I915_READ(aud_cntrl_st2);
300 tmp &= ~eldv;
301 I915_WRITE(aud_cntrl_st2, tmp);
302}
303
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200304static void ilk_audio_codec_enable(struct drm_connector *connector,
305 struct intel_encoder *encoder,
306 struct drm_display_mode *mode)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200307{
308 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Jani Nikula820d2d72014-10-27 16:26:47 +0200309 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Jani Nikulac6bde932014-11-04 10:31:28 +0200310 struct intel_digital_port *intel_dig_port =
311 enc_to_dig_port(&encoder->base);
312 enum port port = intel_dig_port->port;
313 enum pipe pipe = intel_crtc->pipe;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200314 uint8_t *eld = connector->eld;
315 uint32_t eldv;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200316 uint32_t tmp;
317 int len, i;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200318 int hdmiw_hdmiedid;
319 int aud_config;
320 int aud_cntl_st;
321 int aud_cntrl_st2;
Jani Nikulac6bde932014-11-04 10:31:28 +0200322
323 DRM_DEBUG_KMS("Enable audio codec on port %c, pipe %c, %u bytes ELD\n",
Jani Nikula938fd8a2014-10-28 16:20:48 +0200324 port_name(port), pipe_name(pipe), drm_eld_size(eld));
Jani Nikulac6bde932014-11-04 10:31:28 +0200325
Jani Nikulad3902c32015-05-04 17:20:49 +0300326 if (WARN_ON(port == PORT_A))
327 return;
328
Jani Nikulac6bde932014-11-04 10:31:28 +0200329 /*
330 * FIXME: We're supposed to wait for vblank here, but we have vblanks
331 * disabled during the mode set. The proper fix would be to push the
332 * rest of the setup into a vblank work item, queued here, but the
333 * infrastructure is not there yet.
334 */
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200335
336 if (HAS_PCH_IBX(connector->dev)) {
337 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
338 aud_config = IBX_AUD_CFG(pipe);
339 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
340 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
341 } else if (IS_VALLEYVIEW(connector->dev)) {
342 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
343 aud_config = VLV_AUD_CFG(pipe);
344 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
345 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
346 } else {
347 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
348 aud_config = CPT_AUD_CFG(pipe);
349 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
350 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
351 }
352
Jani Nikulad3902c32015-05-04 17:20:49 +0300353 eldv = IBX_ELD_VALID(port);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200354
Jani Nikulac6bde932014-11-04 10:31:28 +0200355 /* Invalidate ELD */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200356 tmp = I915_READ(aud_cntrl_st2);
357 tmp &= ~eldv;
358 I915_WRITE(aud_cntrl_st2, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200359
Jani Nikulac6bde932014-11-04 10:31:28 +0200360 /* Reset ELD write address */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200361 tmp = I915_READ(aud_cntl_st);
Jani Nikulac46f1112014-10-27 16:26:52 +0200362 tmp &= ~IBX_ELD_ADDRESS_MASK;
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200363 I915_WRITE(aud_cntl_st, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200364
Jani Nikulac6bde932014-11-04 10:31:28 +0200365 /* Up to 84 bytes of hw ELD buffer */
Jani Nikula938fd8a2014-10-28 16:20:48 +0200366 len = min(drm_eld_size(eld), 84);
367 for (i = 0; i < len / 4; i++)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200368 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
369
Jani Nikulac6bde932014-11-04 10:31:28 +0200370 /* ELD valid */
Jani Nikulaf9f682a2014-10-27 16:26:45 +0200371 tmp = I915_READ(aud_cntrl_st2);
372 tmp |= eldv;
373 I915_WRITE(aud_cntrl_st2, tmp);
Jani Nikulac6bde932014-11-04 10:31:28 +0200374
375 /* Enable timestamps */
376 tmp = I915_READ(aud_config);
377 tmp &= ~AUD_CONFIG_N_VALUE_INDEX;
378 tmp &= ~AUD_CONFIG_N_PROG_ENABLE;
379 tmp &= ~AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK;
380 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DISPLAYPORT))
381 tmp |= AUD_CONFIG_N_VALUE_INDEX;
382 else
383 tmp |= audio_config_hdmi_pixel_clock(mode);
384 I915_WRITE(aud_config, tmp);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200385}
386
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200387/**
388 * intel_audio_codec_enable - Enable the audio codec for HD audio
389 * @intel_encoder: encoder on which to enable audio
390 *
391 * The enable sequences may only be performed after enabling the transcoder and
392 * port, and after completed link training.
393 */
394void intel_audio_codec_enable(struct intel_encoder *intel_encoder)
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200395{
Jani Nikula33d1e7c62014-10-27 16:26:46 +0200396 struct drm_encoder *encoder = &intel_encoder->base;
397 struct intel_crtc *crtc = to_intel_crtc(encoder->crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200398 struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200399 struct drm_connector *connector;
400 struct drm_device *dev = encoder->dev;
401 struct drm_i915_private *dev_priv = dev->dev_private;
402
403 connector = drm_select_eld(encoder, mode);
404 if (!connector)
405 return;
406
407 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
408 connector->base.id,
409 connector->name,
410 connector->encoder->base.id,
411 connector->encoder->name);
412
Jani Nikula6189b032014-10-28 13:53:01 +0200413 /* ELD Conn_Type */
414 connector->eld[5] &= ~(3 << 2);
415 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
416 connector->eld[5] |= (1 << 2);
417
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200418 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
419
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200420 if (dev_priv->display.audio_codec_enable)
421 dev_priv->display.audio_codec_enable(connector, intel_encoder, mode);
422}
423
424/**
425 * intel_audio_codec_disable - Disable the audio codec for HD audio
426 * @encoder: encoder on which to disable audio
427 *
428 * The disable sequences must be performed before disabling the transcoder or
429 * port.
430 */
431void intel_audio_codec_disable(struct intel_encoder *encoder)
432{
433 struct drm_device *dev = encoder->base.dev;
434 struct drm_i915_private *dev_priv = dev->dev_private;
435
436 if (dev_priv->display.audio_codec_disable)
437 dev_priv->display.audio_codec_disable(encoder);
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200438}
439
440/**
441 * intel_init_audio - Set up chip specific audio functions
442 * @dev: drm device
443 */
444void intel_init_audio(struct drm_device *dev)
445{
446 struct drm_i915_private *dev_priv = dev->dev_private;
447
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200448 if (IS_G4X(dev)) {
449 dev_priv->display.audio_codec_enable = g4x_audio_codec_enable;
Jani Nikula76d8d3e2014-10-27 16:26:57 +0200450 dev_priv->display.audio_codec_disable = g4x_audio_codec_disable;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200451 } else if (IS_VALLEYVIEW(dev)) {
452 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200453 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200454 } else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) {
455 dev_priv->display.audio_codec_enable = hsw_audio_codec_enable;
456 dev_priv->display.audio_codec_disable = hsw_audio_codec_disable;
457 } else if (HAS_PCH_SPLIT(dev)) {
458 dev_priv->display.audio_codec_enable = ilk_audio_codec_enable;
Jani Nikula495a5bb2014-10-27 16:26:55 +0200459 dev_priv->display.audio_codec_disable = ilk_audio_codec_disable;
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200460 }
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200461}
Imre Deak58fddc22015-01-08 17:54:14 +0200462
463static void i915_audio_component_get_power(struct device *dev)
464{
465 intel_display_power_get(dev_to_i915(dev), POWER_DOMAIN_AUDIO);
466}
467
468static void i915_audio_component_put_power(struct device *dev)
469{
470 intel_display_power_put(dev_to_i915(dev), POWER_DOMAIN_AUDIO);
471}
472
473/* Get CDCLK in kHz */
474static int i915_audio_component_get_cdclk_freq(struct device *dev)
475{
476 struct drm_i915_private *dev_priv = dev_to_i915(dev);
477 int ret;
478
479 if (WARN_ON_ONCE(!HAS_DDI(dev_priv)))
480 return -ENODEV;
481
482 intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
Ville Syrjälä1652d192015-03-31 14:12:01 +0300483 ret = dev_priv->display.get_display_clock_speed(dev_priv->dev);
484
Imre Deak58fddc22015-01-08 17:54:14 +0200485 intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
486
487 return ret;
488}
489
490static const struct i915_audio_component_ops i915_audio_component_ops = {
491 .owner = THIS_MODULE,
492 .get_power = i915_audio_component_get_power,
493 .put_power = i915_audio_component_put_power,
494 .get_cdclk_freq = i915_audio_component_get_cdclk_freq,
495};
496
497static int i915_audio_component_bind(struct device *i915_dev,
498 struct device *hda_dev, void *data)
499{
500 struct i915_audio_component *acomp = data;
501
502 if (WARN_ON(acomp->ops || acomp->dev))
503 return -EEXIST;
504
505 acomp->ops = &i915_audio_component_ops;
506 acomp->dev = i915_dev;
507
508 return 0;
509}
510
511static void i915_audio_component_unbind(struct device *i915_dev,
512 struct device *hda_dev, void *data)
513{
514 struct i915_audio_component *acomp = data;
515
516 acomp->ops = NULL;
517 acomp->dev = NULL;
518}
519
520static const struct component_ops i915_audio_component_bind_ops = {
521 .bind = i915_audio_component_bind,
522 .unbind = i915_audio_component_unbind,
523};
524
525/**
526 * i915_audio_component_init - initialize and register the audio component
527 * @dev_priv: i915 device instance
528 *
529 * This will register with the component framework a child component which
530 * will bind dynamically to the snd_hda_intel driver's corresponding master
531 * component when the latter is registered. During binding the child
532 * initializes an instance of struct i915_audio_component which it receives
533 * from the master. The master can then start to use the interface defined by
534 * this struct. Each side can break the binding at any point by deregistering
535 * its own component after which each side's component unbind callback is
536 * called.
537 *
538 * We ignore any error during registration and continue with reduced
539 * functionality (i.e. without HDMI audio).
540 */
541void i915_audio_component_init(struct drm_i915_private *dev_priv)
542{
543 int ret;
544
545 ret = component_add(dev_priv->dev->dev, &i915_audio_component_bind_ops);
546 if (ret < 0) {
547 DRM_ERROR("failed to add audio component (%d)\n", ret);
548 /* continue with reduced functionality */
549 return;
550 }
551
552 dev_priv->audio_component_registered = true;
553}
554
555/**
556 * i915_audio_component_cleanup - deregister the audio component
557 * @dev_priv: i915 device instance
558 *
559 * Deregisters the audio component, breaking any existing binding to the
560 * corresponding snd_hda_intel driver's master component.
561 */
562void i915_audio_component_cleanup(struct drm_i915_private *dev_priv)
563{
564 if (!dev_priv->audio_component_registered)
565 return;
566
567 component_del(dev_priv->dev->dev, &i915_audio_component_bind_ops);
568 dev_priv->audio_component_registered = false;
569}