blob: 7debb1972eb2c82630f48d3f2347a6f8986d04ec [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033#include "i915_drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilson6f392d5482010-08-07 11:01:22 +010036static u32 i915_gem_get_seqno(struct drm_device *dev)
37{
38 drm_i915_private_t *dev_priv = dev->dev_private;
39 u32 seqno;
40
41 seqno = dev_priv->next_seqno;
42
43 /* reserve 0 for non-seqno */
44 if (++dev_priv->next_seqno == 0)
45 dev_priv->next_seqno = 1;
46
47 return seqno;
48}
49
Zou Nan hai8187a2b2010-05-21 09:08:55 +080050static void
51render_ring_flush(struct drm_device *dev,
52 struct intel_ring_buffer *ring,
53 u32 invalidate_domains,
54 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070055{
Chris Wilson6f392d5482010-08-07 11:01:22 +010056 drm_i915_private_t *dev_priv = dev->dev_private;
57 u32 cmd;
58
Eric Anholt62fdfea2010-05-21 13:26:39 -070059#if WATCH_EXEC
60 DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
61 invalidate_domains, flush_domains);
62#endif
Chris Wilson6f392d5482010-08-07 11:01:22 +010063
64 trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
Eric Anholt62fdfea2010-05-21 13:26:39 -070065 invalidate_domains, flush_domains);
66
Eric Anholt62fdfea2010-05-21 13:26:39 -070067 if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
68 /*
69 * read/write caches:
70 *
71 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
72 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
73 * also flushed at 2d versus 3d pipeline switches.
74 *
75 * read-only caches:
76 *
77 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
78 * MI_READ_FLUSH is set, and is always flushed on 965.
79 *
80 * I915_GEM_DOMAIN_COMMAND may not exist?
81 *
82 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
83 * invalidated when MI_EXE_FLUSH is set.
84 *
85 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
86 * invalidated with every MI_FLUSH.
87 *
88 * TLBs:
89 *
90 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
91 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
92 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
93 * are flushed at any MI_FLUSH.
94 */
95
96 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
97 if ((invalidate_domains|flush_domains) &
98 I915_GEM_DOMAIN_RENDER)
99 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100100 if (INTEL_INFO(dev)->gen < 4) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700101 /*
102 * On the 965, the sampler cache always gets flushed
103 * and this bit is reserved.
104 */
105 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
106 cmd |= MI_READ_FLUSH;
107 }
108 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
109 cmd |= MI_EXE_FLUSH;
110
111#if WATCH_EXEC
112 DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
113#endif
Zou Nan haibe26a102010-06-12 17:40:24 +0800114 intel_ring_begin(dev, ring, 2);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800115 intel_ring_emit(dev, ring, cmd);
116 intel_ring_emit(dev, ring, MI_NOOP);
117 intel_ring_advance(dev, ring);
118 }
119}
120
121static unsigned int render_ring_get_head(struct drm_device *dev,
122 struct intel_ring_buffer *ring)
123{
124 drm_i915_private_t *dev_priv = dev->dev_private;
125 return I915_READ(PRB0_HEAD) & HEAD_ADDR;
126}
127
128static unsigned int render_ring_get_tail(struct drm_device *dev,
129 struct intel_ring_buffer *ring)
130{
131 drm_i915_private_t *dev_priv = dev->dev_private;
132 return I915_READ(PRB0_TAIL) & TAIL_ADDR;
133}
134
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800135static inline void render_ring_set_tail(struct drm_device *dev, u32 value)
136{
137 drm_i915_private_t *dev_priv = dev->dev_private;
138 I915_WRITE(PRB0_TAIL, value);
139}
140
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800141static unsigned int render_ring_get_active_head(struct drm_device *dev,
142 struct intel_ring_buffer *ring)
143{
144 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100145 u32 acthd_reg = INTEL_INFO(dev)->gen ? ACTHD_I965 : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800146
147 return I915_READ(acthd_reg);
148}
149
150static void render_ring_advance_ring(struct drm_device *dev,
151 struct intel_ring_buffer *ring)
152{
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800153 render_ring_set_tail(dev, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800154}
155
156static int init_ring_common(struct drm_device *dev,
157 struct intel_ring_buffer *ring)
158{
159 u32 head;
160 drm_i915_private_t *dev_priv = dev->dev_private;
161 struct drm_i915_gem_object *obj_priv;
162 obj_priv = to_intel_bo(ring->gem_object);
163
164 /* Stop the ring if it's running. */
165 I915_WRITE(ring->regs.ctl, 0);
166 I915_WRITE(ring->regs.head, 0);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800167 ring->set_tail(dev, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800168
169 /* Initialize the ring. */
170 I915_WRITE(ring->regs.start, obj_priv->gtt_offset);
171 head = ring->get_head(dev, ring);
172
173 /* G45 ring initialization fails to reset head to zero */
174 if (head != 0) {
175 DRM_ERROR("%s head not reset to zero "
176 "ctl %08x head %08x tail %08x start %08x\n",
177 ring->name,
178 I915_READ(ring->regs.ctl),
179 I915_READ(ring->regs.head),
180 I915_READ(ring->regs.tail),
181 I915_READ(ring->regs.start));
182
183 I915_WRITE(ring->regs.head, 0);
184
185 DRM_ERROR("%s head forced to zero "
186 "ctl %08x head %08x tail %08x start %08x\n",
187 ring->name,
188 I915_READ(ring->regs.ctl),
189 I915_READ(ring->regs.head),
190 I915_READ(ring->regs.tail),
191 I915_READ(ring->regs.start));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700192 }
193
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800194 I915_WRITE(ring->regs.ctl,
195 ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
196 | RING_NO_REPORT | RING_VALID);
197
198 head = I915_READ(ring->regs.head) & HEAD_ADDR;
199 /* If the head is still not zero, the ring is dead */
200 if (head != 0) {
201 DRM_ERROR("%s initialization failed "
202 "ctl %08x head %08x tail %08x start %08x\n",
203 ring->name,
204 I915_READ(ring->regs.ctl),
205 I915_READ(ring->regs.head),
206 I915_READ(ring->regs.tail),
207 I915_READ(ring->regs.start));
208 return -EIO;
209 }
210
211 if (!drm_core_check_feature(dev, DRIVER_MODESET))
212 i915_kernel_lost_context(dev);
213 else {
214 ring->head = ring->get_head(dev, ring);
215 ring->tail = ring->get_tail(dev, ring);
216 ring->space = ring->head - (ring->tail + 8);
217 if (ring->space < 0)
218 ring->space += ring->size;
219 }
220 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700221}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800222
223static int init_render_ring(struct drm_device *dev,
224 struct intel_ring_buffer *ring)
225{
226 drm_i915_private_t *dev_priv = dev->dev_private;
227 int ret = init_ring_common(dev, ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800228 int mode;
229
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100230 if (INTEL_INFO(dev)->gen > 3) {
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800231 mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
232 if (IS_GEN6(dev))
233 mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
234 I915_WRITE(MI_MODE, mode);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800235 }
236 return ret;
237}
238
Eric Anholt62fdfea2010-05-21 13:26:39 -0700239#define PIPE_CONTROL_FLUSH(addr) \
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800240do { \
Eric Anholt62fdfea2010-05-21 13:26:39 -0700241 OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
Zhenyu Wangca764822010-05-27 10:26:42 +0800242 PIPE_CONTROL_DEPTH_STALL | 2); \
Eric Anholt62fdfea2010-05-21 13:26:39 -0700243 OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
244 OUT_RING(0); \
245 OUT_RING(0); \
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800246} while (0)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700247
248/**
249 * Creates a new sequence number, emitting a write of it to the status page
250 * plus an interrupt, which will trigger i915_user_interrupt_handler.
251 *
252 * Must be called with struct_lock held.
253 *
254 * Returned sequence numbers are nonzero on success.
255 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800256static u32
257render_ring_add_request(struct drm_device *dev,
258 struct intel_ring_buffer *ring,
259 struct drm_file *file_priv,
260 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700261{
262 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100263 u32 seqno;
264
265 seqno = i915_gem_get_seqno(dev);
Zhenyu Wangca764822010-05-27 10:26:42 +0800266
267 if (IS_GEN6(dev)) {
268 BEGIN_LP_RING(6);
269 OUT_RING(GFX_OP_PIPE_CONTROL | 3);
270 OUT_RING(PIPE_CONTROL_QW_WRITE |
271 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
272 PIPE_CONTROL_NOTIFY);
273 OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
274 OUT_RING(seqno);
275 OUT_RING(0);
276 OUT_RING(0);
277 ADVANCE_LP_RING();
278 } else if (HAS_PIPE_CONTROL(dev)) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700279 u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
280
281 /*
282 * Workaround qword write incoherence by flushing the
283 * PIPE_NOTIFY buffers out to memory before requesting
284 * an interrupt.
285 */
286 BEGIN_LP_RING(32);
287 OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
288 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
289 OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
290 OUT_RING(seqno);
291 OUT_RING(0);
292 PIPE_CONTROL_FLUSH(scratch_addr);
293 scratch_addr += 128; /* write to separate cachelines */
294 PIPE_CONTROL_FLUSH(scratch_addr);
295 scratch_addr += 128;
296 PIPE_CONTROL_FLUSH(scratch_addr);
297 scratch_addr += 128;
298 PIPE_CONTROL_FLUSH(scratch_addr);
299 scratch_addr += 128;
300 PIPE_CONTROL_FLUSH(scratch_addr);
301 scratch_addr += 128;
302 PIPE_CONTROL_FLUSH(scratch_addr);
303 OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
304 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
305 PIPE_CONTROL_NOTIFY);
306 OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
307 OUT_RING(seqno);
308 OUT_RING(0);
309 ADVANCE_LP_RING();
310 } else {
311 BEGIN_LP_RING(4);
312 OUT_RING(MI_STORE_DWORD_INDEX);
313 OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
314 OUT_RING(seqno);
315
316 OUT_RING(MI_USER_INTERRUPT);
317 ADVANCE_LP_RING();
318 }
319 return seqno;
320}
321
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800322static u32
323render_ring_get_gem_seqno(struct drm_device *dev,
324 struct intel_ring_buffer *ring)
325{
326 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
327 if (HAS_PIPE_CONTROL(dev))
328 return ((volatile u32 *)(dev_priv->seqno_page))[0];
329 else
330 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
331}
332
333static void
334render_ring_get_user_irq(struct drm_device *dev,
335 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700336{
337 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
338 unsigned long irqflags;
339
340 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800341 if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700342 if (HAS_PCH_SPLIT(dev))
343 ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
344 else
345 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
346 }
347 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
348}
349
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800350static void
351render_ring_put_user_irq(struct drm_device *dev,
352 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700353{
354 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
355 unsigned long irqflags;
356
357 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800358 BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
359 if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700360 if (HAS_PCH_SPLIT(dev))
361 ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
362 else
363 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
364 }
365 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
366}
367
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800368static void render_setup_status_page(struct drm_device *dev,
369 struct intel_ring_buffer *ring)
370{
371 drm_i915_private_t *dev_priv = dev->dev_private;
372 if (IS_GEN6(dev)) {
373 I915_WRITE(HWS_PGA_GEN6, ring->status_page.gfx_addr);
374 I915_READ(HWS_PGA_GEN6); /* posting read */
375 } else {
376 I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
377 I915_READ(HWS_PGA); /* posting read */
378 }
379
380}
381
Zou Nan haid1b851f2010-05-21 09:08:57 +0800382void
383bsd_ring_flush(struct drm_device *dev,
384 struct intel_ring_buffer *ring,
385 u32 invalidate_domains,
386 u32 flush_domains)
387{
Zou Nan haibe26a102010-06-12 17:40:24 +0800388 intel_ring_begin(dev, ring, 2);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800389 intel_ring_emit(dev, ring, MI_FLUSH);
390 intel_ring_emit(dev, ring, MI_NOOP);
391 intel_ring_advance(dev, ring);
392}
393
394static inline unsigned int bsd_ring_get_head(struct drm_device *dev,
395 struct intel_ring_buffer *ring)
396{
397 drm_i915_private_t *dev_priv = dev->dev_private;
398 return I915_READ(BSD_RING_HEAD) & HEAD_ADDR;
399}
400
401static inline unsigned int bsd_ring_get_tail(struct drm_device *dev,
402 struct intel_ring_buffer *ring)
403{
404 drm_i915_private_t *dev_priv = dev->dev_private;
405 return I915_READ(BSD_RING_TAIL) & TAIL_ADDR;
406}
407
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800408static inline void bsd_ring_set_tail(struct drm_device *dev, u32 value)
409{
410 drm_i915_private_t *dev_priv = dev->dev_private;
411 I915_WRITE(BSD_RING_TAIL, value);
412}
413
Zou Nan haid1b851f2010-05-21 09:08:57 +0800414static inline unsigned int bsd_ring_get_active_head(struct drm_device *dev,
415 struct intel_ring_buffer *ring)
416{
417 drm_i915_private_t *dev_priv = dev->dev_private;
418 return I915_READ(BSD_RING_ACTHD);
419}
420
421static inline void bsd_ring_advance_ring(struct drm_device *dev,
422 struct intel_ring_buffer *ring)
423{
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800424 bsd_ring_set_tail(dev, ring->tail);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800425}
426
427static int init_bsd_ring(struct drm_device *dev,
428 struct intel_ring_buffer *ring)
429{
430 return init_ring_common(dev, ring);
431}
432
433static u32
434bsd_ring_add_request(struct drm_device *dev,
435 struct intel_ring_buffer *ring,
436 struct drm_file *file_priv,
437 u32 flush_domains)
438{
439 u32 seqno;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100440
441 seqno = i915_gem_get_seqno(dev);
442
Zou Nan haid1b851f2010-05-21 09:08:57 +0800443 intel_ring_begin(dev, ring, 4);
444 intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
445 intel_ring_emit(dev, ring,
446 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
447 intel_ring_emit(dev, ring, seqno);
448 intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
449 intel_ring_advance(dev, ring);
450
451 DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
452
453 return seqno;
454}
455
456static void bsd_setup_status_page(struct drm_device *dev,
457 struct intel_ring_buffer *ring)
458{
459 drm_i915_private_t *dev_priv = dev->dev_private;
460 I915_WRITE(BSD_HWS_PGA, ring->status_page.gfx_addr);
461 I915_READ(BSD_HWS_PGA);
462}
463
464static void
465bsd_ring_get_user_irq(struct drm_device *dev,
466 struct intel_ring_buffer *ring)
467{
468 /* do nothing */
469}
470static void
471bsd_ring_put_user_irq(struct drm_device *dev,
472 struct intel_ring_buffer *ring)
473{
474 /* do nothing */
475}
476
477static u32
478bsd_ring_get_gem_seqno(struct drm_device *dev,
479 struct intel_ring_buffer *ring)
480{
481 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
482}
483
484static int
485bsd_ring_dispatch_gem_execbuffer(struct drm_device *dev,
486 struct intel_ring_buffer *ring,
487 struct drm_i915_gem_execbuffer2 *exec,
488 struct drm_clip_rect *cliprects,
489 uint64_t exec_offset)
490{
491 uint32_t exec_start;
492 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
493 intel_ring_begin(dev, ring, 2);
494 intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
495 (2 << 6) | MI_BATCH_NON_SECURE_I965);
496 intel_ring_emit(dev, ring, exec_start);
497 intel_ring_advance(dev, ring);
498 return 0;
499}
500
501
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800502static int
503render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
504 struct intel_ring_buffer *ring,
505 struct drm_i915_gem_execbuffer2 *exec,
506 struct drm_clip_rect *cliprects,
507 uint64_t exec_offset)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700508{
509 drm_i915_private_t *dev_priv = dev->dev_private;
510 int nbox = exec->num_cliprects;
511 int i = 0, count;
512 uint32_t exec_start, exec_len;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700513 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
514 exec_len = (uint32_t) exec->batch_len;
515
Chris Wilson6f392d5482010-08-07 11:01:22 +0100516 trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700517
518 count = nbox ? nbox : 1;
519
520 for (i = 0; i < count; i++) {
521 if (i < nbox) {
522 int ret = i915_emit_box(dev, cliprects, i,
523 exec->DR1, exec->DR4);
524 if (ret)
525 return ret;
526 }
527
528 if (IS_I830(dev) || IS_845G(dev)) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800529 intel_ring_begin(dev, ring, 4);
530 intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
531 intel_ring_emit(dev, ring,
532 exec_start | MI_BATCH_NON_SECURE);
533 intel_ring_emit(dev, ring, exec_start + exec_len - 4);
534 intel_ring_emit(dev, ring, 0);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700535 } else {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800536 intel_ring_begin(dev, ring, 4);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100537 if (INTEL_INFO(dev)->gen >= 4) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800538 intel_ring_emit(dev, ring,
539 MI_BATCH_BUFFER_START | (2 << 6)
540 | MI_BATCH_NON_SECURE_I965);
541 intel_ring_emit(dev, ring, exec_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700542 } else {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800543 intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
544 | (2 << 6));
545 intel_ring_emit(dev, ring, exec_start |
546 MI_BATCH_NON_SECURE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700547 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700548 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800549 intel_ring_advance(dev, ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700550 }
551
Zou Nan hai1cafd342010-06-25 13:40:24 +0800552 if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
553 intel_ring_begin(dev, ring, 2);
554 intel_ring_emit(dev, ring, MI_FLUSH |
555 MI_NO_WRITE_FLUSH |
556 MI_INVALIDATE_ISP );
557 intel_ring_emit(dev, ring, MI_NOOP);
558 intel_ring_advance(dev, ring);
559 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700560 /* XXX breadcrumb */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800561
Eric Anholt62fdfea2010-05-21 13:26:39 -0700562 return 0;
563}
564
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800565static void cleanup_status_page(struct drm_device *dev,
566 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700567{
568 drm_i915_private_t *dev_priv = dev->dev_private;
569 struct drm_gem_object *obj;
570 struct drm_i915_gem_object *obj_priv;
571
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800572 obj = ring->status_page.obj;
573 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700574 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700575 obj_priv = to_intel_bo(obj);
576
577 kunmap(obj_priv->pages[0]);
578 i915_gem_object_unpin(obj);
579 drm_gem_object_unreference(obj);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800580 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700581
582 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700583}
584
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800585static int init_status_page(struct drm_device *dev,
586 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700587{
588 drm_i915_private_t *dev_priv = dev->dev_private;
589 struct drm_gem_object *obj;
590 struct drm_i915_gem_object *obj_priv;
591 int ret;
592
Eric Anholt62fdfea2010-05-21 13:26:39 -0700593 obj = i915_gem_alloc_object(dev, 4096);
594 if (obj == NULL) {
595 DRM_ERROR("Failed to allocate status page\n");
596 ret = -ENOMEM;
597 goto err;
598 }
599 obj_priv = to_intel_bo(obj);
600 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
601
602 ret = i915_gem_object_pin(obj, 4096);
603 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700604 goto err_unref;
605 }
606
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800607 ring->status_page.gfx_addr = obj_priv->gtt_offset;
608 ring->status_page.page_addr = kmap(obj_priv->pages[0]);
609 if (ring->status_page.page_addr == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700610 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700611 goto err_unpin;
612 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800613 ring->status_page.obj = obj;
614 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700615
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800616 ring->setup_status_page(dev, ring);
617 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
618 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700619
620 return 0;
621
622err_unpin:
623 i915_gem_object_unpin(obj);
624err_unref:
625 drm_gem_object_unreference(obj);
626err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800627 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700628}
629
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800630
631int intel_init_ring_buffer(struct drm_device *dev,
632 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700633{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800634 struct drm_i915_gem_object *obj_priv;
635 struct drm_gem_object *obj;
Chris Wilsondd785e32010-08-07 11:01:34 +0100636 int ret;
637
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800638 ring->dev = dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700639
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800640 if (I915_NEED_GFX_HWS(dev)) {
641 ret = init_status_page(dev, ring);
642 if (ret)
643 return ret;
644 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700645
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800646 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700647 if (obj == NULL) {
648 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800649 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +0100650 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700651 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653 ring->gem_object = obj;
654
655 ret = i915_gem_object_pin(obj, ring->alignment);
Chris Wilsondd785e32010-08-07 11:01:34 +0100656 if (ret)
657 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700658
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800659 obj_priv = to_intel_bo(obj);
660 ring->map.size = ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700661 ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700662 ring->map.type = 0;
663 ring->map.flags = 0;
664 ring->map.mtrr = 0;
665
666 drm_core_ioremap_wc(&ring->map, dev);
667 if (ring->map.handle == NULL) {
668 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800669 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +0100670 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700671 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800672
Eric Anholt62fdfea2010-05-21 13:26:39 -0700673 ring->virtual_start = ring->map.handle;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800674 ret = ring->init(dev, ring);
Chris Wilsondd785e32010-08-07 11:01:34 +0100675 if (ret)
676 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700677
Eric Anholt62fdfea2010-05-21 13:26:39 -0700678 if (!drm_core_check_feature(dev, DRIVER_MODESET))
679 i915_kernel_lost_context(dev);
680 else {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800681 ring->head = ring->get_head(dev, ring);
682 ring->tail = ring->get_tail(dev, ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700683 ring->space = ring->head - (ring->tail + 8);
684 if (ring->space < 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800685 ring->space += ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700686 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800687 INIT_LIST_HEAD(&ring->active_list);
688 INIT_LIST_HEAD(&ring->request_list);
689 return ret;
Chris Wilsondd785e32010-08-07 11:01:34 +0100690
691err_unmap:
692 drm_core_ioremapfree(&ring->map, dev);
693err_unpin:
694 i915_gem_object_unpin(obj);
695err_unref:
696 drm_gem_object_unreference(obj);
697 ring->gem_object = NULL;
698err_hws:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800699 cleanup_status_page(dev, ring);
700 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700701}
702
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800703void intel_cleanup_ring_buffer(struct drm_device *dev,
704 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700705{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800706 if (ring->gem_object == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700707 return;
708
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800709 drm_core_ioremapfree(&ring->map, dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700710
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800711 i915_gem_object_unpin(ring->gem_object);
712 drm_gem_object_unreference(ring->gem_object);
713 ring->gem_object = NULL;
714 cleanup_status_page(dev, ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700715}
716
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800717int intel_wrap_ring_buffer(struct drm_device *dev,
718 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700719{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800720 unsigned int *virt;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700721 int rem;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800722 rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700723
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800724 if (ring->space < rem) {
725 int ret = intel_wait_ring_buffer(dev, ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700726 if (ret)
727 return ret;
728 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700729
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800730 virt = (unsigned int *)(ring->virtual_start + ring->tail);
Chris Wilson1741dd42010-08-04 15:18:12 +0100731 rem /= 8;
732 while (rem--) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700733 *virt++ = MI_NOOP;
Chris Wilson1741dd42010-08-04 15:18:12 +0100734 *virt++ = MI_NOOP;
735 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700736
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800737 ring->tail = 0;
Chris Wilson43ed3402010-07-01 17:53:00 +0100738 ring->space = ring->head - 8;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700739
740 return 0;
741}
742
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800743int intel_wait_ring_buffer(struct drm_device *dev,
744 struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700745{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800746 unsigned long end;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700747
748 trace_i915_ring_wait_begin (dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800749 end = jiffies + 3 * HZ;
750 do {
751 ring->head = ring->get_head(dev, ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700752 ring->space = ring->head - (ring->tail + 8);
753 if (ring->space < 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800754 ring->space += ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700755 if (ring->space >= n) {
756 trace_i915_ring_wait_end (dev);
757 return 0;
758 }
759
760 if (dev->primary->master) {
761 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
762 if (master_priv->sarea_priv)
763 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
764 }
Zou Nan haid1b851f2010-05-21 09:08:57 +0800765
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800766 yield();
767 } while (!time_after(jiffies, end));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700768 trace_i915_ring_wait_end (dev);
769 return -EBUSY;
770}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800771
772void intel_ring_begin(struct drm_device *dev,
Zou Nan haibe26a102010-06-12 17:40:24 +0800773 struct intel_ring_buffer *ring, int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800774{
Zou Nan haibe26a102010-06-12 17:40:24 +0800775 int n = 4*num_dwords;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800776 if (unlikely(ring->tail + n > ring->size))
777 intel_wrap_ring_buffer(dev, ring);
778 if (unlikely(ring->space < n))
779 intel_wait_ring_buffer(dev, ring, n);
Chris Wilsond97ed332010-08-04 15:18:13 +0100780
781 ring->space -= n;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800782}
783
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800784void intel_ring_advance(struct drm_device *dev,
785 struct intel_ring_buffer *ring)
786{
Chris Wilsond97ed332010-08-04 15:18:13 +0100787 ring->tail &= ring->size - 1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800788 ring->advance_ring(dev, ring);
789}
790
791void intel_fill_struct(struct drm_device *dev,
792 struct intel_ring_buffer *ring,
793 void *data,
794 unsigned int len)
795{
796 unsigned int *virt = ring->virtual_start + ring->tail;
797 BUG_ON((len&~(4-1)) != 0);
Zou Nan haibe26a102010-06-12 17:40:24 +0800798 intel_ring_begin(dev, ring, len/4);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800799 memcpy(virt, data, len);
800 ring->tail += len;
801 ring->tail &= ring->size - 1;
802 ring->space -= len;
803 intel_ring_advance(dev, ring);
804}
805
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800806static struct intel_ring_buffer render_ring = {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800807 .name = "render ring",
Chris Wilson92204342010-09-18 11:02:01 +0100808 .id = RING_RENDER,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800809 .regs = {
810 .ctl = PRB0_CTL,
811 .head = PRB0_HEAD,
812 .tail = PRB0_TAIL,
813 .start = PRB0_START
814 },
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800815 .size = 32 * PAGE_SIZE,
816 .alignment = PAGE_SIZE,
817 .virtual_start = NULL,
818 .dev = NULL,
819 .gem_object = NULL,
820 .head = 0,
821 .tail = 0,
822 .space = 0,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800823 .user_irq_refcount = 0,
824 .irq_gem_seqno = 0,
825 .waiting_gem_seqno = 0,
826 .setup_status_page = render_setup_status_page,
827 .init = init_render_ring,
828 .get_head = render_ring_get_head,
829 .get_tail = render_ring_get_tail,
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800830 .set_tail = render_ring_set_tail,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800831 .get_active_head = render_ring_get_active_head,
832 .advance_ring = render_ring_advance_ring,
833 .flush = render_ring_flush,
834 .add_request = render_ring_add_request,
835 .get_gem_seqno = render_ring_get_gem_seqno,
836 .user_irq_get = render_ring_get_user_irq,
837 .user_irq_put = render_ring_put_user_irq,
838 .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
839 .status_page = {NULL, 0, NULL},
840 .map = {0,}
841};
Zou Nan haid1b851f2010-05-21 09:08:57 +0800842
843/* ring buffer for bit-stream decoder */
844
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800845static struct intel_ring_buffer bsd_ring = {
Zou Nan haid1b851f2010-05-21 09:08:57 +0800846 .name = "bsd ring",
Chris Wilson92204342010-09-18 11:02:01 +0100847 .id = RING_BSD,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800848 .regs = {
849 .ctl = BSD_RING_CTL,
850 .head = BSD_RING_HEAD,
851 .tail = BSD_RING_TAIL,
852 .start = BSD_RING_START
853 },
Zou Nan haid1b851f2010-05-21 09:08:57 +0800854 .size = 32 * PAGE_SIZE,
855 .alignment = PAGE_SIZE,
856 .virtual_start = NULL,
857 .dev = NULL,
858 .gem_object = NULL,
859 .head = 0,
860 .tail = 0,
861 .space = 0,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800862 .user_irq_refcount = 0,
863 .irq_gem_seqno = 0,
864 .waiting_gem_seqno = 0,
865 .setup_status_page = bsd_setup_status_page,
866 .init = init_bsd_ring,
867 .get_head = bsd_ring_get_head,
868 .get_tail = bsd_ring_get_tail,
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800869 .set_tail = bsd_ring_set_tail,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800870 .get_active_head = bsd_ring_get_active_head,
871 .advance_ring = bsd_ring_advance_ring,
872 .flush = bsd_ring_flush,
873 .add_request = bsd_ring_add_request,
874 .get_gem_seqno = bsd_ring_get_gem_seqno,
875 .user_irq_get = bsd_ring_get_user_irq,
876 .user_irq_put = bsd_ring_put_user_irq,
877 .dispatch_gem_execbuffer = bsd_ring_dispatch_gem_execbuffer,
878 .status_page = {NULL, 0, NULL},
879 .map = {0,}
880};
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800881
882int intel_init_render_ring_buffer(struct drm_device *dev)
883{
884 drm_i915_private_t *dev_priv = dev->dev_private;
885
886 dev_priv->render_ring = render_ring;
887
888 if (!I915_NEED_GFX_HWS(dev)) {
889 dev_priv->render_ring.status_page.page_addr
890 = dev_priv->status_page_dmah->vaddr;
891 memset(dev_priv->render_ring.status_page.page_addr,
892 0, PAGE_SIZE);
893 }
894
895 return intel_init_ring_buffer(dev, &dev_priv->render_ring);
896}
897
898int intel_init_bsd_ring_buffer(struct drm_device *dev)
899{
900 drm_i915_private_t *dev_priv = dev->dev_private;
901
902 dev_priv->bsd_ring = bsd_ring;
903
904 return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
905}