blob: 301471a07a109256fecdb054ab18f297620bfe49 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa27x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Nov 05, 2002
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA27x aka Bulverde.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Russell King2f8163b2011-07-26 10:53:52 +010014#include <linux/gpio.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080015#include <linux/gpio-pxa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/kernel.h>
18#include <linux/init.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070019#include <linux/suspend.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010020#include <linux/platform_device.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020021#include <linux/syscore_ops.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010022#include <linux/io.h>
Lennert Buytenheka3f4c922010-11-29 11:18:26 +010023#include <linux/irq.h>
Sebastian Andrzej Siewiorb4593962011-02-23 12:38:16 +010024#include <linux/i2c/pxa-i2c.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Marek Vasut851982c2010-10-11 02:20:19 +020026#include <asm/mach/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/irq.h>
Russell King2c74a0c2011-06-22 17:41:48 +010029#include <asm/suspend.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010030#include <mach/irqs.h>
Eric Miao51c62982009-01-02 23:17:22 +080031#include <mach/pxa27x.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010032#include <mach/reset.h>
Arnd Bergmann293b2da2012-08-24 15:16:48 +020033#include <linux/platform_data/usb-ohci-pxa27x.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010034#include <mach/pm.h>
35#include <mach/dma.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010036#include <mach/smemc.h>
37
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010039#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010040#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Eric Miao0cb0b0d2008-10-04 12:45:39 +080042void pxa27x_clear_otgph(void)
43{
44 if (cpu_is_pxa27x() && (PSSR & PSSR_OTGPH))
45 PSSR |= PSSR_OTGPH;
46}
47EXPORT_SYMBOL(pxa27x_clear_otgph);
48
Eric Miaofb1bf8c2010-01-04 16:30:58 +080049static unsigned long ac97_reset_config[] = {
Mike Dunn3b4bc7b2013-01-07 13:55:13 -080050 GPIO113_AC97_nRESET_GPIO_HIGH,
Eric Miao5e16e3c2010-07-13 09:41:28 +080051 GPIO113_AC97_nRESET,
Mike Dunn3b4bc7b2013-01-07 13:55:13 -080052 GPIO95_AC97_nRESET_GPIO_HIGH,
Eric Miao5e16e3c2010-07-13 09:41:28 +080053 GPIO95_AC97_nRESET,
Eric Miaofb1bf8c2010-01-04 16:30:58 +080054};
55
Mike Dunn053fe0f2013-01-07 13:55:14 -080056void pxa27x_configure_ac97reset(int reset_gpio, bool to_gpio)
Eric Miaofb1bf8c2010-01-04 16:30:58 +080057{
Mike Dunn053fe0f2013-01-07 13:55:14 -080058 /*
59 * This helper function is used to work around a bug in the pxa27x's
60 * ac97 controller during a warm reset. The configuration of the
61 * reset_gpio is changed as follows:
62 * to_gpio == true: configured to generic output gpio and driven high
63 * to_gpio == false: configured to ac97 controller alt fn AC97_nRESET
64 */
65
Eric Miaofb1bf8c2010-01-04 16:30:58 +080066 if (reset_gpio == 113)
Mike Dunn053fe0f2013-01-07 13:55:14 -080067 pxa2xx_mfp_config(to_gpio ? &ac97_reset_config[0] :
68 &ac97_reset_config[1], 1);
Eric Miaofb1bf8c2010-01-04 16:30:58 +080069
70 if (reset_gpio == 95)
Mike Dunn053fe0f2013-01-07 13:55:14 -080071 pxa2xx_mfp_config(to_gpio ? &ac97_reset_config[2] :
72 &ac97_reset_config[3], 1);
Eric Miaofb1bf8c2010-01-04 16:30:58 +080073}
Mike Dunn053fe0f2013-01-07 13:55:14 -080074EXPORT_SYMBOL_GPL(pxa27x_configure_ac97reset);
Eric Miaofb1bf8c2010-01-04 16:30:58 +080075
Linus Torvalds1da177e2005-04-16 15:20:36 -070076/* Crystal clock: 13MHz */
77#define BASE_CLK 13000000
78
79/*
80 * Get the clock frequency as reflected by CCSR and the turbo flag.
81 * We assume these values have been applied via a fcs.
82 * If info is not 0 we also display the current settings.
83 */
Russell King15a40332007-08-20 10:07:44 +010084unsigned int pxa27x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085{
86 unsigned long ccsr, clkcfg;
87 unsigned int l, L, m, M, n2, N, S;
88 int cccr_a, t, ht, b;
89
90 ccsr = CCSR;
91 cccr_a = CCCR & (1 << 25);
92
93 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
94 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
Richard Purdieafe5df22006-02-01 19:25:59 +000095 t = clkcfg & (1 << 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 ht = clkcfg & (1 << 2);
97 b = clkcfg & (1 << 3);
98
99 l = ccsr & 0x1f;
100 n2 = (ccsr>>7) & 0xf;
101 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
102
103 L = l * BASE_CLK;
104 N = (L * n2) / 2;
105 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
106 S = (b) ? L : (L/2);
107
108 if (info) {
109 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
110 L / 1000000, (L % 1000000) / 10000, l );
111 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
112 N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
113 (t) ? "" : "in" );
114 printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
115 M / 1000000, (M % 1000000) / 10000, m );
116 printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
117 S / 1000000, (S % 1000000) / 10000 );
118 }
119
120 return (t) ? (N/1000) : (L/1000);
121}
122
123/*
Eric Miao2a125dd2010-11-22 22:48:49 +0800124 * Return the current mem clock frequency as reflected by CCCR[A], B, and L
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 */
Eric Miao2a125dd2010-11-22 22:48:49 +0800126static unsigned long clk_pxa27x_mem_getrate(struct clk *clk)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127{
128 unsigned long ccsr, clkcfg;
129 unsigned int l, L, m, M;
130 int cccr_a, b;
131
132 ccsr = CCSR;
133 cccr_a = CCCR & (1 << 25);
134
135 /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
136 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
137 b = clkcfg & (1 << 3);
138
139 l = ccsr & 0x1f;
140 m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
141
142 L = l * BASE_CLK;
143 M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
144
Eric Miao2a125dd2010-11-22 22:48:49 +0800145 return M;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146}
147
Eric Miao2a125dd2010-11-22 22:48:49 +0800148static const struct clkops clk_pxa27x_mem_ops = {
149 .enable = clk_dummy_enable,
150 .disable = clk_dummy_disable,
151 .getrate = clk_pxa27x_mem_getrate,
152};
153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154/*
155 * Return the current LCD clock frequency in units of 10kHz as
156 */
Russell Kinga88a4472007-08-20 10:34:37 +0100157static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158{
159 unsigned long ccsr;
160 unsigned int l, L, k, K;
161
162 ccsr = CCSR;
163
164 l = ccsr & 0x1f;
165 k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
166
167 L = l * BASE_CLK;
168 K = L / k;
169
170 return (K / 10000);
171}
172
Russell Kinga6dba202007-08-20 10:18:02 +0100173static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
174{
175 return pxa27x_get_lcdclk_frequency_10khz() * 10000;
176}
177
178static const struct clkops clk_pxa27x_lcd_ops = {
Eric Miao40298132010-11-22 10:49:55 +0800179 .enable = clk_pxa2xx_cken_enable,
180 .disable = clk_pxa2xx_cken_disable,
Russell Kinga6dba202007-08-20 10:18:02 +0100181 .getrate = clk_pxa27x_lcd_getrate,
182};
183
Eric Miao40298132010-11-22 10:49:55 +0800184static DEFINE_PXA2_CKEN(pxa27x_ffuart, FFUART, 14857000, 1);
185static DEFINE_PXA2_CKEN(pxa27x_btuart, BTUART, 14857000, 1);
186static DEFINE_PXA2_CKEN(pxa27x_stuart, STUART, 14857000, 1);
187static DEFINE_PXA2_CKEN(pxa27x_i2s, I2S, 14682000, 0);
188static DEFINE_PXA2_CKEN(pxa27x_i2c, I2C, 32842000, 0);
189static DEFINE_PXA2_CKEN(pxa27x_usb, USB, 48000000, 5);
190static DEFINE_PXA2_CKEN(pxa27x_mmc, MMC, 19500000, 0);
191static DEFINE_PXA2_CKEN(pxa27x_ficp, FICP, 48000000, 0);
192static DEFINE_PXA2_CKEN(pxa27x_usbhost, USBHOST, 48000000, 0);
193static DEFINE_PXA2_CKEN(pxa27x_pwri2c, PWRI2C, 13000000, 0);
194static DEFINE_PXA2_CKEN(pxa27x_keypad, KEYPAD, 32768, 0);
195static DEFINE_PXA2_CKEN(pxa27x_ssp1, SSP1, 13000000, 0);
196static DEFINE_PXA2_CKEN(pxa27x_ssp2, SSP2, 13000000, 0);
197static DEFINE_PXA2_CKEN(pxa27x_ssp3, SSP3, 13000000, 0);
198static DEFINE_PXA2_CKEN(pxa27x_pwm0, PWM0, 13000000, 0);
199static DEFINE_PXA2_CKEN(pxa27x_pwm1, PWM1, 13000000, 0);
200static DEFINE_PXA2_CKEN(pxa27x_ac97, AC97, 24576000, 0);
201static DEFINE_PXA2_CKEN(pxa27x_ac97conf, AC97CONF, 24576000, 0);
202static DEFINE_PXA2_CKEN(pxa27x_msl, MSL, 48000000, 0);
203static DEFINE_PXA2_CKEN(pxa27x_usim, USIM, 48000000, 0);
204static DEFINE_PXA2_CKEN(pxa27x_memstk, MEMSTK, 19500000, 0);
205static DEFINE_PXA2_CKEN(pxa27x_im, IM, 0, 0);
206static DEFINE_PXA2_CKEN(pxa27x_memc, MEMC, 0, 0);
207
Russell King8c3abc72008-11-08 20:25:21 +0000208static DEFINE_CK(pxa27x_lcd, LCD, &clk_pxa27x_lcd_ops);
209static DEFINE_CK(pxa27x_camera, CAMERA, &clk_pxa27x_lcd_ops);
Eric Miao2a125dd2010-11-22 22:48:49 +0800210static DEFINE_CLK(pxa27x_mem, &clk_pxa27x_mem_ops, 0, 0);
Russell Kinga6dba202007-08-20 10:18:02 +0100211
Russell King8c3abc72008-11-08 20:25:21 +0000212static struct clk_lookup pxa27x_clkregs[] = {
213 INIT_CLKREG(&clk_pxa27x_lcd, "pxa2xx-fb", NULL),
214 INIT_CLKREG(&clk_pxa27x_camera, "pxa27x-camera.0", NULL),
215 INIT_CLKREG(&clk_pxa27x_ffuart, "pxa2xx-uart.0", NULL),
216 INIT_CLKREG(&clk_pxa27x_btuart, "pxa2xx-uart.1", NULL),
217 INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-uart.2", NULL),
218 INIT_CLKREG(&clk_pxa27x_i2s, "pxa2xx-i2s", NULL),
219 INIT_CLKREG(&clk_pxa27x_i2c, "pxa2xx-i2c.0", NULL),
220 INIT_CLKREG(&clk_pxa27x_usb, "pxa27x-udc", NULL),
221 INIT_CLKREG(&clk_pxa27x_mmc, "pxa2xx-mci.0", NULL),
222 INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-ir", "UARTCLK"),
223 INIT_CLKREG(&clk_pxa27x_ficp, "pxa2xx-ir", "FICPCLK"),
224 INIT_CLKREG(&clk_pxa27x_usbhost, "pxa27x-ohci", NULL),
225 INIT_CLKREG(&clk_pxa27x_pwri2c, "pxa2xx-i2c.1", NULL),
226 INIT_CLKREG(&clk_pxa27x_keypad, "pxa27x-keypad", NULL),
227 INIT_CLKREG(&clk_pxa27x_ssp1, "pxa27x-ssp.0", NULL),
228 INIT_CLKREG(&clk_pxa27x_ssp2, "pxa27x-ssp.1", NULL),
229 INIT_CLKREG(&clk_pxa27x_ssp3, "pxa27x-ssp.2", NULL),
230 INIT_CLKREG(&clk_pxa27x_pwm0, "pxa27x-pwm.0", NULL),
231 INIT_CLKREG(&clk_pxa27x_pwm1, "pxa27x-pwm.1", NULL),
232 INIT_CLKREG(&clk_pxa27x_ac97, NULL, "AC97CLK"),
233 INIT_CLKREG(&clk_pxa27x_ac97conf, NULL, "AC97CONFCLK"),
234 INIT_CLKREG(&clk_pxa27x_msl, NULL, "MSLCLK"),
235 INIT_CLKREG(&clk_pxa27x_usim, NULL, "USIMCLK"),
236 INIT_CLKREG(&clk_pxa27x_memstk, NULL, "MSTKCLK"),
237 INIT_CLKREG(&clk_pxa27x_im, NULL, "IMCLK"),
238 INIT_CLKREG(&clk_pxa27x_memc, NULL, "MEMCLK"),
Eric Miao2a125dd2010-11-22 22:48:49 +0800239 INIT_CLKREG(&clk_pxa27x_mem, "pxa2xx-pcmcia", NULL),
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800240 INIT_CLKREG(&clk_dummy, "pxa27x-gpio", NULL),
Andrea Adami495b21d2012-11-24 00:12:08 +0100241 INIT_CLKREG(&clk_dummy, "sa1100-rtc", NULL),
Russell Kinga6dba202007-08-20 10:18:02 +0100242};
243
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100244#ifdef CONFIG_PM
245
Eric Miao711be5c2007-07-18 11:38:45 +0100246#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
247#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
248
Eric Miao711be5c2007-07-18 11:38:45 +0100249/*
Mike Rapoportd082d362009-05-26 09:10:18 +0300250 * allow platforms to override default PWRMODE setting used for PM_SUSPEND_MEM
251 */
252static unsigned int pwrmode = PWRMODE_SLEEP;
253
254int __init pxa27x_set_pwrmode(unsigned int mode)
255{
256 switch (mode) {
257 case PWRMODE_SLEEP:
258 case PWRMODE_DEEPSLEEP:
259 pwrmode = mode;
260 return 0;
261 }
262
263 return -EINVAL;
264}
265
266/*
Eric Miao711be5c2007-07-18 11:38:45 +0100267 * List of global PXA peripheral registers to preserve.
268 * More ones like CP and general purpose register values are preserved
269 * with the stack pointer in sleep.S.
270 */
Eric Miao5a3d9652008-09-03 18:06:34 +0800271enum {
Eric Miao711be5c2007-07-18 11:38:45 +0100272 SLEEP_SAVE_PSTR,
Eric Miao711be5c2007-07-18 11:38:45 +0100273 SLEEP_SAVE_MDREFR,
Eric Miao5a3d9652008-09-03 18:06:34 +0800274 SLEEP_SAVE_PCFR,
Robert Jarzmik649de512008-05-02 21:17:06 +0100275 SLEEP_SAVE_COUNT
Eric Miao711be5c2007-07-18 11:38:45 +0100276};
277
278void pxa27x_cpu_pm_save(unsigned long *sleep_save)
279{
Marek Vasutad68bb92010-11-03 16:29:35 +0100280 sleep_save[SLEEP_SAVE_MDREFR] = __raw_readl(MDREFR);
Eric Miao5a3d9652008-09-03 18:06:34 +0800281 SAVE(PCFR);
Eric Miao711be5c2007-07-18 11:38:45 +0100282
Eric Miao711be5c2007-07-18 11:38:45 +0100283 SAVE(PSTR);
Eric Miao711be5c2007-07-18 11:38:45 +0100284}
285
286void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
287{
Marek Vasutad68bb92010-11-03 16:29:35 +0100288 __raw_writel(sleep_save[SLEEP_SAVE_MDREFR], MDREFR);
Eric Miao5a3d9652008-09-03 18:06:34 +0800289 RESTORE(PCFR);
Eric Miao711be5c2007-07-18 11:38:45 +0100290
291 PSSR = PSSR_RDH | PSSR_PH;
292
Eric Miao711be5c2007-07-18 11:38:45 +0100293 RESTORE(PSTR);
294}
295
296void pxa27x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100297{
298 extern void pxa_cpu_standby(void);
Russell Kinga9503d22011-06-21 16:29:30 +0100299#ifndef CONFIG_IWMMXT
300 u64 acc0;
301
302 asm volatile("mra %Q0, %R0, acc0" : "=r" (acc0));
303#endif
Todd Poynor87754202005-06-03 20:52:27 +0100304
Todd Poynor87754202005-06-03 20:52:27 +0100305 /* ensure voltage-change sequencer not initiated, which hangs */
306 PCFR &= ~PCFR_FVC;
307
308 /* Clear edge-detect status register. */
309 PEDR = 0xDF12FE1B;
310
Russell Kingdc38e2a2008-05-08 16:50:39 +0100311 /* Clear reset status */
312 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
313
Todd Poynor87754202005-06-03 20:52:27 +0100314 switch (state) {
Todd Poynor26705ca2005-07-01 11:27:05 +0100315 case PM_SUSPEND_STANDBY:
316 pxa_cpu_standby();
317 break;
Todd Poynor87754202005-06-03 20:52:27 +0100318 case PM_SUSPEND_MEM:
Russell King2c74a0c2011-06-22 17:41:48 +0100319 cpu_suspend(pwrmode, pxa27x_finish_suspend);
Russell Kinga9503d22011-06-21 16:29:30 +0100320#ifndef CONFIG_IWMMXT
321 asm volatile("mar acc0, %Q0, %R0" : "=r" (acc0));
322#endif
Todd Poynor87754202005-06-03 20:52:27 +0100323 break;
324 }
325}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Eric Miao711be5c2007-07-18 11:38:45 +0100327static int pxa27x_cpu_pm_valid(suspend_state_t state)
Russell King88dfe982007-05-15 11:22:48 +0100328{
329 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
330}
331
Russell King41049802008-08-27 12:55:04 +0100332static int pxa27x_cpu_pm_prepare(void)
333{
334 /* set resume return address */
Russell King4f5ad992011-02-06 17:41:26 +0000335 PSPR = virt_to_phys(cpu_resume);
Russell King41049802008-08-27 12:55:04 +0100336 return 0;
337}
338
339static void pxa27x_cpu_pm_finish(void)
340{
341 /* ensure not to come back here if it wasn't intended */
342 PSPR = 0;
343}
344
Eric Miao711be5c2007-07-18 11:38:45 +0100345static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100346 .save_count = SLEEP_SAVE_COUNT,
Eric Miao711be5c2007-07-18 11:38:45 +0100347 .save = pxa27x_cpu_pm_save,
348 .restore = pxa27x_cpu_pm_restore,
349 .valid = pxa27x_cpu_pm_valid,
350 .enter = pxa27x_cpu_pm_enter,
Russell King41049802008-08-27 12:55:04 +0100351 .prepare = pxa27x_cpu_pm_prepare,
352 .finish = pxa27x_cpu_pm_finish,
Russell Kinge176bb02007-05-15 11:16:10 +0100353};
Eric Miao711be5c2007-07-18 11:38:45 +0100354
355static void __init pxa27x_init_pm(void)
356{
357 pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
358}
eric miaof79299c2008-01-02 08:24:49 +0800359#else
360static inline void pxa27x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100361#endif
362
eric miaoc95530c2007-08-29 10:22:17 +0100363/* PXA27x: Various gpios can issue wakeup events. This logic only
364 * handles the simple cases, not the WEMUX2 and WEMUX3 options
365 */
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100366static int pxa27x_set_wake(struct irq_data *d, unsigned int on)
eric miaoc95530c2007-08-29 10:22:17 +0100367{
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800368 int gpio = pxa_irq_to_gpio(d->irq);
eric miaoc95530c2007-08-29 10:22:17 +0100369 uint32_t mask;
370
eric miaoc0a596d2008-03-11 09:46:28 +0800371 if (gpio >= 0 && gpio < 128)
372 return gpio_set_wake(gpio, on);
eric miaoc95530c2007-08-29 10:22:17 +0100373
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100374 if (d->irq == IRQ_KEYPAD)
eric miaoc0a596d2008-03-11 09:46:28 +0800375 return keypad_set_wake(on);
eric miaoc95530c2007-08-29 10:22:17 +0100376
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100377 switch (d->irq) {
eric miaoc95530c2007-08-29 10:22:17 +0100378 case IRQ_RTCAlrm:
379 mask = PWER_RTC;
380 break;
381 case IRQ_USB:
382 mask = 1u << 26;
383 break;
384 default:
385 return -EINVAL;
386 }
387
eric miaoc95530c2007-08-29 10:22:17 +0100388 if (on)
389 PWER |= mask;
390 else
391 PWER &=~mask;
392
393 return 0;
394}
395
396void __init pxa27x_init_irq(void)
397{
eric miaob9e25ac2008-03-04 14:19:58 +0800398 pxa_init_irq(34, pxa27x_set_wake);
eric miaoc95530c2007-08-29 10:22:17 +0100399}
400
Marek Vasut851982c2010-10-11 02:20:19 +0200401static struct map_desc pxa27x_io_desc[] __initdata = {
402 { /* Mem Ctl */
Arnd Bergmann97b09da2011-10-01 22:03:45 +0200403 .virtual = (unsigned long)SMEMC_VIRT,
Marek Vasutad68bb92010-11-03 16:29:35 +0100404 .pfn = __phys_to_pfn(PXA2XX_SMEMC_BASE),
Marek Vasut851982c2010-10-11 02:20:19 +0200405 .length = 0x00200000,
406 .type = MT_DEVICE
407 }, { /* IMem ctl */
408 .virtual = 0xfe000000,
409 .pfn = __phys_to_pfn(0x58000000),
410 .length = 0x00100000,
411 .type = MT_DEVICE
412 },
413};
414
415void __init pxa27x_map_io(void)
416{
417 pxa_map_io();
418 iotable_init(ARRAY_AND_SIZE(pxa27x_io_desc));
419 pxa27x_get_clk_frequency_khz(1);
420}
421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422/*
423 * device registration specific to PXA27x.
424 */
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100425void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info)
Mike Rapoportb7a36702008-01-27 18:14:50 +0100426{
Philipp Zabelbc3a5952008-06-02 18:49:27 +0100427 local_irq_disable();
428 PCFR |= PCFR_PI2CEN;
429 local_irq_enable();
Eric Miao14758222008-11-28 15:24:12 +0800430 pxa_register_device(&pxa27x_device_i2c_power, info);
Mike Rapoportb7a36702008-01-27 18:14:50 +0100431}
432
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200433static struct pxa_gpio_platform_data pxa27x_gpio_info __initdata = {
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800434 .irq_base = PXA_GPIO_TO_IRQ(0),
435 .gpio_set_wake = gpio_set_wake,
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200436};
437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438static struct platform_device *devices[] __initdata = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100439 &pxa27x_device_udc,
Eric Miao09a53582010-06-14 00:43:00 +0800440 &pxa_device_pmu,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100441 &pxa_device_i2s,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000442 &pxa_device_asoc_ssp1,
443 &pxa_device_asoc_ssp2,
444 &pxa_device_asoc_ssp3,
445 &pxa_device_asoc_platform,
Robert Jarzmik72493142008-11-13 23:50:56 +0100446 &sa1100_device_rtc,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100447 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800448 &pxa27x_device_ssp1,
449 &pxa27x_device_ssp2,
450 &pxa27x_device_ssp3,
eric miao75540c12008-04-13 21:44:04 +0100451 &pxa27x_device_pwm0,
452 &pxa27x_device_pwm1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453};
454
455static int __init pxa27x_init(void)
456{
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200457 int ret = 0;
eric miaoc01655042008-01-28 23:00:02 +0000458
Russell Kinge176bb02007-05-15 11:16:10 +0100459 if (cpu_is_pxa27x()) {
Eric Miao04fef222008-07-29 14:26:00 +0800460
461 reset_status = RCSR;
462
Russell King0a0300d2010-01-12 12:28:00 +0000463 clkdev_add_table(pxa27x_clkregs, ARRAY_SIZE(pxa27x_clkregs));
Russell Kinga6dba202007-08-20 10:18:02 +0100464
Eric Miaofef1f992009-01-02 16:26:33 +0800465 if ((ret = pxa_init_dma(IRQ_DMA, 32)))
Eric Miaof53f0662007-06-22 05:40:17 +0100466 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800467
Eric Miao711be5c2007-07-18 11:38:45 +0100468 pxa27x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800469
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200470 register_syscore_ops(&pxa_irq_syscore_ops);
471 register_syscore_ops(&pxa2xx_mfp_syscore_ops);
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200472 register_syscore_ops(&pxa2xx_clock_syscore_ops);
eric miaoc01655042008-01-28 23:00:02 +0000473
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800474 pxa_register_device(&pxa27x_device_gpio, &pxa27x_gpio_info);
Russell Kinge176bb02007-05-15 11:16:10 +0100475 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
476 }
eric miaoc01655042008-01-28 23:00:02 +0000477
Russell Kinge176bb02007-05-15 11:16:10 +0100478 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479}
480
Russell King1c104e02008-04-19 10:59:24 +0100481postcore_initcall(pxa27x_init);