blob: a3cd2f7cab622ac6c9221ed7208f67ce7108556a [file] [log] [blame]
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001/*
2 * linux/arch/arm/mach-sa1100/pci-nanoengine.c
3 *
4 * PCI functions for BSE nanoEngine PCI
5 *
6 * Copyright (C) 2010 Marcelo Roberto Jimenez <mroberto@cpti.cetuc.puc-rio.br>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 */
22#include <linux/kernel.h>
23#include <linux/irq.h>
24#include <linux/pci.h>
25#include <linux/spinlock.h>
26
27#include <asm/mach/pci.h>
28#include <asm/mach-types.h>
29
30#include <mach/nanoengine.h>
31
32static DEFINE_SPINLOCK(nano_lock);
33
34static int nanoengine_get_pci_address(struct pci_bus *bus,
35 unsigned int devfn, int where, unsigned long *address)
36{
37 int ret = PCIBIOS_DEVICE_NOT_FOUND;
38 unsigned int busnr = bus->number;
39
40 *address = NANO_PCI_CONFIG_SPACE_VIRT +
41 ((bus->number << 16) | (devfn << 8) | (where & ~3));
42
43 ret = (busnr > 255 || devfn > 255 || where > 255) ?
44 PCIBIOS_DEVICE_NOT_FOUND : PCIBIOS_SUCCESSFUL;
45
46 return ret;
47}
48
49static int nanoengine_read_config(struct pci_bus *bus, unsigned int devfn, int where,
50 int size, u32 *val)
51{
52 int ret;
53 unsigned long address;
54 unsigned long flags;
55 u32 v;
56
57 /* nanoEngine PCI bridge does not return -1 for a non-existing
58 * device. We must fake the answer. We know that the only valid
59 * device is device zero at bus 0, which is the network chip. */
60 if (bus->number != 0 || (devfn >> 3) != 0) {
61 v = -1;
62 nanoengine_get_pci_address(bus, devfn, where, &address);
63 goto exit_function;
64 }
65
66 spin_lock_irqsave(&nano_lock, flags);
67
68 ret = nanoengine_get_pci_address(bus, devfn, where, &address);
69 if (ret != PCIBIOS_SUCCESSFUL)
70 return ret;
71 v = __raw_readl(address);
72
73 spin_unlock_irqrestore(&nano_lock, flags);
74
75 v >>= ((where & 3) * 8);
76 v &= (unsigned long)(-1) >> ((4 - size) * 8);
77
78exit_function:
79 *val = v;
80 return PCIBIOS_SUCCESSFUL;
81}
82
83static int nanoengine_write_config(struct pci_bus *bus, unsigned int devfn, int where,
84 int size, u32 val)
85{
86 int ret;
87 unsigned long address;
88 unsigned long flags;
89 unsigned shift;
90 u32 v;
91
92 shift = (where & 3) * 8;
93
94 spin_lock_irqsave(&nano_lock, flags);
95
96 ret = nanoengine_get_pci_address(bus, devfn, where, &address);
97 if (ret != PCIBIOS_SUCCESSFUL)
98 return ret;
99 v = __raw_readl(address);
100 switch (size) {
101 case 1:
102 v &= ~(0xFF << shift);
103 v |= val << shift;
104 break;
105 case 2:
106 v &= ~(0xFFFF << shift);
107 v |= val << shift;
108 break;
109 case 4:
110 v = val;
111 break;
112 }
113 __raw_writel(v, address);
114
115 spin_unlock_irqrestore(&nano_lock, flags);
116
117 return PCIBIOS_SUCCESSFUL;
118}
119
120static struct pci_ops pci_nano_ops = {
121 .read = nanoengine_read_config,
122 .write = nanoengine_write_config,
123};
124
Ralf Baechled5341942011-06-10 15:30:21 +0100125static int __init pci_nanoengine_map_irq(const struct pci_dev *dev, u8 slot,
126 u8 pin)
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +0100127{
128 return NANOENGINE_IRQ_GPIO_PCI;
129}
130
131struct pci_bus * __init pci_nanoengine_scan_bus(int nr, struct pci_sys_data *sys)
132{
133 return pci_scan_bus(sys->busnr, &pci_nano_ops, sys);
134}
135
136static struct resource pci_io_ports = {
137 .name = "PCI IO",
138 .start = 0x400,
139 .end = 0x7FF,
140 .flags = IORESOURCE_IO,
141};
142
143static struct resource pci_non_prefetchable_memory = {
144 .name = "PCI non-prefetchable",
145 .start = NANO_PCI_MEM_RW_PHYS,
146 /* nanoEngine documentation says there is a 1 Megabyte window here,
147 * but PCI reports just 128 + 8 kbytes. */
148 .end = NANO_PCI_MEM_RW_PHYS + NANO_PCI_MEM_RW_SIZE - 1,
149/* .end = NANO_PCI_MEM_RW_PHYS + SZ_128K + SZ_8K - 1,*/
150 .flags = IORESOURCE_MEM,
151};
152
153/*
154 * nanoEngine PCI reports 1 Megabyte of prefetchable memory, but it
155 * overlaps with previously defined memory.
156 *
157 * Here is what happens:
158 *
159# dmesg
160...
161pci 0000:00:00.0: [8086:1209] type 0 class 0x000200
162pci 0000:00:00.0: reg 10: [mem 0x00021000-0x00021fff]
163pci 0000:00:00.0: reg 14: [io 0x0000-0x003f]
164pci 0000:00:00.0: reg 18: [mem 0x00000000-0x0001ffff]
165pci 0000:00:00.0: reg 30: [mem 0x00000000-0x000fffff pref]
166pci 0000:00:00.0: supports D1 D2
167pci 0000:00:00.0: PME# supported from D0 D1 D2 D3hot
168pci 0000:00:00.0: PME# disabled
169PCI: bus0: Fast back to back transfers enabled
170pci 0000:00:00.0: BAR 6: can't assign mem pref (size 0x100000)
171pci 0000:00:00.0: BAR 2: assigned [mem 0x18600000-0x1861ffff]
172pci 0000:00:00.0: BAR 2: set to [mem 0x18600000-0x1861ffff] (PCI address [0x0-0x1ffff])
173pci 0000:00:00.0: BAR 0: assigned [mem 0x18620000-0x18620fff]
174pci 0000:00:00.0: BAR 0: set to [mem 0x18620000-0x18620fff] (PCI address [0x20000-0x20fff])
175pci 0000:00:00.0: BAR 1: assigned [io 0x0400-0x043f]
176pci 0000:00:00.0: BAR 1: set to [io 0x0400-0x043f] (PCI address [0x0-0x3f])
177 *
178 * On the other hand, if we do not request the prefetchable memory resource,
179 * linux will alloc it first and the two non-prefetchable memory areas that
180 * are our real interest will not be mapped. So we choose to map it to an
181 * unused area. It gets recognized as expansion ROM, but becomes disabled.
182 *
183 * Here is what happens then:
184 *
185# dmesg
186...
187pci 0000:00:00.0: [8086:1209] type 0 class 0x000200
188pci 0000:00:00.0: reg 10: [mem 0x00021000-0x00021fff]
189pci 0000:00:00.0: reg 14: [io 0x0000-0x003f]
190pci 0000:00:00.0: reg 18: [mem 0x00000000-0x0001ffff]
191pci 0000:00:00.0: reg 30: [mem 0x00000000-0x000fffff pref]
192pci 0000:00:00.0: supports D1 D2
193pci 0000:00:00.0: PME# supported from D0 D1 D2 D3hot
194pci 0000:00:00.0: PME# disabled
195PCI: bus0: Fast back to back transfers enabled
196pci 0000:00:00.0: BAR 6: assigned [mem 0x78000000-0x780fffff pref]
197pci 0000:00:00.0: BAR 2: assigned [mem 0x18600000-0x1861ffff]
198pci 0000:00:00.0: BAR 2: set to [mem 0x18600000-0x1861ffff] (PCI address [0x0-0x1ffff])
199pci 0000:00:00.0: BAR 0: assigned [mem 0x18620000-0x18620fff]
200pci 0000:00:00.0: BAR 0: set to [mem 0x18620000-0x18620fff] (PCI address [0x20000-0x20fff])
201pci 0000:00:00.0: BAR 1: assigned [io 0x0400-0x043f]
202pci 0000:00:00.0: BAR 1: set to [io 0x0400-0x043f] (PCI address [0x0-0x3f])
203
204# lspci -vv -s 0000:00:00.0
20500:00.0 Class 0200: Device 8086:1209 (rev 09)
206 Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr+ Stepping- SERR+ FastB2B- DisINTx-
207 Status: Cap+ 66MHz- UDF- FastB2B+ ParErr- DEVSEL=medium >TAbort- <TAbort- <MAbort- >SERR+ <PERR+ INTx-
208 Latency: 0 (2000ns min, 14000ns max), Cache Line Size: 32 bytes
209 Interrupt: pin A routed to IRQ 0
210 Region 0: Memory at 18620000 (32-bit, non-prefetchable) [size=4K]
211 Region 1: I/O ports at 0400 [size=64]
212 Region 2: [virtual] Memory at 18600000 (32-bit, non-prefetchable) [size=128K]
213 [virtual] Expansion ROM at 78000000 [disabled] [size=1M]
214 Capabilities: [dc] Power Management version 2
215 Flags: PMEClk- DSI+ D1+ D2+ AuxCurrent=0mA PME(D0+,D1+,D2+,D3hot+,D3cold-)
216 Status: D0 NoSoftRst- PME-Enable- DSel=0 DScale=2 PME-
217 Kernel driver in use: e100
218 Kernel modules: e100
219 *
220 */
221static struct resource pci_prefetchable_memory = {
222 .name = "PCI prefetchable",
223 .start = 0x78000000,
224 .end = 0x78000000 + NANO_PCI_MEM_RW_SIZE - 1,
225 .flags = IORESOURCE_MEM | IORESOURCE_PREFETCH,
226};
227
228static int __init pci_nanoengine_setup_resources(struct resource **resource)
229{
230 if (request_resource(&ioport_resource, &pci_io_ports)) {
231 printk(KERN_ERR "PCI: unable to allocate io port region\n");
232 return -EBUSY;
233 }
234 if (request_resource(&iomem_resource, &pci_non_prefetchable_memory)) {
235 release_resource(&pci_io_ports);
236 printk(KERN_ERR "PCI: unable to allocate non prefetchable\n");
237 return -EBUSY;
238 }
239 if (request_resource(&iomem_resource, &pci_prefetchable_memory)) {
240 release_resource(&pci_io_ports);
241 release_resource(&pci_non_prefetchable_memory);
242 printk(KERN_ERR "PCI: unable to allocate prefetchable\n");
243 return -EBUSY;
244 }
245 resource[0] = &pci_io_ports;
246 resource[1] = &pci_non_prefetchable_memory;
247 resource[2] = &pci_prefetchable_memory;
248
249 return 1;
250}
251
252int __init pci_nanoengine_setup(int nr, struct pci_sys_data *sys)
253{
254 int ret = 0;
255
256 if (nr == 0) {
257 sys->mem_offset = NANO_PCI_MEM_RW_PHYS;
258 sys->io_offset = 0x400;
259 ret = pci_nanoengine_setup_resources(sys->resource);
260 /* Enable alternate memory bus master mode, see
261 * "Intel StrongARM SA1110 Developer's Manual",
262 * section 10.8, "Alternate Memory Bus Master Mode". */
263 GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
264 GAFR |= GPIO_MBGNT | GPIO_MBREQ;
265 TUCR |= TUCR_MBGPIO;
266 }
267
268 return ret;
269}
270
271static struct hw_pci nanoengine_pci __initdata = {
272 .map_irq = pci_nanoengine_map_irq,
273 .nr_controllers = 1,
274 .scan = pci_nanoengine_scan_bus,
275 .setup = pci_nanoengine_setup,
276};
277
278static int __init nanoengine_pci_init(void)
279{
280 if (machine_is_nanoengine())
281 pci_common_init(&nanoengine_pci);
282 return 0;
283}
284
285subsys_initcall(nanoengine_pci_init);