blob: 53118c12bc0906b45ea155f91651cfc594b6c3bd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PCI Express PCI Hot Plug Driver
3 *
4 * Copyright (C) 1995,2001 Compaq Computer Corporation
5 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
6 * Copyright (C) 2001 IBM Corp.
7 * Copyright (C) 2003-2004 Intel Corporation
8 *
9 * All rights reserved.
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
19 * NON INFRINGEMENT. See the GNU General Public License for more
20 * details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Kristen Accardi8cf4c192005-08-16 15:16:10 -070026 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/types.h>
Tim Schmielaude259682006-01-08 01:02:05 -080033#include <linux/signal.h>
34#include <linux/jiffies.h>
35#include <linux/timer.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/pci.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080037#include <linux/interrupt.h>
Kristen Carlson Accardi34d03412007-01-09 13:02:36 -080038#include <linux/time.h>
Andrew Morton5d1b8c92005-11-13 16:06:39 -080039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include "../pci.h"
41#include "pciehp.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Kenji Kaneshige5d386e12007-03-06 15:02:26 -080043static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
44
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080045static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
46{
47 struct pci_dev *dev = ctrl->pci_dev;
48 return pci_read_config_word(dev, ctrl->cap_base + reg, value);
49}
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080051static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
52{
53 struct pci_dev *dev = ctrl->pci_dev;
54 return pci_read_config_dword(dev, ctrl->cap_base + reg, value);
55}
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080057static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
58{
59 struct pci_dev *dev = ctrl->pci_dev;
60 return pci_write_config_word(dev, ctrl->cap_base + reg, value);
61}
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -080063static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
64{
65 struct pci_dev *dev = ctrl->pci_dev;
66 return pci_write_config_dword(dev, ctrl->cap_base + reg, value);
67}
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Linus Torvalds1da177e2005-04-16 15:20:36 -070069/* Power Control Command */
70#define POWER_ON 0
Kenji Kaneshige322162a2008-12-19 15:19:02 +090071#define POWER_OFF PCI_EXP_SLTCTL_PCC
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080073static irqreturn_t pcie_isr(int irq, void *dev_id);
74static void start_int_poll_timer(struct controller *ctrl, int sec);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/* This is the interrupt polling timeout function. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080077static void int_poll_timeout(unsigned long data)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080079 struct controller *ctrl = (struct controller *)data;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 /* Poll for interrupt events. regs == NULL => polling */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080082 pcie_isr(0, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080084 init_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 if (!pciehp_poll_time)
Kenji Kaneshige40730d12007-08-09 16:09:38 -070086 pciehp_poll_time = 2; /* default polling interval is 2 sec */
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080088 start_int_poll_timer(ctrl, pciehp_poll_time);
Linus Torvalds1da177e2005-04-16 15:20:36 -070089}
90
91/* This function starts the interrupt polling timer. */
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080092static void start_int_poll_timer(struct controller *ctrl, int sec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080094 /* Clamp to sane value */
95 if ((sec <= 0) || (sec > 60))
96 sec = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Kenji Kaneshige48fe3912006-12-21 17:01:04 -080098 ctrl->poll_timer.function = &int_poll_timeout;
99 ctrl->poll_timer.data = (unsigned long)ctrl;
100 ctrl->poll_timer.expires = jiffies + sec * HZ;
101 add_timer(&ctrl->poll_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102}
103
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700104static inline int pciehp_request_irq(struct controller *ctrl)
105{
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900106 int retval, irq = ctrl->pcie->irq;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700107
108 /* Install interrupt polling timer. Start with 10 sec delay */
109 if (pciehp_poll_mode) {
110 init_timer(&ctrl->poll_timer);
111 start_int_poll_timer(ctrl, 10);
112 return 0;
113 }
114
115 /* Installs the interrupt handler */
116 retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
117 if (retval)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900118 ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
119 irq);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700120 return retval;
121}
122
123static inline void pciehp_free_irq(struct controller *ctrl)
124{
125 if (pciehp_poll_mode)
126 del_timer_sync(&ctrl->poll_timer);
127 else
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +0900128 free_irq(ctrl->pcie->irq, ctrl);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700129}
130
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900131static int pcie_poll_cmd(struct controller *ctrl)
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900132{
133 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900134 int err, timeout = 1000;
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900135
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900136 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
137 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
138 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
139 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900140 }
Adrian Bunka5827f42008-08-28 01:05:26 +0300141 while (timeout > 0) {
Kenji Kaneshige66618ba2008-06-20 12:05:12 +0900142 msleep(10);
143 timeout -= 10;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900144 err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
145 if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
146 pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
147 return 1;
Kenji Kaneshige820943b2008-06-20 12:04:33 +0900148 }
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900149 }
150 return 0; /* timeout */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900151}
152
Kenji Kaneshige563f1192008-06-20 12:05:52 +0900153static void pcie_wait_cmd(struct controller *ctrl, int poll)
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800154{
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800155 unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
156 unsigned long timeout = msecs_to_jiffies(msecs);
157 int rc;
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800158
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900159 if (poll)
160 rc = pcie_poll_cmd(ctrl);
161 else
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900162 rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800163 if (!rc)
Taku Izumi7f2feec2008-09-05 12:11:26 +0900164 ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800165}
166
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700167/**
168 * pcie_write_cmd - Issue controller command
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700169 * @ctrl: controller to which the command is issued
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700170 * @cmd: command value written to slot control register
171 * @mask: bitmask of slot control register to be modified
172 */
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700173static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 int retval = 0;
176 u16 slot_status;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700177 u16 slot_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800179 mutex_lock(&ctrl->ctrl_lock);
180
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900181 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900183 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
184 __func__);
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800185 goto out;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800186 }
187
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900188 if (slot_status & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige58086392008-05-27 19:04:30 +0900189 if (!ctrl->no_cmd_complete) {
190 /*
191 * After 1 sec and CMD_COMPLETED still not set, just
192 * proceed forward to issue the next command according
193 * to spec. Just print out the error message.
194 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900195 ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900196 } else if (!NO_CMD_CMPL(ctrl)) {
197 /*
198 * This controller semms to notify of command completed
199 * event even though it supports none of power
200 * controller, attention led, power led and EMI.
201 */
Taku Izumi18b341b2008-10-23 11:47:32 +0900202 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
203 "wait for command completed event.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900204 ctrl->no_cmd_complete = 0;
205 } else {
Taku Izumi18b341b2008-10-23 11:47:32 +0900206 ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
207 "the controller is broken.\n");
Kenji Kaneshige58086392008-05-27 19:04:30 +0900208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 }
210
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900211 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900213 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700214 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700217 slot_ctrl &= ~mask;
Kenji Kaneshigeb7aa1f12008-04-25 14:39:14 -0700218 slot_ctrl |= (cmd & mask);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700219 ctrl->cmd_busy = 1;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700220 smp_mb();
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900221 retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700222 if (retval)
Taku Izumi18b341b2008-10-23 11:47:32 +0900223 ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700224
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800225 /*
226 * Wait for command completion.
227 */
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900228 if (!retval && !ctrl->no_cmd_complete) {
229 int poll = 0;
230 /*
231 * if hotplug interrupt is not enabled or command
232 * completed interrupt is not enabled, we need to poll
233 * command completed event.
234 */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900235 if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
236 !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900237 poll = 1;
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900238 pcie_wait_cmd(ctrl, poll);
Kenji Kaneshige6592e022008-05-27 19:05:26 +0900239 }
Kenji Kaneshige44ef4ce2006-12-21 17:01:09 -0800240 out:
241 mutex_unlock(&ctrl->ctrl_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 return retval;
243}
244
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900245static inline int check_link_active(struct controller *ctrl)
246{
247 u16 link_status;
248
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900249 if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900250 return 0;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900251 return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900252}
253
254static void pcie_wait_link_active(struct controller *ctrl)
255{
256 int timeout = 1000;
257
258 if (check_link_active(ctrl))
259 return;
260 while (timeout > 0) {
261 msleep(10);
262 timeout -= 10;
263 if (check_link_active(ctrl))
264 return;
265 }
266 ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
267}
268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269static int hpc_check_lnk_status(struct controller *ctrl)
270{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 u16 lnk_status;
272 int retval = 0;
273
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900274 /*
275 * Data Link Layer Link Active Reporting must be capable for
276 * hot-plug capable downstream port. But old controller might
277 * not implement it. In this case, we wait for 1000 ms.
278 */
279 if (ctrl->link_active_reporting){
280 /* Wait for Data Link Layer Link Active bit to be set */
281 pcie_wait_link_active(ctrl);
282 /*
283 * We must wait for 100 ms after the Data Link Layer
284 * Link Active bit reads 1b before initiating a
285 * configuration access to the hot added device.
286 */
287 msleep(100);
288 } else
289 msleep(1000);
290
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900291 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900293 ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 return retval;
295 }
296
Taku Izumi7f2feec2008-09-05 12:11:26 +0900297 ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900298 if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
299 !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900300 ctrl_err(ctrl, "Link Training Error occurs \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 retval = -1;
302 return retval;
303 }
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 return retval;
306}
307
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308static int hpc_get_attention_status(struct slot *slot, u8 *status)
309{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800310 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 u16 slot_ctrl;
312 u8 atten_led_state;
313 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900315 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900317 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return retval;
319 }
320
Taku Izumi7f2feec2008-09-05 12:11:26 +0900321 ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900322 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900324 atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326 switch (atten_led_state) {
327 case 0:
328 *status = 0xFF; /* Reserved */
329 break;
330 case 1:
331 *status = 1; /* On */
332 break;
333 case 2:
334 *status = 2; /* Blink */
335 break;
336 case 3:
337 *status = 0; /* Off */
338 break;
339 default:
340 *status = 0xFF;
341 break;
342 }
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 return 0;
345}
346
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800347static int hpc_get_power_status(struct slot *slot, u8 *status)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800349 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 u16 slot_ctrl;
351 u8 pwr_state;
352 int retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900354 retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900356 ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 return retval;
358 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900359 ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900360 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900362 pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 switch (pwr_state) {
365 case 0:
366 *status = 1;
367 break;
368 case 1:
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700369 *status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 break;
371 default:
372 *status = 0xFF;
373 break;
374 }
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 return retval;
377}
378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379static int hpc_get_latch_status(struct slot *slot, u8 *status)
380{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800381 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900383 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900385 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900387 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
388 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 return retval;
390 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900391 *status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 return 0;
393}
394
395static int hpc_get_adapter_status(struct slot *slot, u8 *status)
396{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800397 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900399 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900401 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900403 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
404 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 return retval;
406 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900407 *status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 return 0;
409}
410
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800411static int hpc_query_power_fault(struct slot *slot)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800413 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 u16 slot_status;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900415 int retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900417 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900419 ctrl_err(ctrl, "Cannot check for power fault\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 return retval;
421 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900422 return !!(slot_status & PCI_EXP_SLTSTA_PFD);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423}
424
425static int hpc_set_attention_status(struct slot *slot, u8 value)
426{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800427 struct controller *ctrl = slot->ctrl;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700428 u16 slot_cmd;
429 u16 cmd_mask;
430 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900432 cmd_mask = PCI_EXP_SLTCTL_AIC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 switch (value) {
434 case 0 : /* turn off */
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700435 slot_cmd = 0x00C0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 break;
437 case 1: /* turn on */
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700438 slot_cmd = 0x0040;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 break;
440 case 2: /* turn blink */
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700441 slot_cmd = 0x0080;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 break;
443 default:
444 return -1;
445 }
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700446 rc = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900447 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900448 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700449
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 return rc;
451}
452
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453static void hpc_set_green_led_on(struct slot *slot)
454{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800455 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700457 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700458
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700459 slot_cmd = 0x0100;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900460 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700461 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900462 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900463 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464}
465
466static void hpc_set_green_led_off(struct slot *slot)
467{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800468 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700470 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700472 slot_cmd = 0x0300;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900473 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700474 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900475 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900476 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477}
478
479static void hpc_set_green_led_blink(struct slot *slot)
480{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800481 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700483 u16 cmd_mask;
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700484
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700485 slot_cmd = 0x0200;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900486 cmd_mask = PCI_EXP_SLTCTL_PIC;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700487 pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900488 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900489 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490}
491
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492static int hpc_power_on_slot(struct slot * slot)
493{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800494 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700496 u16 cmd_mask;
497 u16 slot_status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 int retval = 0;
499
Rajesh Shah5a49f202005-11-23 15:44:54 -0800500 /* Clear sticky power-fault bit from previous power failures */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900501 retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900503 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
504 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800505 return retval;
506 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900507 slot_status &= PCI_EXP_SLTSTA_PFD;
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800508 if (slot_status) {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900509 retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800510 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900511 ctrl_err(ctrl,
512 "%s: Cannot write to SLOTSTATUS register\n",
513 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800514 return retval;
515 }
516 }
517
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700518 slot_cmd = POWER_ON;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900519 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700520 if (!pciehp_poll_mode) {
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900521 /* Enable power fault detection turned off at power off time */
522 slot_cmd |= PCI_EXP_SLTCTL_PFDE;
523 cmd_mask |= PCI_EXP_SLTCTL_PFDE;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700524 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700526 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900528 ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900529 return retval;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900531 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900532 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900534 ctrl->power_fault_detected = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 return retval;
536}
537
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900538static inline int pcie_mask_bad_dllp(struct controller *ctrl)
539{
540 struct pci_dev *dev = ctrl->pci_dev;
541 int pos;
542 u32 reg;
543
544 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
545 if (!pos)
546 return 0;
547 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
548 if (reg & PCI_ERR_COR_BAD_DLLP)
549 return 0;
550 reg |= PCI_ERR_COR_BAD_DLLP;
551 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
552 return 1;
553}
554
555static inline void pcie_unmask_bad_dllp(struct controller *ctrl)
556{
557 struct pci_dev *dev = ctrl->pci_dev;
558 u32 reg;
559 int pos;
560
561 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
562 if (!pos)
563 return;
564 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
565 if (!(reg & PCI_ERR_COR_BAD_DLLP))
566 return;
567 reg &= ~PCI_ERR_COR_BAD_DLLP;
568 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
569}
570
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571static int hpc_power_off_slot(struct slot * slot)
572{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800573 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 u16 slot_cmd;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700575 u16 cmd_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 int retval = 0;
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900577 int changed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900579 /*
580 * Set Bad DLLP Mask bit in Correctable Error Mask
581 * Register. This is the workaround against Bad DLLP error
582 * that sometimes happens during turning power off the slot
583 * which conforms to PCI Express 1.0a spec.
584 */
585 changed = pcie_mask_bad_dllp(ctrl);
586
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700587 slot_cmd = POWER_OFF;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900588 cmd_mask = PCI_EXP_SLTCTL_PCC;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700589 if (!pciehp_poll_mode) {
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900590 /* Disable power fault detection */
591 slot_cmd &= ~PCI_EXP_SLTCTL_PFDE;
592 cmd_mask |= PCI_EXP_SLTCTL_PFDE;
Kenji Kaneshigef4778362007-05-31 09:43:34 -0700593 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700595 retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 if (retval) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900597 ctrl_err(ctrl, "Write command failed!\n");
Kenji Kaneshigec1ef5cb2008-03-04 13:01:14 -0800598 retval = -1;
599 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900601 ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n",
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900602 __func__, ctrl->cap_base + PCI_EXP_SLTCTL, slot_cmd);
Kenji Kaneshigec1ef5cb2008-03-04 13:01:14 -0800603 out:
Kenji Kaneshigef1050a32007-12-20 19:45:09 +0900604 if (changed)
605 pcie_unmask_bad_dllp(ctrl);
606
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 return retval;
608}
609
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800610static irqreturn_t pcie_isr(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800612 struct controller *ctrl = (struct controller *)dev_id;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900613 struct slot *slot = ctrl->slot;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700614 u16 detected, intr_loc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700616 /*
617 * In order to guarantee that all interrupt events are
618 * serviced, we need to re-inspect Slot Status register after
619 * clearing what is presumed to be the last pending interrupt.
620 */
621 intr_loc = 0;
622 do {
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900623 if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900624 ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
625 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 return IRQ_NONE;
627 }
628
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900629 detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
630 PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
631 PCI_EXP_SLTSTA_CC);
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900632 detected &= ~intr_loc;
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700633 intr_loc |= detected;
634 if (!intr_loc)
635 return IRQ_NONE;
Kenji Kaneshige81b840c2009-02-03 15:06:13 +0900636 if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900637 ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
638 __func__);
Kenji Kaneshigea0f018d2006-12-21 17:01:06 -0800639 return IRQ_NONE;
640 }
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700641 } while (detected);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Taku Izumi7f2feec2008-09-05 12:11:26 +0900643 ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700644
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700645 /* Check Command Complete Interrupt Pending */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900646 if (intr_loc & PCI_EXP_SLTSTA_CC) {
Kenji Kaneshige262303fe2006-12-21 17:01:10 -0800647 ctrl->cmd_busy = 0;
Kenji Kaneshige2d32a9a2008-04-25 14:39:02 -0700648 smp_mb();
Kenji Kaneshiged737bdc2008-05-28 14:59:44 +0900649 wake_up(&ctrl->queue);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 }
651
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900652 if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
Kenji Kaneshigedbd79ae2008-05-27 19:03:16 +0900653 return IRQ_HANDLED;
654
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700655 /* Check MRL Sensor Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900656 if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900657 pciehp_handle_switch_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800658
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700659 /* Check Attention Button Pressed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900660 if (intr_loc & PCI_EXP_SLTSTA_ABP)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900661 pciehp_handle_attention_button(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800662
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700663 /* Check Presence Detect Changed */
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900664 if (intr_loc & PCI_EXP_SLTSTA_PDC)
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900665 pciehp_handle_presence_change(slot);
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800666
Kenji Kaneshigec6b069e2008-04-25 14:38:57 -0700667 /* Check Power Fault Detected */
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900668 if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
669 ctrl->power_fault_detected = 1;
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900670 pciehp_handle_power_fault(slot);
Kenji Kaneshige99f01692009-02-03 15:06:16 +0900671 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 return IRQ_HANDLED;
673}
674
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700675static int hpc_get_max_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800677 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 enum pcie_link_speed lnk_speed;
679 u32 lnk_cap;
680 int retval = 0;
681
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900682 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900684 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 return retval;
686 }
687
688 switch (lnk_cap & 0x000F) {
689 case 1:
Kenji Kaneshige825c4232009-07-29 14:39:58 +0900690 lnk_speed = PCIE_2_5GB;
691 break;
692 case 2:
693 lnk_speed = PCIE_5_0GB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 break;
695 default:
696 lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
697 break;
698 }
699
700 *value = lnk_speed;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900701 ctrl_dbg(ctrl, "Max link speed = %d\n", lnk_speed);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700702
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 return retval;
704}
705
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700706static int hpc_get_max_lnk_width(struct slot *slot,
707 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800709 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 enum pcie_link_width lnk_wdth;
711 u32 lnk_cap;
712 int retval = 0;
713
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900714 retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900716 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 return retval;
718 }
719
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900720 switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 case 0:
722 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
723 break;
724 case 1:
725 lnk_wdth = PCIE_LNK_X1;
726 break;
727 case 2:
728 lnk_wdth = PCIE_LNK_X2;
729 break;
730 case 4:
731 lnk_wdth = PCIE_LNK_X4;
732 break;
733 case 8:
734 lnk_wdth = PCIE_LNK_X8;
735 break;
736 case 12:
737 lnk_wdth = PCIE_LNK_X12;
738 break;
739 case 16:
740 lnk_wdth = PCIE_LNK_X16;
741 break;
742 case 32:
743 lnk_wdth = PCIE_LNK_X32;
744 break;
745 default:
746 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
747 break;
748 }
749
750 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900751 ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 return retval;
754}
755
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700756static int hpc_get_cur_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800758 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
760 int retval = 0;
761 u16 lnk_status;
762
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900763 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900765 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
766 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 return retval;
768 }
769
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900770 switch (lnk_status & PCI_EXP_LNKSTA_CLS) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 case 1:
Kenji Kaneshige825c4232009-07-29 14:39:58 +0900772 lnk_speed = PCIE_2_5GB;
773 break;
774 case 2:
775 lnk_speed = PCIE_5_0GB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 break;
777 default:
778 lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
779 break;
780 }
781
782 *value = lnk_speed;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900783 ctrl_dbg(ctrl, "Current link speed = %d\n", lnk_speed);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700784
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 return retval;
786}
787
Kenji Kaneshige40730d12007-08-09 16:09:38 -0700788static int hpc_get_cur_lnk_width(struct slot *slot,
789 enum pcie_link_width *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790{
Kenji Kaneshige48fe3912006-12-21 17:01:04 -0800791 struct controller *ctrl = slot->ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
793 int retval = 0;
794 u16 lnk_status;
795
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900796 retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 if (retval) {
Taku Izumi7f2feec2008-09-05 12:11:26 +0900798 ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
799 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 return retval;
801 }
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700802
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900803 switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 case 0:
805 lnk_wdth = PCIE_LNK_WIDTH_RESRV;
806 break;
807 case 1:
808 lnk_wdth = PCIE_LNK_X1;
809 break;
810 case 2:
811 lnk_wdth = PCIE_LNK_X2;
812 break;
813 case 4:
814 lnk_wdth = PCIE_LNK_X4;
815 break;
816 case 8:
817 lnk_wdth = PCIE_LNK_X8;
818 break;
819 case 12:
820 lnk_wdth = PCIE_LNK_X12;
821 break;
822 case 16:
823 lnk_wdth = PCIE_LNK_X16;
824 break;
825 case 32:
826 lnk_wdth = PCIE_LNK_X32;
827 break;
828 default:
829 lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
830 break;
831 }
832
833 *value = lnk_wdth;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900834 ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
Kenji Kaneshigec8426482007-08-09 16:09:33 -0700835
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 return retval;
837}
838
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900839static void pcie_release_ctrl(struct controller *ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840static struct hpc_ops pciehp_hpc_ops = {
841 .power_on_slot = hpc_power_on_slot,
842 .power_off_slot = hpc_power_off_slot,
843 .set_attention_status = hpc_set_attention_status,
844 .get_power_status = hpc_get_power_status,
845 .get_attention_status = hpc_get_attention_status,
846 .get_latch_status = hpc_get_latch_status,
847 .get_adapter_status = hpc_get_adapter_status,
848
849 .get_max_bus_speed = hpc_get_max_lnk_speed,
850 .get_cur_bus_speed = hpc_get_cur_lnk_speed,
851 .get_max_lnk_width = hpc_get_max_lnk_width,
852 .get_cur_lnk_width = hpc_get_cur_lnk_width,
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700853
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 .query_power_fault = hpc_query_power_fault,
855 .green_led_on = hpc_set_green_led_on,
856 .green_led_off = hpc_set_green_led_off,
857 .green_led_blink = hpc_set_green_led_blink,
Kenji Kaneshige71ad5562007-08-09 16:09:34 -0700858
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900859 .release_ctlr = pcie_release_ctrl,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 .check_lnk_status = hpc_check_lnk_status,
861};
862
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900863int pcie_enable_notification(struct controller *ctrl)
Mark Lordecdde932007-11-21 15:07:55 -0800864{
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700865 u16 cmd, mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900867 cmd = PCI_EXP_SLTCTL_PDCE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700868 if (ATTN_BUTTN(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900869 cmd |= PCI_EXP_SLTCTL_ABPE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700870 if (POWER_CTRL(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900871 cmd |= PCI_EXP_SLTCTL_PFDE;
Kenji Kaneshigeae416e62008-04-25 14:39:06 -0700872 if (MRL_SENS(ctrl))
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900873 cmd |= PCI_EXP_SLTCTL_MRLSCE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700874 if (!pciehp_poll_mode)
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900875 cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700876
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900877 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
878 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
879 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec27fb8832008-04-25 14:39:05 -0700880
881 if (pcie_write_cmd(ctrl, cmd, mask)) {
Taku Izumi18b341b2008-10-23 11:47:32 +0900882 ctrl_err(ctrl, "Cannot enable software notification\n");
Kenji Kaneshige125c39f2008-05-28 14:57:30 +0900883 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886}
Mark Lord08e7a7d2007-11-28 15:11:46 -0800887
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900888static void pcie_disable_notification(struct controller *ctrl)
889{
890 u16 mask;
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900891 mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
892 PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
893 PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900894 if (pcie_write_cmd(ctrl, 0, mask))
Taku Izumi18b341b2008-10-23 11:47:32 +0900895 ctrl_warn(ctrl, "Cannot disable software notification\n");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900896}
897
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800898int pcie_init_notification(struct controller *ctrl)
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900899{
900 if (pciehp_request_irq(ctrl))
901 return -1;
902 if (pcie_enable_notification(ctrl)) {
903 pciehp_free_irq(ctrl);
904 return -1;
905 }
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800906 ctrl->notification_enabled = 1;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900907 return 0;
908}
909
910static void pcie_shutdown_notification(struct controller *ctrl)
911{
Eric W. Biedermandbc7e1e2009-01-28 19:31:18 -0800912 if (ctrl->notification_enabled) {
913 pcie_disable_notification(ctrl);
914 pciehp_free_irq(ctrl);
915 ctrl->notification_enabled = 0;
916 }
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900917}
918
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900919static int pcie_init_slot(struct controller *ctrl)
920{
921 struct slot *slot;
922
923 slot = kzalloc(sizeof(*slot), GFP_KERNEL);
924 if (!slot)
925 return -ENOMEM;
926
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900927 slot->ctrl = ctrl;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900928 slot->hpc_ops = ctrl->hpc_ops;
929 slot->number = ctrl->first_slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900930 mutex_init(&slot->lock);
931 INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900932 ctrl->slot = slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900933 return 0;
934}
935
936static void pcie_cleanup_slot(struct controller *ctrl)
937{
Kenji Kaneshige8720d272009-09-15 17:24:46 +0900938 struct slot *slot = ctrl->slot;
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900939 cancel_delayed_work(&slot->work);
940 flush_scheduled_work();
941 flush_workqueue(pciehp_wq);
942 kfree(slot);
943}
944
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700945static inline void dbg_ctrl(struct controller *ctrl)
946{
947 int i;
948 u16 reg16;
949 struct pci_dev *pdev = ctrl->pci_dev;
950
951 if (!pciehp_debug)
952 return;
953
Taku Izumi7f2feec2008-09-05 12:11:26 +0900954 ctrl_info(ctrl, "Hotplug Controller:\n");
955 ctrl_info(ctrl, " Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
956 pci_name(pdev), pdev->irq);
957 ctrl_info(ctrl, " Vendor ID : 0x%04x\n", pdev->vendor);
958 ctrl_info(ctrl, " Device ID : 0x%04x\n", pdev->device);
959 ctrl_info(ctrl, " Subsystem ID : 0x%04x\n",
960 pdev->subsystem_device);
961 ctrl_info(ctrl, " Subsystem Vendor ID : 0x%04x\n",
962 pdev->subsystem_vendor);
963 ctrl_info(ctrl, " PCIe Cap offset : 0x%02x\n", ctrl->cap_base);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700964 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
965 if (!pci_resource_len(pdev, i))
966 continue;
Taku Izumi7f2feec2008-09-05 12:11:26 +0900967 ctrl_info(ctrl, " PCI resource [%d] : 0x%llx@0x%llx\n",
968 i, (unsigned long long)pci_resource_len(pdev, i),
969 (unsigned long long)pci_resource_start(pdev, i));
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700970 }
Taku Izumi7f2feec2008-09-05 12:11:26 +0900971 ctrl_info(ctrl, "Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
972 ctrl_info(ctrl, " Physical Slot Number : %d\n", ctrl->first_slot);
973 ctrl_info(ctrl, " Attention Button : %3s\n",
974 ATTN_BUTTN(ctrl) ? "yes" : "no");
975 ctrl_info(ctrl, " Power Controller : %3s\n",
976 POWER_CTRL(ctrl) ? "yes" : "no");
977 ctrl_info(ctrl, " MRL Sensor : %3s\n",
978 MRL_SENS(ctrl) ? "yes" : "no");
979 ctrl_info(ctrl, " Attention Indicator : %3s\n",
980 ATTN_LED(ctrl) ? "yes" : "no");
981 ctrl_info(ctrl, " Power Indicator : %3s\n",
982 PWR_LED(ctrl) ? "yes" : "no");
983 ctrl_info(ctrl, " Hot-Plug Surprise : %3s\n",
984 HP_SUPR_RM(ctrl) ? "yes" : "no");
985 ctrl_info(ctrl, " EMI Present : %3s\n",
986 EMI(ctrl) ? "yes" : "no");
987 ctrl_info(ctrl, " Command Completed : %3s\n",
988 NO_CMD_CMPL(ctrl) ? "no" : "yes");
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900989 pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900990 ctrl_info(ctrl, "Slot Status : 0x%04x\n", reg16);
Kenji Kaneshige322162a2008-12-19 15:19:02 +0900991 pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
Taku Izumi7f2feec2008-09-05 12:11:26 +0900992 ctrl_info(ctrl, "Slot Control : 0x%04x\n", reg16);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700993}
994
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900995struct controller *pcie_init(struct pcie_device *dev)
Mark Lord08e7a7d2007-11-28 15:11:46 -0800996{
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +0900997 struct controller *ctrl;
Kenji Kaneshigef18e9622008-10-22 14:31:44 +0900998 u32 slot_cap, link_cap;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -0700999 struct pci_dev *pdev = dev->port;
Mark Lord08e7a7d2007-11-28 15:11:46 -08001000
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001001 ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
1002 if (!ctrl) {
Taku Izumi18b341b2008-10-23 11:47:32 +09001003 dev_err(&dev->device, "%s: Out of memory\n", __func__);
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001004 goto abort;
1005 }
Kenji Kaneshigef7a10e32008-08-22 17:16:48 +09001006 ctrl->pcie = dev;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001007 ctrl->pci_dev = pdev;
1008 ctrl->cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1009 if (!ctrl->cap_base) {
Taku Izumi18b341b2008-10-23 11:47:32 +09001010 ctrl_err(ctrl, "Cannot find PCI Express capability\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +09001011 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -08001012 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +09001013 if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
Taku Izumi18b341b2008-10-23 11:47:32 +09001014 ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
Kenji Kaneshigeb84346e2008-10-22 14:30:15 +09001015 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -08001016 }
Mark Lord08e7a7d2007-11-28 15:11:46 -08001017
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001018 ctrl->slot_cap = slot_cap;
1019 ctrl->first_slot = slot_cap >> 19;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001020 ctrl->hpc_ops = &pciehp_hpc_ops;
1021 mutex_init(&ctrl->crit_sect);
1022 mutex_init(&ctrl->ctrl_lock);
1023 init_waitqueue_head(&ctrl->queue);
1024 dbg_ctrl(ctrl);
Kenji Kaneshige58086392008-05-27 19:04:30 +09001025 /*
1026 * Controller doesn't notify of command completion if the "No
1027 * Command Completed Support" bit is set in Slot Capability
1028 * register or the controller supports none of power
1029 * controller, attention led, power led and EMI.
1030 */
1031 if (NO_CMD_CMPL(ctrl) ||
1032 !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
1033 ctrl->no_cmd_complete = 1;
Mark Lord08e7a7d2007-11-28 15:11:46 -08001034
Kenji Kaneshigef18e9622008-10-22 14:31:44 +09001035 /* Check if Data Link Layer Link Active Reporting is implemented */
Kenji Kaneshige322162a2008-12-19 15:19:02 +09001036 if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +09001037 ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
1038 goto abort_ctrl;
1039 }
Kenji Kaneshige322162a2008-12-19 15:19:02 +09001040 if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
Kenji Kaneshigef18e9622008-10-22 14:31:44 +09001041 ctrl_dbg(ctrl, "Link Active Reporting supported\n");
1042 ctrl->link_active_reporting = 1;
1043 }
1044
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001045 /* Clear all remaining event bits in Slot Status register */
Kenji Kaneshige322162a2008-12-19 15:19:02 +09001046 if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001047 goto abort_ctrl;
Mark Lord08e7a7d2007-11-28 15:11:46 -08001048
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001049 /* Disable sotfware notification */
1050 pcie_disable_notification(ctrl);
Mark Lordecdde932007-11-21 15:07:55 -08001051
1052 /*
1053 * If this is the first controller to be initialized,
1054 * initialize the pciehp work queue
1055 */
1056 if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
1057 pciehp_wq = create_singlethread_workqueue("pciehpd");
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001058 if (!pciehp_wq)
1059 goto abort_ctrl;
Mark Lordecdde932007-11-21 15:07:55 -08001060 }
1061
Taku Izumi7f2feec2008-09-05 12:11:26 +09001062 ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
1063 pdev->vendor, pdev->device, pdev->subsystem_vendor,
1064 pdev->subsystem_device);
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001065
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001066 if (pcie_init_slot(ctrl))
1067 goto abort_ctrl;
Kenji Kaneshige2aeeef12008-04-25 14:39:08 -07001068
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001069 return ctrl;
1070
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001071abort_ctrl:
1072 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -08001073abort:
Kenji Kaneshigec4635eb2008-06-20 12:07:08 +09001074 return NULL;
1075}
1076
1077void pcie_release_ctrl(struct controller *ctrl)
1078{
1079 pcie_shutdown_notification(ctrl);
1080 pcie_cleanup_slot(ctrl);
1081 /*
1082 * If this is the last controller to be released, destroy the
1083 * pciehp work queue
1084 */
1085 if (atomic_dec_and_test(&pciehp_num_controllers))
1086 destroy_workqueue(pciehp_wq);
1087 kfree(ctrl);
Mark Lord08e7a7d2007-11-28 15:11:46 -08001088}