blob: 3d9422f16a20b66f2eb54aaffacebaf209b76868 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
70
Andiry Xube88fe42010-10-14 07:22:57 -070071static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070079dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080 union xhci_trb *trb)
81{
Sarah Sharp6071d832009-05-14 11:44:14 -070082 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070083
Sarah Sharp6071d832009-05-14 11:44:14 -070084 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070085 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070086 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070089 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070090 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070091}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070096static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070097 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
Matt Evans28ccd292011-03-29 13:40:46 +1100103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
Matt Evansf5960b62011-06-01 10:22:55 +1000116 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700117}
118
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700119static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000122 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700123}
124
Sarah Sharpae636742009-04-29 19:02:31 -0700125/* Updates trb to point to the next TRB in the ring, and updates seg if the next
126 * TRB is in a new segment. This does not skip over link TRBs, and it does not
127 * effect the ring dequeue or enqueue pointers.
128 */
129static void next_trb(struct xhci_hcd *xhci,
130 struct xhci_ring *ring,
131 struct xhci_segment **seg,
132 union xhci_trb **trb)
133{
134 if (last_trb(xhci, ring, *seg, *trb)) {
135 *seg = (*seg)->next;
136 *trb = ((*seg)->trbs);
137 } else {
John Youna1669b22010-08-09 13:56:11 -0700138 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700139 }
140}
141
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700142/*
143 * See Cycle bit rules. SW is the consumer for the event ring only.
144 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
145 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800146static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700147{
Andiry Xub008df62012-03-05 17:49:34 +0800148 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700149 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700150
151 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800152
153 /* If this is not event ring, there is one more usable TRB */
154 if (ring->type != TYPE_EVENT &&
155 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
156 ring->num_trbs_free++;
157 next = ++(ring->dequeue);
158
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700159 /* Update the dequeue pointer further if that was a link TRB or we're at
160 * the end of an event ring segment (which doesn't have link TRBS)
161 */
162 while (last_trb(xhci, ring, ring->deq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800163 if (ring->type == TYPE_EVENT && last_trb_on_last_seg(xhci,
164 ring, ring->deq_seg, next)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700165 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700166 }
167 ring->deq_seg = ring->deq_seg->next;
168 ring->dequeue = ring->deq_seg->trbs;
169 next = ring->dequeue;
170 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700171 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700172}
173
174/*
175 * See Cycle bit rules. SW is the consumer for the event ring only.
176 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
177 *
178 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
179 * chain bit is set), then set the chain bit in all the following link TRBs.
180 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
181 * have their chain bit cleared (so that each Link TRB is a separate TD).
182 *
183 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700184 * set, but other sections talk about dealing with the chain bit set. This was
185 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
186 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700187 *
188 * @more_trbs_coming: Will you enqueue more TRBs before calling
189 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700190 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700191static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800192 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700193{
194 u32 chain;
195 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700196 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700197
Matt Evans28ccd292011-03-29 13:40:46 +1100198 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800199 /* If this is not event ring, there is one less usable TRB */
200 if (ring->type != TYPE_EVENT &&
201 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
202 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700203 next = ++(ring->enqueue);
204
205 ring->enq_updates++;
206 /* Update the dequeue pointer further if that was a link TRB or we're at
207 * the end of an event ring segment (which doesn't have link TRBS)
208 */
209 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800210 if (ring->type != TYPE_EVENT) {
211 /*
212 * If the caller doesn't plan on enqueueing more
213 * TDs before ringing the doorbell, then we
214 * don't want to give the link TRB to the
215 * hardware just yet. We'll give the link TRB
216 * back in prepare_ring() just before we enqueue
217 * the TD at the top of the ring.
218 */
219 if (!chain && !more_trbs_coming)
220 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700221
Andiry Xu3b72fca2012-03-05 17:49:32 +0800222 /* If we're not dealing with 0.95 hardware or
223 * isoc rings on AMD 0.96 host,
224 * carry over the chain bit of the previous TRB
225 * (which may mean the chain bit is cleared).
226 */
227 if (!(ring->type == TYPE_ISOC &&
228 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700229 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800230 next->link.control &=
231 cpu_to_le32(~TRB_CHAIN);
232 next->link.control |=
233 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700234 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800235 /* Give this link TRB to the hardware */
236 wmb();
237 next->link.control ^= cpu_to_le32(TRB_CYCLE);
238
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700239 /* Toggle the cycle bit after the last ring segment. */
240 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
241 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700242 }
243 }
244 ring->enq_seg = ring->enq_seg->next;
245 ring->enqueue = ring->enq_seg->trbs;
246 next = ring->enqueue;
247 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700248 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700249}
250
251/*
Andiry Xu085deb12012-03-05 17:49:40 +0800252 * Check to see if there's room to enqueue num_trbs on the ring and make sure
253 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700254 */
Andiry Xub008df62012-03-05 17:49:34 +0800255static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700256 unsigned int num_trbs)
257{
Andiry Xu085deb12012-03-05 17:49:40 +0800258 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800259
Andiry Xu085deb12012-03-05 17:49:40 +0800260 if (ring->num_trbs_free < num_trbs)
261 return 0;
262
263 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
264 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
265 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
266 return 0;
267 }
268
269 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700270}
271
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700272/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700273void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700274{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700275 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d646762010-12-15 14:18:11 -0500276 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700277 /* Flush PCI posted writes */
278 xhci_readl(xhci, &xhci->dba->doorbell[0]);
279}
280
Andiry Xube88fe42010-10-14 07:22:57 -0700281void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700282 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700283 unsigned int ep_index,
284 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700285{
Matt Evans28ccd292011-03-29 13:40:46 +1100286 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500287 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
288 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700289
Sarah Sharpae636742009-04-29 19:02:31 -0700290 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500291 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700292 * We don't want to restart any stream rings if there's a set dequeue
293 * pointer command pending because the device can choose to start any
294 * stream once the endpoint is on the HW schedule.
295 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700296 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500297 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
298 (ep_state & EP_HALTED))
299 return;
300 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
301 /* The CPU has better things to do at this point than wait for a
302 * write-posting flush. It'll get there soon enough.
303 */
Sarah Sharpae636742009-04-29 19:02:31 -0700304}
305
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700306/* Ring the doorbell for any rings with pending URBs */
307static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
308 unsigned int slot_id,
309 unsigned int ep_index)
310{
311 unsigned int stream_id;
312 struct xhci_virt_ep *ep;
313
314 ep = &xhci->devs[slot_id]->eps[ep_index];
315
316 /* A ring has pending URBs if its TD list is not empty */
317 if (!(ep->ep_state & EP_HAS_STREAMS)) {
318 if (!(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700319 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700320 return;
321 }
322
323 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
324 stream_id++) {
325 struct xhci_stream_info *stream_info = ep->stream_info;
326 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700327 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
328 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700329 }
330}
331
Sarah Sharpae636742009-04-29 19:02:31 -0700332/*
333 * Find the segment that trb is in. Start searching in start_seg.
334 * If we must move past a segment that has a link TRB with a toggle cycle state
335 * bit set, then we will toggle the value pointed at by cycle_state.
336 */
337static struct xhci_segment *find_trb_seg(
338 struct xhci_segment *start_seg,
339 union xhci_trb *trb, int *cycle_state)
340{
341 struct xhci_segment *cur_seg = start_seg;
342 struct xhci_generic_trb *generic_trb;
343
344 while (cur_seg->trbs > trb ||
345 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
346 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000347 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800348 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700349 cur_seg = cur_seg->next;
350 if (cur_seg == start_seg)
351 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700352 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700353 }
354 return cur_seg;
355}
356
Sarah Sharp021bff92010-07-29 22:12:20 -0700357
358static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
359 unsigned int slot_id, unsigned int ep_index,
360 unsigned int stream_id)
361{
362 struct xhci_virt_ep *ep;
363
364 ep = &xhci->devs[slot_id]->eps[ep_index];
365 /* Common case: no streams */
366 if (!(ep->ep_state & EP_HAS_STREAMS))
367 return ep->ring;
368
369 if (stream_id == 0) {
370 xhci_warn(xhci,
371 "WARN: Slot ID %u, ep index %u has streams, "
372 "but URB has no stream ID.\n",
373 slot_id, ep_index);
374 return NULL;
375 }
376
377 if (stream_id < ep->stream_info->num_streams)
378 return ep->stream_info->stream_rings[stream_id];
379
380 xhci_warn(xhci,
381 "WARN: Slot ID %u, ep index %u has "
382 "stream IDs 1 to %u allocated, "
383 "but stream ID %u is requested.\n",
384 slot_id, ep_index,
385 ep->stream_info->num_streams - 1,
386 stream_id);
387 return NULL;
388}
389
390/* Get the right ring for the given URB.
391 * If the endpoint supports streams, boundary check the URB's stream ID.
392 * If the endpoint doesn't support streams, return the singular endpoint ring.
393 */
394static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
395 struct urb *urb)
396{
397 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
398 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
399}
400
Sarah Sharpae636742009-04-29 19:02:31 -0700401/*
402 * Move the xHC's endpoint ring dequeue pointer past cur_td.
403 * Record the new state of the xHC's endpoint ring dequeue segment,
404 * dequeue pointer, and new consumer cycle state in state.
405 * Update our internal representation of the ring's dequeue pointer.
406 *
407 * We do this in three jumps:
408 * - First we update our new ring state to be the same as when the xHC stopped.
409 * - Then we traverse the ring to find the segment that contains
410 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
411 * any link TRBs with the toggle cycle bit set.
412 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
413 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100414 *
415 * Some of the uses of xhci_generic_trb are grotty, but if they're done
416 * with correct __le32 accesses they should work fine. Only users of this are
417 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700418 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700419void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700420 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700421 unsigned int stream_id, struct xhci_td *cur_td,
422 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700423{
424 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700425 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700426 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700427 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700428 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700429
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700430 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
431 ep_index, stream_id);
432 if (!ep_ring) {
433 xhci_warn(xhci, "WARN can't find new dequeue state "
434 "for invalid stream ID %u.\n",
435 stream_id);
436 return;
437 }
Sarah Sharpae636742009-04-29 19:02:31 -0700438 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700439 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700440 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700441 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700442 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800443 if (!state->new_deq_seg) {
444 WARN_ON(1);
445 return;
446 }
447
Sarah Sharpae636742009-04-29 19:02:31 -0700448 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700449 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700450 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100451 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700452
453 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700454 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700455 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
456 state->new_deq_ptr,
457 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800458 if (!state->new_deq_seg) {
459 WARN_ON(1);
460 return;
461 }
Sarah Sharpae636742009-04-29 19:02:31 -0700462
463 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000464 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
465 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800466 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700467 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
468
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800469 /*
470 * If there is only one segment in a ring, find_trb_seg()'s while loop
471 * will not run, and it will return before it has a chance to see if it
472 * needs to toggle the cycle bit. It can't tell if the stalled transfer
473 * ended just before the link TRB on a one-segment ring, or if the TD
474 * wrapped around the top of the ring, because it doesn't have the TD in
475 * question. Look for the one-segment case where stalled TRB's address
476 * is greater than the new dequeue pointer address.
477 */
478 if (ep_ring->first_seg == ep_ring->first_seg->next &&
479 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
480 state->new_cycle_state ^= 0x1;
481 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
482
Sarah Sharpae636742009-04-29 19:02:31 -0700483 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700484 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
485 state->new_deq_seg);
486 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
487 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
488 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700489}
490
Sarah Sharp522989a2011-07-29 12:44:32 -0700491/* flip_cycle means flip the cycle bit of all but the first and last TRB.
492 * (The last TRB actually points to the ring enqueue pointer, which is not part
493 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
494 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700495static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700496 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700497{
498 struct xhci_segment *cur_seg;
499 union xhci_trb *cur_trb;
500
501 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
502 true;
503 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000504 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700505 /* Unchain any chained Link TRBs, but
506 * leave the pointers intact.
507 */
Matt Evans28ccd292011-03-29 13:40:46 +1100508 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700509 /* Flip the cycle bit (link TRBs can't be the first
510 * or last TRB).
511 */
512 if (flip_cycle)
513 cur_trb->generic.field[3] ^=
514 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700515 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700516 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
517 "in seg %p (0x%llx dma)\n",
518 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700519 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700520 cur_seg,
521 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700522 } else {
523 cur_trb->generic.field[0] = 0;
524 cur_trb->generic.field[1] = 0;
525 cur_trb->generic.field[2] = 0;
526 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100527 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700528 /* Flip the cycle bit except on the first or last TRB */
529 if (flip_cycle && cur_trb != cur_td->first_trb &&
530 cur_trb != cur_td->last_trb)
531 cur_trb->generic.field[3] ^=
532 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100533 cur_trb->generic.field[3] |= cpu_to_le32(
534 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharp79688ac2011-12-19 16:56:04 -0800535 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
536 (unsigned long long)
537 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700538 }
539 if (cur_trb == cur_td->last_trb)
540 break;
541 }
542}
543
544static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700545 unsigned int ep_index, unsigned int stream_id,
546 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700547 union xhci_trb *deq_ptr, u32 cycle_state);
548
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700549void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700550 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700551 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700552 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700553{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700554 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
555
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700556 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
557 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
558 deq_state->new_deq_seg,
559 (unsigned long long)deq_state->new_deq_seg->dma,
560 deq_state->new_deq_ptr,
561 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
562 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700563 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700564 deq_state->new_deq_seg,
565 deq_state->new_deq_ptr,
566 (u32) deq_state->new_cycle_state);
567 /* Stop the TD queueing code from ringing the doorbell until
568 * this command completes. The HC won't set the dequeue pointer
569 * if the ring is running, and ringing the doorbell starts the
570 * ring running.
571 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700572 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700573}
574
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700575static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700576 struct xhci_virt_ep *ep)
577{
578 ep->ep_state &= ~EP_HALT_PENDING;
579 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
580 * timer is running on another CPU, we don't decrement stop_cmds_pending
581 * (since we didn't successfully stop the watchdog timer).
582 */
583 if (del_timer(&ep->stop_cmd_timer))
584 ep->stop_cmds_pending--;
585}
586
587/* Must be called with xhci->lock held in interrupt context */
588static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
589 struct xhci_td *cur_td, int status, char *adjective)
590{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700591 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700592 struct urb *urb;
593 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700594
Andiry Xu8e51adc2010-07-22 15:23:31 -0700595 urb = cur_td->urb;
596 urb_priv = urb->hcpriv;
597 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700598 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700599
Andiry Xu8e51adc2010-07-22 15:23:31 -0700600 /* Only giveback urb when this is the last td in urb */
601 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800602 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
603 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
604 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
605 if (xhci->quirks & XHCI_AMD_PLL_FIX)
606 usb_amd_quirk_pll_enable();
607 }
608 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700609 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700610
611 spin_unlock(&xhci->lock);
612 usb_hcd_giveback_urb(hcd, urb, status);
613 xhci_urb_free_priv(xhci, urb_priv);
614 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700615 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700616}
617
Sarah Sharpae636742009-04-29 19:02:31 -0700618/*
619 * When we get a command completion for a Stop Endpoint Command, we need to
620 * unlink any cancelled TDs from the ring. There are two ways to do that:
621 *
622 * 1. If the HW was in the middle of processing the TD that needs to be
623 * cancelled, then we must move the ring's dequeue pointer past the last TRB
624 * in the TD with a Set Dequeue Pointer Command.
625 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
626 * bit cleared) so that the HW will skip over them.
627 */
628static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700629 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700630{
631 unsigned int slot_id;
632 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700633 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700634 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700635 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700636 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700637 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700638 struct xhci_td *last_unlinked_td;
639
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700640 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700641
Andiry Xube88fe42010-10-14 07:22:57 -0700642 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100643 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700644 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100645 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700646 virt_dev = xhci->devs[slot_id];
647 if (virt_dev)
648 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
649 event);
650 else
651 xhci_warn(xhci, "Stop endpoint command "
652 "completion for disabled slot %u\n",
653 slot_id);
654 return;
655 }
656
Sarah Sharpae636742009-04-29 19:02:31 -0700657 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100658 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
659 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700660 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700661
Sarah Sharp678539c2009-10-27 10:55:52 -0700662 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700663 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700664 ep->stopped_td = NULL;
665 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700666 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700667 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700668 }
Sarah Sharpae636742009-04-29 19:02:31 -0700669
670 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
671 * We have the xHCI lock, so nothing can modify this list until we drop
672 * it. We're also in the event handler, so we can't get re-interrupted
673 * if another Stop Endpoint command completes
674 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700675 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700676 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Sarah Sharp79688ac2011-12-19 16:56:04 -0800677 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
678 (unsigned long long)xhci_trb_virt_to_dma(
679 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700680 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
681 if (!ep_ring) {
682 /* This shouldn't happen unless a driver is mucking
683 * with the stream ID after submission. This will
684 * leave the TD on the hardware ring, and the hardware
685 * will try to execute it, and may access a buffer
686 * that has already been freed. In the best case, the
687 * hardware will execute it, and the event handler will
688 * ignore the completion event for that TD, since it was
689 * removed from the td_list for that endpoint. In
690 * short, don't muck with the stream ID after
691 * submission.
692 */
693 xhci_warn(xhci, "WARN Cancelled URB %p "
694 "has invalid stream ID %u.\n",
695 cur_td->urb,
696 cur_td->urb->stream_id);
697 goto remove_finished_td;
698 }
Sarah Sharpae636742009-04-29 19:02:31 -0700699 /*
700 * If we stopped on the TD we need to cancel, then we have to
701 * move the xHC endpoint ring dequeue pointer past this TD.
702 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700703 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700704 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
705 cur_td->urb->stream_id,
706 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700707 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700708 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700709remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700710 /*
711 * The event handler won't see a completion for this TD anymore,
712 * so remove it from the endpoint ring's TD list. Keep it in
713 * the cancelled TD list for URB completion later.
714 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700715 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700716 }
717 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700718 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700719
720 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
721 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700722 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700723 slot_id, ep_index,
724 ep->stopped_td->urb->stream_id,
725 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700726 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700727 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700728 /* Otherwise ring the doorbell(s) to restart queued transfers */
729 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700730 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700731 ep->stopped_td = NULL;
732 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700733
734 /*
735 * Drop the lock and complete the URBs in the cancelled TD list.
736 * New TDs to be cancelled might be added to the end of the list before
737 * we can complete all the URBs for the TDs we already unlinked.
738 * So stop when we've completed the URB for the last TD we unlinked.
739 */
740 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700741 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700742 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700743 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700744
745 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700746 /* Doesn't matter what we pass for status, since the core will
747 * just overwrite it (because the URB has been unlinked).
748 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700749 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700750
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700751 /* Stop processing the cancelled list if the watchdog timer is
752 * running.
753 */
754 if (xhci->xhc_state & XHCI_STATE_DYING)
755 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700756 } while (cur_td != last_unlinked_td);
757
758 /* Return to the event handler with xhci->lock re-acquired */
759}
760
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700761/* Watchdog timer function for when a stop endpoint command fails to complete.
762 * In this case, we assume the host controller is broken or dying or dead. The
763 * host may still be completing some other events, so we have to be careful to
764 * let the event ring handler and the URB dequeueing/enqueueing functions know
765 * through xhci->state.
766 *
767 * The timer may also fire if the host takes a very long time to respond to the
768 * command, and the stop endpoint command completion handler cannot delete the
769 * timer before the timer function is called. Another endpoint cancellation may
770 * sneak in before the timer function can grab the lock, and that may queue
771 * another stop endpoint command and add the timer back. So we cannot use a
772 * simple flag to say whether there is a pending stop endpoint command for a
773 * particular endpoint.
774 *
775 * Instead we use a combination of that flag and a counter for the number of
776 * pending stop endpoint commands. If the timer is the tail end of the last
777 * stop endpoint command, and the endpoint's command is still pending, we assume
778 * the host is dying.
779 */
780void xhci_stop_endpoint_command_watchdog(unsigned long arg)
781{
782 struct xhci_hcd *xhci;
783 struct xhci_virt_ep *ep;
784 struct xhci_virt_ep *temp_ep;
785 struct xhci_ring *ring;
786 struct xhci_td *cur_td;
787 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400788 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700789
790 ep = (struct xhci_virt_ep *) arg;
791 xhci = ep->xhci;
792
Don Zickusf43d6232011-10-20 23:52:14 -0400793 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700794
795 ep->stop_cmds_pending--;
796 if (xhci->xhc_state & XHCI_STATE_DYING) {
797 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
798 "xHCI as DYING, exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400799 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700800 return;
801 }
802 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
803 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
804 "exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400805 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700806 return;
807 }
808
809 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
810 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
811 /* Oops, HC is dead or dying or at least not responding to the stop
812 * endpoint command.
813 */
814 xhci->xhc_state |= XHCI_STATE_DYING;
815 /* Disable interrupts from the host controller and start halting it */
816 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400817 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700818
819 ret = xhci_halt(xhci);
820
Don Zickusf43d6232011-10-20 23:52:14 -0400821 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700822 if (ret < 0) {
823 /* This is bad; the host is not responding to commands and it's
824 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800825 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700826 * disconnect all device drivers under this host. Those
827 * disconnect() methods will wait for all URBs to be unlinked,
828 * so we must complete them.
829 */
830 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
831 xhci_warn(xhci, "Completing active URBs anyway.\n");
832 /* We could turn all TDs on the rings to no-ops. This won't
833 * help if the host has cached part of the ring, and is slow if
834 * we want to preserve the cycle bit. Skip it and hope the host
835 * doesn't touch the memory.
836 */
837 }
838 for (i = 0; i < MAX_HC_SLOTS; i++) {
839 if (!xhci->devs[i])
840 continue;
841 for (j = 0; j < 31; j++) {
842 temp_ep = &xhci->devs[i]->eps[j];
843 ring = temp_ep->ring;
844 if (!ring)
845 continue;
846 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
847 "ep index %u\n", i, j);
848 while (!list_empty(&ring->td_list)) {
849 cur_td = list_first_entry(&ring->td_list,
850 struct xhci_td,
851 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700852 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700853 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700854 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700855 xhci_giveback_urb_in_irq(xhci, cur_td,
856 -ESHUTDOWN, "killed");
857 }
858 while (!list_empty(&temp_ep->cancelled_td_list)) {
859 cur_td = list_first_entry(
860 &temp_ep->cancelled_td_list,
861 struct xhci_td,
862 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700863 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700864 xhci_giveback_urb_in_irq(xhci, cur_td,
865 -ESHUTDOWN, "killed");
866 }
867 }
868 }
Don Zickusf43d6232011-10-20 23:52:14 -0400869 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700870 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800871 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700872 xhci_dbg(xhci, "xHCI host controller is dead.\n");
873}
874
Andiry Xub008df62012-03-05 17:49:34 +0800875
876static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
877 struct xhci_virt_device *dev,
878 struct xhci_ring *ep_ring,
879 unsigned int ep_index)
880{
881 union xhci_trb *dequeue_temp;
882 int num_trbs_free_temp;
883 bool revert = false;
884
885 num_trbs_free_temp = ep_ring->num_trbs_free;
886 dequeue_temp = ep_ring->dequeue;
887
888 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
889 /* We have more usable TRBs */
890 ep_ring->num_trbs_free++;
891 ep_ring->dequeue++;
892 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
893 ep_ring->dequeue)) {
894 if (ep_ring->dequeue ==
895 dev->eps[ep_index].queued_deq_ptr)
896 break;
897 ep_ring->deq_seg = ep_ring->deq_seg->next;
898 ep_ring->dequeue = ep_ring->deq_seg->trbs;
899 }
900 if (ep_ring->dequeue == dequeue_temp) {
901 revert = true;
902 break;
903 }
904 }
905
906 if (revert) {
907 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
908 ep_ring->num_trbs_free = num_trbs_free_temp;
909 }
910}
911
Sarah Sharpae636742009-04-29 19:02:31 -0700912/*
913 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
914 * we need to clear the set deq pending flag in the endpoint ring state, so that
915 * the TD queueing code can ring the doorbell again. We also need to ring the
916 * endpoint doorbell to restart the ring, but only if there aren't more
917 * cancellations pending.
918 */
919static void handle_set_deq_completion(struct xhci_hcd *xhci,
920 struct xhci_event_cmd *event,
921 union xhci_trb *trb)
922{
923 unsigned int slot_id;
924 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700925 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -0700926 struct xhci_ring *ep_ring;
927 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -0700928 struct xhci_ep_ctx *ep_ctx;
929 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -0700930
Matt Evans28ccd292011-03-29 13:40:46 +1100931 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
932 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
933 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -0700934 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700935
936 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
937 if (!ep_ring) {
938 xhci_warn(xhci, "WARN Set TR deq ptr command for "
939 "freed stream ID %u\n",
940 stream_id);
941 /* XXX: Harmless??? */
942 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
943 return;
944 }
945
John Yound115b042009-07-27 12:05:15 -0700946 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
947 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -0700948
Matt Evans28ccd292011-03-29 13:40:46 +1100949 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -0700950 unsigned int ep_state;
951 unsigned int slot_state;
952
Matt Evans28ccd292011-03-29 13:40:46 +1100953 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -0700954 case COMP_TRB_ERR:
955 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
956 "of stream ID configuration\n");
957 break;
958 case COMP_CTX_STATE:
959 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
960 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +1100961 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -0700962 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +1100963 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700964 slot_state = GET_SLOT_STATE(slot_state);
965 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
966 slot_state, ep_state);
967 break;
968 case COMP_EBADSLT:
969 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
970 "slot %u was not enabled.\n", slot_id);
971 break;
972 default:
973 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
974 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100975 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -0700976 break;
977 }
978 /* OK what do we do now? The endpoint state is hosed, and we
979 * should never get to this point if the synchronization between
980 * queueing, and endpoint state are correct. This might happen
981 * if the device gets disconnected after we've finished
982 * cancelling URBs, which might not be an error...
983 */
984 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -0700985 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100986 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -0800987 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +1100988 dev->eps[ep_index].queued_deq_ptr) ==
989 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -0800990 /* Update the ring's dequeue segment and dequeue pointer
991 * to reflect the new position.
992 */
Andiry Xub008df62012-03-05 17:49:34 +0800993 update_ring_for_set_deq_completion(xhci, dev,
994 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -0800995 } else {
996 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
997 "Ptr command & xHCI internal state.\n");
998 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
999 dev->eps[ep_index].queued_deq_seg,
1000 dev->eps[ep_index].queued_deq_ptr);
1001 }
Sarah Sharpae636742009-04-29 19:02:31 -07001002 }
1003
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001004 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001005 dev->eps[ep_index].queued_deq_seg = NULL;
1006 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001007 /* Restart any rings with pending URBs */
1008 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001009}
1010
Sarah Sharpa1587d92009-07-27 12:03:15 -07001011static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1012 struct xhci_event_cmd *event,
1013 union xhci_trb *trb)
1014{
1015 int slot_id;
1016 unsigned int ep_index;
1017
Matt Evans28ccd292011-03-29 13:40:46 +11001018 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1019 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001020 /* This command will only fail if the endpoint wasn't halted,
1021 * but we don't care.
1022 */
1023 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10001024 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001025
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001026 /* HW with the reset endpoint quirk needs to have a configure endpoint
1027 * command complete before the endpoint can be used. Queue that here
1028 * because the HW can't handle two commands being queued in a row.
1029 */
1030 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1031 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1032 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001033 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1034 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001035 xhci_ring_cmd_db(xhci);
1036 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001037 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001038 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001039 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001040 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001041}
Sarah Sharpae636742009-04-29 19:02:31 -07001042
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001043/* Check to see if a command in the device's command queue matches this one.
1044 * Signal the completion or free the command, and return 1. Return 0 if the
1045 * completed command isn't at the head of the command list.
1046 */
1047static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1048 struct xhci_virt_device *virt_dev,
1049 struct xhci_event_cmd *event)
1050{
1051 struct xhci_command *command;
1052
1053 if (list_empty(&virt_dev->cmd_list))
1054 return 0;
1055
1056 command = list_entry(virt_dev->cmd_list.next,
1057 struct xhci_command, cmd_list);
1058 if (xhci->cmd_ring->dequeue != command->command_trb)
1059 return 0;
1060
Matt Evans28ccd292011-03-29 13:40:46 +11001061 command->status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001062 list_del(&command->cmd_list);
1063 if (command->completion)
1064 complete(command->completion);
1065 else
1066 xhci_free_command(xhci, command);
1067 return 1;
1068}
1069
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001070static void handle_cmd_completion(struct xhci_hcd *xhci,
1071 struct xhci_event_cmd *event)
1072{
Matt Evans28ccd292011-03-29 13:40:46 +11001073 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001074 u64 cmd_dma;
1075 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001076 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001077 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001078 unsigned int ep_index;
1079 struct xhci_ring *ep_ring;
1080 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001081
Matt Evans28ccd292011-03-29 13:40:46 +11001082 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001083 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001084 xhci->cmd_ring->dequeue);
1085 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1086 if (cmd_dequeue_dma == 0) {
1087 xhci->error_bitmask |= 1 << 4;
1088 return;
1089 }
1090 /* Does the DMA address match our internal dequeue pointer address? */
1091 if (cmd_dma != (u64) cmd_dequeue_dma) {
1092 xhci->error_bitmask |= 1 << 5;
1093 return;
1094 }
Matt Evans28ccd292011-03-29 13:40:46 +11001095 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1096 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001097 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001098 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001099 xhci->slot_id = slot_id;
1100 else
1101 xhci->slot_id = 0;
1102 complete(&xhci->addr_dev);
1103 break;
1104 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001105 if (xhci->devs[slot_id]) {
1106 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1107 /* Delete default control endpoint resources */
1108 xhci_free_device_endpoint_resources(xhci,
1109 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001110 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001111 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001112 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001113 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001114 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001115 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001116 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001117 /*
1118 * Configure endpoint commands can come from the USB core
1119 * configuration or alt setting changes, or because the HW
1120 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001121 * endpoint command or streams were being configured.
1122 * If the command was for a halted endpoint, the xHCI driver
1123 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001124 */
1125 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001126 virt_dev->in_ctx);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001127 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001128 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001129 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001130 * condition may race on this quirky hardware. Not worth
1131 * worrying about, since this is prototype hardware. Not sure
1132 * if this will work for streams, but streams support was
1133 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001134 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001135 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001136 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001137 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1138 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001139 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1140 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1141 if (!(ep_state & EP_HALTED))
1142 goto bandwidth_change;
1143 xhci_dbg(xhci, "Completed config ep cmd - "
1144 "last ep index = %d, state = %d\n",
1145 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001146 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001147 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001148 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001149 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001150 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001151 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001152bandwidth_change:
1153 xhci_dbg(xhci, "Completed config ep cmd\n");
1154 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001155 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001156 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001157 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001158 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001159 virt_dev = xhci->devs[slot_id];
1160 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1161 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001162 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001163 complete(&xhci->devs[slot_id]->cmd_completion);
1164 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001165 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001166 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001167 complete(&xhci->addr_dev);
1168 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001169 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001170 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001171 break;
1172 case TRB_TYPE(TRB_SET_DEQ):
1173 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1174 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001175 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001176 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001177 case TRB_TYPE(TRB_RESET_EP):
1178 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1179 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001180 case TRB_TYPE(TRB_RESET_DEV):
1181 xhci_dbg(xhci, "Completed reset device command.\n");
1182 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001183 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001184 virt_dev = xhci->devs[slot_id];
1185 if (virt_dev)
1186 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1187 else
1188 xhci_warn(xhci, "Reset device command completion "
1189 "for disabled slot %u\n", slot_id);
1190 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001191 case TRB_TYPE(TRB_NEC_GET_FW):
1192 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1193 xhci->error_bitmask |= 1 << 6;
1194 break;
1195 }
1196 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001197 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1198 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001199 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001200 default:
1201 /* Skip over unknown commands on the event ring */
1202 xhci->error_bitmask |= 1 << 6;
1203 break;
1204 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001205 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001206}
1207
Sarah Sharp02386342010-05-24 13:25:28 -07001208static void handle_vendor_event(struct xhci_hcd *xhci,
1209 union xhci_trb *event)
1210{
1211 u32 trb_type;
1212
Matt Evans28ccd292011-03-29 13:40:46 +11001213 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001214 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1215 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1216 handle_cmd_completion(xhci, &event->event_cmd);
1217}
1218
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001219/* @port_id: the one-based port ID from the hardware (indexed from array of all
1220 * port registers -- USB 3.0 and USB 2.0).
1221 *
1222 * Returns a zero-based port number, which is suitable for indexing into each of
1223 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001224 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001225 */
1226static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1227 struct xhci_hcd *xhci, u32 port_id)
1228{
1229 unsigned int i;
1230 unsigned int num_similar_speed_ports = 0;
1231
1232 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1233 * and usb2_ports are 0-based indexes. Count the number of similar
1234 * speed ports, up to 1 port before this port.
1235 */
1236 for (i = 0; i < (port_id - 1); i++) {
1237 u8 port_speed = xhci->port_array[i];
1238
1239 /*
1240 * Skip ports that don't have known speeds, or have duplicate
1241 * Extended Capabilities port speed entries.
1242 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001243 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001244 continue;
1245
1246 /*
1247 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1248 * 1.1 ports are under the USB 2.0 hub. If the port speed
1249 * matches the device speed, it's a similar speed port.
1250 */
1251 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1252 num_similar_speed_ports++;
1253 }
1254 return num_similar_speed_ports;
1255}
1256
Sarah Sharp623bef92011-11-11 14:57:33 -08001257static void handle_device_notification(struct xhci_hcd *xhci,
1258 union xhci_trb *event)
1259{
1260 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001261 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001262
1263 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001264 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001265 xhci_warn(xhci, "Device Notification event for "
1266 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001267 return;
1268 }
1269
1270 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1271 slot_id);
1272 udev = xhci->devs[slot_id]->udev;
1273 if (udev && udev->parent)
1274 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001275}
1276
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001277static void handle_port_status(struct xhci_hcd *xhci,
1278 union xhci_trb *event)
1279{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001280 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001281 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001282 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001283 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001284 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001285 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001286 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001287 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001288 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001289 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001290
1291 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001292 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001293 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1294 xhci->error_bitmask |= 1 << 8;
1295 }
Matt Evans28ccd292011-03-29 13:40:46 +11001296 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001297 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1298
Sarah Sharp518e8482010-12-15 11:56:29 -08001299 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1300 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001301 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001302 bogus_port_status = true;
Andiry Xu56192532010-10-14 07:23:00 -07001303 goto cleanup;
1304 }
1305
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001306 /* Figure out which usb_hcd this port is attached to:
1307 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1308 */
1309 major_revision = xhci->port_array[port_id - 1];
1310 if (major_revision == 0) {
1311 xhci_warn(xhci, "Event for port %u not in "
1312 "Extended Capabilities, ignoring.\n",
1313 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001314 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001315 goto cleanup;
1316 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001317 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001318 xhci_warn(xhci, "Event for port %u duplicated in"
1319 "Extended Capabilities, ignoring.\n",
1320 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001321 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001322 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001323 }
1324
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001325 /*
1326 * Hardware port IDs reported by a Port Status Change Event include USB
1327 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1328 * resume event, but we first need to translate the hardware port ID
1329 * into the index into the ports on the correct split roothub, and the
1330 * correct bus_state structure.
1331 */
1332 /* Find the right roothub. */
1333 hcd = xhci_to_hcd(xhci);
1334 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1335 hcd = xhci->shared_hcd;
1336 bus_state = &xhci->bus_state[hcd_index(hcd)];
1337 if (hcd->speed == HCD_USB3)
1338 port_array = xhci->usb3_ports;
1339 else
1340 port_array = xhci->usb2_ports;
1341 /* Find the faked port hub number */
1342 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1343 port_id);
1344
Sarah Sharp5308a912010-12-01 11:34:59 -08001345 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001346 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001347 xhci_dbg(xhci, "resume root hub\n");
1348 usb_hcd_resume_root_hub(hcd);
1349 }
1350
1351 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1352 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1353
1354 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1355 if (!(temp1 & CMD_RUN)) {
1356 xhci_warn(xhci, "xHC is not running.\n");
1357 goto cleanup;
1358 }
1359
1360 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001361 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001362 /* Set a flag to say the port signaled remote wakeup,
1363 * so we can tell the difference between the end of
1364 * device and host initiated resume.
1365 */
1366 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001367 xhci_test_and_clear_bit(xhci, port_array,
1368 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001369 xhci_set_link_state(xhci, port_array, faked_port_index,
1370 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001371 /* Need to wait until the next link state change
1372 * indicates the device is actually in U0.
1373 */
1374 bogus_port_status = true;
1375 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001376 } else {
1377 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001378 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001379 msecs_to_jiffies(20);
1380 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001381 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001382 /* Do the rest in GetPortStatus */
1383 }
1384 }
1385
Sarah Sharpd93814c2012-01-24 16:39:02 -08001386 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1387 DEV_SUPERSPEED(temp)) {
1388 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001389 /* We've just brought the device into U0 through either the
1390 * Resume state after a device remote wakeup, or through the
1391 * U3Exit state after a host-initiated resume. If it's a device
1392 * initiated remote wake, don't pass up the link state change,
1393 * so the roothub behavior is consistent with external
1394 * USB 3.0 hub behavior.
1395 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001396 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1397 faked_port_index + 1);
1398 if (slot_id && xhci->devs[slot_id])
1399 xhci_ring_device(xhci, slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001400 if (bus_state->port_remote_wakeup && (1 << faked_port_index)) {
1401 bus_state->port_remote_wakeup &=
1402 ~(1 << faked_port_index);
1403 xhci_test_and_clear_bit(xhci, port_array,
1404 faked_port_index, PORT_PLC);
1405 usb_wakeup_notification(hcd->self.root_hub,
1406 faked_port_index + 1);
1407 bogus_port_status = true;
1408 goto cleanup;
1409 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001410 }
1411
Andiry Xu6fd45622011-09-23 14:19:50 -07001412 if (hcd->speed != HCD_USB3)
1413 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1414 PORT_PLC);
1415
Andiry Xu56192532010-10-14 07:23:00 -07001416cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001417 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001418 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001419
Sarah Sharp386139d2011-03-24 08:02:58 -07001420 /* Don't make the USB core poll the roothub if we got a bad port status
1421 * change event. Besides, at that point we can't tell which roothub
1422 * (USB 2.0 or USB 3.0) to kick.
1423 */
1424 if (bogus_port_status)
1425 return;
1426
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001427 spin_unlock(&xhci->lock);
1428 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001429 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001430 spin_lock(&xhci->lock);
1431}
1432
1433/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001434 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1435 * at end_trb, which may be in another segment. If the suspect DMA address is a
1436 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1437 * returns 0.
1438 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001439struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001440 union xhci_trb *start_trb,
1441 union xhci_trb *end_trb,
1442 dma_addr_t suspect_dma)
1443{
1444 dma_addr_t start_dma;
1445 dma_addr_t end_seg_dma;
1446 dma_addr_t end_trb_dma;
1447 struct xhci_segment *cur_seg;
1448
Sarah Sharp23e3be12009-04-29 19:05:20 -07001449 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001450 cur_seg = start_seg;
1451
1452 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001453 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001454 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001455 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001456 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001457 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001458 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001459 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001460
1461 if (end_trb_dma > 0) {
1462 /* The end TRB is in this segment, so suspect should be here */
1463 if (start_dma <= end_trb_dma) {
1464 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1465 return cur_seg;
1466 } else {
1467 /* Case for one segment with
1468 * a TD wrapped around to the top
1469 */
1470 if ((suspect_dma >= start_dma &&
1471 suspect_dma <= end_seg_dma) ||
1472 (suspect_dma >= cur_seg->dma &&
1473 suspect_dma <= end_trb_dma))
1474 return cur_seg;
1475 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001476 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001477 } else {
1478 /* Might still be somewhere in this segment */
1479 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1480 return cur_seg;
1481 }
1482 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001483 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001484 } while (cur_seg != start_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001485
Randy Dunlap326b4812010-04-19 08:53:50 -07001486 return NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001487}
1488
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001489static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1490 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001491 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001492 struct xhci_td *td, union xhci_trb *event_trb)
1493{
1494 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1495 ep->ep_state |= EP_HALTED;
1496 ep->stopped_td = td;
1497 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001498 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001499
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001500 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1501 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001502
1503 ep->stopped_td = NULL;
1504 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001505 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001506
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001507 xhci_ring_cmd_db(xhci);
1508}
1509
1510/* Check if an error has halted the endpoint ring. The class driver will
1511 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1512 * However, a babble and other errors also halt the endpoint ring, and the class
1513 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1514 * Ring Dequeue Pointer command manually.
1515 */
1516static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1517 struct xhci_ep_ctx *ep_ctx,
1518 unsigned int trb_comp_code)
1519{
1520 /* TRB completion codes that may require a manual halt cleanup */
1521 if (trb_comp_code == COMP_TX_ERR ||
1522 trb_comp_code == COMP_BABBLE ||
1523 trb_comp_code == COMP_SPLIT_ERR)
1524 /* The 0.96 spec says a babbling control endpoint
1525 * is not halted. The 0.96 spec says it is. Some HW
1526 * claims to be 0.95 compliant, but it halts the control
1527 * endpoint anyway. Check if a babble halted the
1528 * endpoint.
1529 */
Matt Evansf5960b62011-06-01 10:22:55 +10001530 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1531 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001532 return 1;
1533
1534 return 0;
1535}
1536
Sarah Sharpb45b5062009-12-09 15:59:06 -08001537int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1538{
1539 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1540 /* Vendor defined "informational" completion code,
1541 * treat as not-an-error.
1542 */
1543 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1544 trb_comp_code);
1545 xhci_dbg(xhci, "Treating code as success.\n");
1546 return 1;
1547 }
1548 return 0;
1549}
1550
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001551/*
Andiry Xu4422da62010-07-22 15:22:55 -07001552 * Finish the td processing, remove the td from td list;
1553 * Return 1 if the urb can be given back.
1554 */
1555static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1556 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1557 struct xhci_virt_ep *ep, int *status, bool skip)
1558{
1559 struct xhci_virt_device *xdev;
1560 struct xhci_ring *ep_ring;
1561 unsigned int slot_id;
1562 int ep_index;
1563 struct urb *urb = NULL;
1564 struct xhci_ep_ctx *ep_ctx;
1565 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001566 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001567 u32 trb_comp_code;
1568
Matt Evans28ccd292011-03-29 13:40:46 +11001569 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001570 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001571 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1572 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001573 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001574 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001575
1576 if (skip)
1577 goto td_cleanup;
1578
1579 if (trb_comp_code == COMP_STOP_INVAL ||
1580 trb_comp_code == COMP_STOP) {
1581 /* The Endpoint Stop Command completion will take care of any
1582 * stopped TDs. A stopped TD may be restarted, so don't update
1583 * the ring dequeue pointer or take this TD off any lists yet.
1584 */
1585 ep->stopped_td = td;
1586 ep->stopped_trb = event_trb;
1587 return 0;
1588 } else {
1589 if (trb_comp_code == COMP_STALL) {
1590 /* The transfer is completed from the driver's
1591 * perspective, but we need to issue a set dequeue
1592 * command for this stalled endpoint to move the dequeue
1593 * pointer past the TD. We can't do that here because
1594 * the halt condition must be cleared first. Let the
1595 * USB class driver clear the stall later.
1596 */
1597 ep->stopped_td = td;
1598 ep->stopped_trb = event_trb;
1599 ep->stopped_stream = ep_ring->stream_id;
1600 } else if (xhci_requires_manual_halt_cleanup(xhci,
1601 ep_ctx, trb_comp_code)) {
1602 /* Other types of errors halt the endpoint, but the
1603 * class driver doesn't call usb_reset_endpoint() unless
1604 * the error is -EPIPE. Clear the halted status in the
1605 * xHCI hardware manually.
1606 */
1607 xhci_cleanup_halted_endpoint(xhci,
1608 slot_id, ep_index, ep_ring->stream_id,
1609 td, event_trb);
1610 } else {
1611 /* Update ring dequeue pointer */
1612 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001613 inc_deq(xhci, ep_ring);
1614 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07001615 }
1616
1617td_cleanup:
1618 /* Clean up the endpoint's TD list */
1619 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001620 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001621
1622 /* Do one last check of the actual transfer length.
1623 * If the host controller said we transferred more data than
1624 * the buffer length, urb->actual_length will be a very big
1625 * number (since it's unsigned). Play it safe and say we didn't
1626 * transfer anything.
1627 */
1628 if (urb->actual_length > urb->transfer_buffer_length) {
1629 xhci_warn(xhci, "URB transfer length is wrong, "
1630 "xHC issue? req. len = %u, "
1631 "act. len = %u\n",
1632 urb->transfer_buffer_length,
1633 urb->actual_length);
1634 urb->actual_length = 0;
1635 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1636 *status = -EREMOTEIO;
1637 else
1638 *status = 0;
1639 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001640 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001641 /* Was this TD slated to be cancelled but completed anyway? */
1642 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001643 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001644
Andiry Xu8e51adc2010-07-22 15:23:31 -07001645 urb_priv->td_cnt++;
1646 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001647 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001648 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001649 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1650 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1651 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1652 == 0) {
1653 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1654 usb_amd_quirk_pll_enable();
1655 }
1656 }
1657 }
Andiry Xu4422da62010-07-22 15:22:55 -07001658 }
1659
1660 return ret;
1661}
1662
1663/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001664 * Process control tds, update urb status and actual_length.
1665 */
1666static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1667 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1668 struct xhci_virt_ep *ep, int *status)
1669{
1670 struct xhci_virt_device *xdev;
1671 struct xhci_ring *ep_ring;
1672 unsigned int slot_id;
1673 int ep_index;
1674 struct xhci_ep_ctx *ep_ctx;
1675 u32 trb_comp_code;
1676
Matt Evans28ccd292011-03-29 13:40:46 +11001677 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001678 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001679 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1680 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001681 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001682 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001683
Andiry Xu8af56be2010-07-22 15:23:03 -07001684 switch (trb_comp_code) {
1685 case COMP_SUCCESS:
1686 if (event_trb == ep_ring->dequeue) {
1687 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1688 "without IOC set??\n");
1689 *status = -ESHUTDOWN;
1690 } else if (event_trb != td->last_trb) {
1691 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1692 "without IOC set??\n");
1693 *status = -ESHUTDOWN;
1694 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001695 *status = 0;
1696 }
1697 break;
1698 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07001699 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1700 *status = -EREMOTEIO;
1701 else
1702 *status = 0;
1703 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07001704 case COMP_STOP_INVAL:
1705 case COMP_STOP:
1706 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07001707 default:
1708 if (!xhci_requires_manual_halt_cleanup(xhci,
1709 ep_ctx, trb_comp_code))
1710 break;
1711 xhci_dbg(xhci, "TRB error code %u, "
1712 "halted endpoint index = %u\n",
1713 trb_comp_code, ep_index);
1714 /* else fall through */
1715 case COMP_STALL:
1716 /* Did we transfer part of the data (middle) phase? */
1717 if (event_trb != ep_ring->dequeue &&
1718 event_trb != td->last_trb)
1719 td->urb->actual_length =
1720 td->urb->transfer_buffer_length
Matt Evans28ccd292011-03-29 13:40:46 +11001721 - TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001722 else
1723 td->urb->actual_length = 0;
1724
1725 xhci_cleanup_halted_endpoint(xhci,
1726 slot_id, ep_index, 0, td, event_trb);
1727 return finish_td(xhci, td, event_trb, event, ep, status, true);
1728 }
1729 /*
1730 * Did we transfer any data, despite the errors that might have
1731 * happened? I.e. did we get past the setup stage?
1732 */
1733 if (event_trb != ep_ring->dequeue) {
1734 /* The event was for the status stage */
1735 if (event_trb == td->last_trb) {
1736 if (td->urb->actual_length != 0) {
1737 /* Don't overwrite a previously set error code
1738 */
1739 if ((*status == -EINPROGRESS || *status == 0) &&
1740 (td->urb->transfer_flags
1741 & URB_SHORT_NOT_OK))
1742 /* Did we already see a short data
1743 * stage? */
1744 *status = -EREMOTEIO;
1745 } else {
1746 td->urb->actual_length =
1747 td->urb->transfer_buffer_length;
1748 }
1749 } else {
1750 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07001751 td->urb->actual_length =
1752 td->urb->transfer_buffer_length -
1753 TRB_LEN(le32_to_cpu(event->transfer_len));
1754 xhci_dbg(xhci, "Waiting for status "
1755 "stage event\n");
1756 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001757 }
1758 }
1759
1760 return finish_td(xhci, td, event_trb, event, ep, status, false);
1761}
1762
1763/*
Andiry Xu04e51902010-07-22 15:23:39 -07001764 * Process isochronous tds, update urb packet status and actual_length.
1765 */
1766static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1767 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1768 struct xhci_virt_ep *ep, int *status)
1769{
1770 struct xhci_ring *ep_ring;
1771 struct urb_priv *urb_priv;
1772 int idx;
1773 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07001774 union xhci_trb *cur_trb;
1775 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001776 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07001777 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001778 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07001779
Matt Evans28ccd292011-03-29 13:40:46 +11001780 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1781 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001782 urb_priv = td->urb->hcpriv;
1783 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001784 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07001785
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001786 /* handle completion code */
1787 switch (trb_comp_code) {
1788 case COMP_SUCCESS:
1789 frame->status = 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001790 break;
1791 case COMP_SHORT_TX:
1792 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
1793 -EREMOTEIO : 0;
1794 break;
1795 case COMP_BW_OVER:
1796 frame->status = -ECOMM;
1797 skip_td = true;
1798 break;
1799 case COMP_BUFF_OVER:
1800 case COMP_BABBLE:
1801 frame->status = -EOVERFLOW;
1802 skip_td = true;
1803 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001804 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001805 case COMP_STALL:
1806 frame->status = -EPROTO;
1807 skip_td = true;
1808 break;
1809 case COMP_STOP:
1810 case COMP_STOP_INVAL:
1811 break;
1812 default:
1813 frame->status = -1;
1814 break;
Andiry Xu04e51902010-07-22 15:23:39 -07001815 }
1816
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001817 if (trb_comp_code == COMP_SUCCESS || skip_td) {
1818 frame->actual_length = frame->length;
1819 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07001820 } else {
1821 for (cur_trb = ep_ring->dequeue,
1822 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1823 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10001824 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1825 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11001826 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07001827 }
Matt Evans28ccd292011-03-29 13:40:46 +11001828 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1829 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001830
1831 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001832 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07001833 td->urb->actual_length += len;
1834 }
1835 }
1836
Andiry Xu04e51902010-07-22 15:23:39 -07001837 return finish_td(xhci, td, event_trb, event, ep, status, false);
1838}
1839
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001840static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1841 struct xhci_transfer_event *event,
1842 struct xhci_virt_ep *ep, int *status)
1843{
1844 struct xhci_ring *ep_ring;
1845 struct urb_priv *urb_priv;
1846 struct usb_iso_packet_descriptor *frame;
1847 int idx;
1848
Matt Evansf6975312011-06-01 13:01:01 +10001849 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001850 urb_priv = td->urb->hcpriv;
1851 idx = urb_priv->td_cnt;
1852 frame = &td->urb->iso_frame_desc[idx];
1853
Sarah Sharpb3df3f92011-06-15 19:57:46 -07001854 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001855 frame->status = -EXDEV;
1856
1857 /* calc actual length */
1858 frame->actual_length = 0;
1859
1860 /* Update ring dequeue pointer */
1861 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001862 inc_deq(xhci, ep_ring);
1863 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001864
1865 return finish_td(xhci, td, NULL, event, ep, status, true);
1866}
1867
Andiry Xu04e51902010-07-22 15:23:39 -07001868/*
Andiry Xu22405ed2010-07-22 15:23:08 -07001869 * Process bulk and interrupt tds, update urb status and actual_length.
1870 */
1871static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
1872 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1873 struct xhci_virt_ep *ep, int *status)
1874{
1875 struct xhci_ring *ep_ring;
1876 union xhci_trb *cur_trb;
1877 struct xhci_segment *cur_seg;
1878 u32 trb_comp_code;
1879
Matt Evans28ccd292011-03-29 13:40:46 +11001880 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1881 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001882
1883 switch (trb_comp_code) {
1884 case COMP_SUCCESS:
1885 /* Double check that the HW transferred everything. */
1886 if (event_trb != td->last_trb) {
1887 xhci_warn(xhci, "WARN Successful completion "
1888 "on short TX\n");
1889 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1890 *status = -EREMOTEIO;
1891 else
1892 *status = 0;
1893 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07001894 *status = 0;
1895 }
1896 break;
1897 case COMP_SHORT_TX:
1898 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1899 *status = -EREMOTEIO;
1900 else
1901 *status = 0;
1902 break;
1903 default:
1904 /* Others already handled above */
1905 break;
1906 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07001907 if (trb_comp_code == COMP_SHORT_TX)
1908 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
1909 "%d bytes untransferred\n",
1910 td->urb->ep->desc.bEndpointAddress,
1911 td->urb->transfer_buffer_length,
1912 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001913 /* Fast path - was this the last TRB in the TD for this URB? */
1914 if (event_trb == td->last_trb) {
Matt Evans28ccd292011-03-29 13:40:46 +11001915 if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07001916 td->urb->actual_length =
1917 td->urb->transfer_buffer_length -
Matt Evans28ccd292011-03-29 13:40:46 +11001918 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001919 if (td->urb->transfer_buffer_length <
1920 td->urb->actual_length) {
1921 xhci_warn(xhci, "HC gave bad length "
1922 "of %d bytes left\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001923 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001924 td->urb->actual_length = 0;
1925 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1926 *status = -EREMOTEIO;
1927 else
1928 *status = 0;
1929 }
1930 /* Don't overwrite a previously set error code */
1931 if (*status == -EINPROGRESS) {
1932 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1933 *status = -EREMOTEIO;
1934 else
1935 *status = 0;
1936 }
1937 } else {
1938 td->urb->actual_length =
1939 td->urb->transfer_buffer_length;
1940 /* Ignore a short packet completion if the
1941 * untransferred length was zero.
1942 */
1943 if (*status == -EREMOTEIO)
1944 *status = 0;
1945 }
1946 } else {
1947 /* Slow path - walk the list, starting from the dequeue
1948 * pointer, to get the actual length transferred.
1949 */
1950 td->urb->actual_length = 0;
1951 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1952 cur_trb != event_trb;
1953 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10001954 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1955 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07001956 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001957 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07001958 }
1959 /* If the ring didn't stop on a Link or No-op TRB, add
1960 * in the actual bytes transferred from the Normal TRB
1961 */
1962 if (trb_comp_code != COMP_STOP_INVAL)
1963 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001964 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1965 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001966 }
1967
1968 return finish_td(xhci, td, event_trb, event, ep, status, false);
1969}
1970
1971/*
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001972 * If this function returns an error condition, it means it got a Transfer
1973 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
1974 * At this point, the host controller is probably hosed and should be reset.
1975 */
1976static int handle_tx_event(struct xhci_hcd *xhci,
1977 struct xhci_transfer_event *event)
1978{
1979 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001980 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001981 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07001982 unsigned int slot_id;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001983 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07001984 struct xhci_td *td = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001985 dma_addr_t event_dma;
1986 struct xhci_segment *event_seg;
1987 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07001988 struct urb *urb = NULL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001989 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001990 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07001991 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07001992 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001993 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07001994 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07001995 int td_num = 0;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001996
Matt Evans28ccd292011-03-29 13:40:46 +11001997 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07001998 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001999 if (!xdev) {
2000 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002001 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002002 (unsigned long long) xhci_trb_virt_to_dma(
2003 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002004 xhci->event_ring->dequeue),
2005 lower_32_bits(le64_to_cpu(event->buffer)),
2006 upper_32_bits(le64_to_cpu(event->buffer)),
2007 le32_to_cpu(event->transfer_len),
2008 le32_to_cpu(event->flags));
2009 xhci_dbg(xhci, "Event ring:\n");
2010 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002011 return -ENODEV;
2012 }
2013
2014 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002015 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002016 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002017 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002018 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002019 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002020 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2021 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002022 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2023 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002024 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002025 (unsigned long long) xhci_trb_virt_to_dma(
2026 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002027 xhci->event_ring->dequeue),
2028 lower_32_bits(le64_to_cpu(event->buffer)),
2029 upper_32_bits(le64_to_cpu(event->buffer)),
2030 le32_to_cpu(event->transfer_len),
2031 le32_to_cpu(event->flags));
2032 xhci_dbg(xhci, "Event ring:\n");
2033 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002034 return -ENODEV;
2035 }
2036
Andiry Xuc2d7b492011-09-19 16:05:12 -07002037 /* Count current td numbers if ep->skip is set */
2038 if (ep->skip) {
2039 list_for_each(tmp, &ep_ring->td_list)
2040 td_num++;
2041 }
2042
Matt Evans28ccd292011-03-29 13:40:46 +11002043 event_dma = le64_to_cpu(event->buffer);
2044 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002045 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002046 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002047 /* Skip codes that require special handling depending on
2048 * transfer type
2049 */
2050 case COMP_SUCCESS:
2051 case COMP_SHORT_TX:
2052 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002053 case COMP_STOP:
2054 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2055 break;
2056 case COMP_STOP_INVAL:
2057 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2058 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002059 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002060 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002061 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002062 status = -EPIPE;
2063 break;
2064 case COMP_TRB_ERR:
2065 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2066 status = -EILSEQ;
2067 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002068 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002069 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002070 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002071 status = -EPROTO;
2072 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002073 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002074 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002075 status = -EOVERFLOW;
2076 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002077 case COMP_DB_ERR:
2078 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2079 status = -ENOSR;
2080 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002081 case COMP_BW_OVER:
2082 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2083 break;
2084 case COMP_BUFF_OVER:
2085 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2086 break;
2087 case COMP_UNDERRUN:
2088 /*
2089 * When the Isoch ring is empty, the xHC will generate
2090 * a Ring Overrun Event for IN Isoch endpoint or Ring
2091 * Underrun Event for OUT Isoch endpoint.
2092 */
2093 xhci_dbg(xhci, "underrun event on endpoint\n");
2094 if (!list_empty(&ep_ring->td_list))
2095 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2096 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002097 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2098 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002099 goto cleanup;
2100 case COMP_OVERRUN:
2101 xhci_dbg(xhci, "overrun event on endpoint\n");
2102 if (!list_empty(&ep_ring->td_list))
2103 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2104 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002105 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2106 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002107 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002108 case COMP_DEV_ERR:
2109 xhci_warn(xhci, "WARN: detect an incompatible device");
2110 status = -EPROTO;
2111 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002112 case COMP_MISSED_INT:
2113 /*
2114 * When encounter missed service error, one or more isoc tds
2115 * may be missed by xHC.
2116 * Set skip flag of the ep_ring; Complete the missed tds as
2117 * short transfer when process the ep_ring next time.
2118 */
2119 ep->skip = true;
2120 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2121 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002122 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002123 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002124 status = 0;
2125 break;
2126 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002127 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2128 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002129 goto cleanup;
2130 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002131
Andiry Xud18240d2010-07-22 15:23:25 -07002132 do {
2133 /* This TRB should be in the TD at the head of this ring's
2134 * TD list.
2135 */
2136 if (list_empty(&ep_ring->td_list)) {
2137 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
2138 "with no TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002139 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2140 ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002141 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10002142 (le32_to_cpu(event->flags) &
2143 TRB_TYPE_BITMASK)>>10);
Andiry Xud18240d2010-07-22 15:23:25 -07002144 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2145 if (ep->skip) {
2146 ep->skip = false;
2147 xhci_dbg(xhci, "td_list is empty while skip "
2148 "flag set. Clear skip flag.\n");
2149 }
2150 ret = 0;
2151 goto cleanup;
2152 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002153
Andiry Xuc2d7b492011-09-19 16:05:12 -07002154 /* We've skipped all the TDs on the ep ring when ep->skip set */
2155 if (ep->skip && td_num == 0) {
2156 ep->skip = false;
2157 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2158 "Clear skip flag.\n");
2159 ret = 0;
2160 goto cleanup;
2161 }
2162
Andiry Xud18240d2010-07-22 15:23:25 -07002163 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002164 if (ep->skip)
2165 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002166
Andiry Xud18240d2010-07-22 15:23:25 -07002167 /* Is this a TRB in the currently executing TD? */
2168 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2169 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002170
2171 /*
2172 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2173 * is not in the current TD pointed by ep_ring->dequeue because
2174 * that the hardware dequeue pointer still at the previous TRB
2175 * of the current TD. The previous TRB maybe a Link TD or the
2176 * last TRB of the previous TD. The command completion handle
2177 * will take care the rest.
2178 */
2179 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2180 ret = 0;
2181 goto cleanup;
2182 }
2183
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002184 if (!event_seg) {
2185 if (!ep->skip ||
2186 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002187 /* Some host controllers give a spurious
2188 * successful event after a short transfer.
2189 * Ignore it.
2190 */
2191 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2192 ep_ring->last_td_was_short) {
2193 ep_ring->last_td_was_short = false;
2194 ret = 0;
2195 goto cleanup;
2196 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002197 /* HC is busted, give up! */
2198 xhci_err(xhci,
2199 "ERROR Transfer event TRB DMA ptr not "
2200 "part of current TD\n");
2201 return -ESHUTDOWN;
2202 }
2203
2204 ret = skip_isoc_td(xhci, td, event, ep, &status);
2205 goto cleanup;
2206 }
Sarah Sharpad808332011-05-25 10:43:56 -07002207 if (trb_comp_code == COMP_SHORT_TX)
2208 ep_ring->last_td_was_short = true;
2209 else
2210 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002211
2212 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002213 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2214 ep->skip = false;
2215 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002216
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002217 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2218 sizeof(*event_trb)];
2219 /*
2220 * No-op TRB should not trigger interrupts.
2221 * If event_trb is a no-op TRB, it means the
2222 * corresponding TD has been cancelled. Just ignore
2223 * the TD.
2224 */
Matt Evansf5960b62011-06-01 10:22:55 +10002225 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002226 xhci_dbg(xhci,
2227 "event_trb is a no-op TRB. Skip it\n");
2228 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002229 }
2230
2231 /* Now update the urb's actual_length and give back to
2232 * the core
2233 */
2234 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2235 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2236 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002237 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2238 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2239 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002240 else
2241 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2242 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002243
2244cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002245 /*
2246 * Do not update event ring dequeue pointer if ep->skip is set.
2247 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002248 */
Andiry Xud18240d2010-07-22 15:23:25 -07002249 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002250 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002251 }
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002252
Andiry Xud18240d2010-07-22 15:23:25 -07002253 if (ret) {
2254 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002255 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002256 /* Leave the TD around for the reset endpoint function
2257 * to use(but only if it's not a control endpoint,
2258 * since we already queued the Set TR dequeue pointer
2259 * command for stalled control endpoints).
2260 */
2261 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2262 (trb_comp_code != COMP_STALL &&
2263 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002264 xhci_urb_free_priv(xhci, urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002265
Sarah Sharp214f76f2010-10-26 11:22:02 -07002266 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002267 if ((urb->actual_length != urb->transfer_buffer_length &&
2268 (urb->transfer_flags &
2269 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002270 (status != 0 &&
2271 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002272 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2273 "expected = %x, status = %d\n",
2274 urb, urb->actual_length,
2275 urb->transfer_buffer_length,
2276 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002277 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002278 /* EHCI, UHCI, and OHCI always unconditionally set the
2279 * urb->status of an isochronous endpoint to 0.
2280 */
2281 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2282 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002283 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002284 spin_lock(&xhci->lock);
2285 }
2286
2287 /*
2288 * If ep->skip is set, it means there are missed tds on the
2289 * endpoint ring need to take care of.
2290 * Process them as short transfer until reach the td pointed by
2291 * the event.
2292 */
2293 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2294
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002295 return 0;
2296}
2297
2298/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002299 * This function handles all OS-owned events on the event ring. It may drop
2300 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002301 * Returns >0 for "possibly more events to process" (caller should call again),
2302 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002303 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002304static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002305{
2306 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002307 int update_ptrs = 1;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002308 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002309
2310 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2311 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002312 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002313 }
2314
2315 event = xhci->event_ring->dequeue;
2316 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002317 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2318 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002319 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002320 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002321 }
2322
Matt Evans92a3da42011-03-29 13:40:51 +11002323 /*
2324 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2325 * speculative reads of the event's flags/data below.
2326 */
2327 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002328 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002329 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002330 case TRB_TYPE(TRB_COMPLETION):
2331 handle_cmd_completion(xhci, &event->event_cmd);
2332 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002333 case TRB_TYPE(TRB_PORT_STATUS):
2334 handle_port_status(xhci, event);
2335 update_ptrs = 0;
2336 break;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002337 case TRB_TYPE(TRB_TRANSFER):
2338 ret = handle_tx_event(xhci, &event->trans_event);
2339 if (ret < 0)
2340 xhci->error_bitmask |= 1 << 9;
2341 else
2342 update_ptrs = 0;
2343 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002344 case TRB_TYPE(TRB_DEV_NOTE):
2345 handle_device_notification(xhci, event);
2346 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002347 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002348 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2349 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002350 handle_vendor_event(xhci, event);
2351 else
2352 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002353 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002354 /* Any of the above functions may drop and re-acquire the lock, so check
2355 * to make sure a watchdog timer didn't mark the host as non-responsive.
2356 */
2357 if (xhci->xhc_state & XHCI_STATE_DYING) {
2358 xhci_dbg(xhci, "xHCI host dying, returning from "
2359 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002360 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002361 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002362
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002363 if (update_ptrs)
2364 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002365 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002366
Matt Evans9dee9a22011-03-29 13:41:02 +11002367 /* Are there more items on the event ring? Caller will call us again to
2368 * check.
2369 */
2370 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002371}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002372
2373/*
2374 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2375 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2376 * indicators of an event TRB error, but we check the status *first* to be safe.
2377 */
2378irqreturn_t xhci_irq(struct usb_hcd *hcd)
2379{
2380 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002381 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002382 union xhci_trb *trb;
Sarah Sharpbda53142010-07-29 22:12:38 -07002383 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002384 union xhci_trb *event_ring_deq;
2385 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002386
2387 spin_lock(&xhci->lock);
2388 trb = xhci->event_ring->dequeue;
2389 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002390 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002391 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002392 goto hw_died;
2393
Sarah Sharpc21599a2010-07-29 22:13:00 -07002394 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002395 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002396 return IRQ_NONE;
2397 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002398 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002399 xhci_warn(xhci, "WARNING: Host System Error\n");
2400 xhci_halt(xhci);
2401hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002402 spin_unlock(&xhci->lock);
2403 return -ESHUTDOWN;
2404 }
2405
Sarah Sharpbda53142010-07-29 22:12:38 -07002406 /*
2407 * Clear the op reg interrupt status first,
2408 * so we can receive interrupts from other MSI-X interrupters.
2409 * Write 1 to clear the interrupt status.
2410 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002411 status |= STS_EINT;
2412 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002413 /* FIXME when MSI-X is supported and there are multiple vectors */
2414 /* Clear the MSI-X event interrupt status */
2415
Felipe Balbicd704692012-02-29 16:46:23 +02002416 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002417 u32 irq_pending;
2418 /* Acknowledge the PCI interrupt */
2419 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002420 irq_pending |= IMAN_IP;
Sarah Sharpc21599a2010-07-29 22:13:00 -07002421 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2422 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002423
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002424 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002425 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2426 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002427 /* Clear the event handler busy flag (RW1C);
2428 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002429 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002430 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2431 xhci_write_64(xhci, temp_64 | ERST_EHB,
2432 &xhci->ir_set->erst_dequeue);
2433 spin_unlock(&xhci->lock);
2434
2435 return IRQ_HANDLED;
2436 }
2437
2438 event_ring_deq = xhci->event_ring->dequeue;
2439 /* FIXME this should be a delayed service routine
2440 * that clears the EHB.
2441 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002442 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002443
2444 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2445 /* If necessary, update the HW's version of the event ring deq ptr. */
2446 if (event_ring_deq != xhci->event_ring->dequeue) {
2447 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2448 xhci->event_ring->dequeue);
2449 if (deq == 0)
2450 xhci_warn(xhci, "WARN something wrong with SW event "
2451 "ring dequeue ptr.\n");
2452 /* Update HC event ring dequeue pointer */
2453 temp_64 &= ERST_PTR_MASK;
2454 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2455 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002456
2457 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002458 temp_64 |= ERST_EHB;
2459 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2460
Sarah Sharp9032cd52010-07-29 22:12:29 -07002461 spin_unlock(&xhci->lock);
2462
2463 return IRQ_HANDLED;
2464}
2465
2466irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2467{
Alan Stern968b8222011-11-03 12:03:38 -04002468 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002469}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002470
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002471/**** Endpoint Ring Operations ****/
2472
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002473/*
2474 * Generic function for queueing a TRB on a ring.
2475 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002476 *
2477 * @more_trbs_coming: Will you enqueue more TRBs before calling
2478 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002479 */
2480static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002481 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002482 u32 field1, u32 field2, u32 field3, u32 field4)
2483{
2484 struct xhci_generic_trb *trb;
2485
2486 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002487 trb->field[0] = cpu_to_le32(field1);
2488 trb->field[1] = cpu_to_le32(field2);
2489 trb->field[2] = cpu_to_le32(field3);
2490 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002491 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002492}
2493
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002494/*
2495 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2496 * FIXME allocate segments if the ring is full.
2497 */
2498static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002499 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002500{
Andiry Xu8dfec612012-03-05 17:49:37 +08002501 unsigned int num_trbs_needed;
2502
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002503 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002504 switch (ep_state) {
2505 case EP_STATE_DISABLED:
2506 /*
2507 * USB core changed config/interfaces without notifying us,
2508 * or hardware is reporting the wrong state.
2509 */
2510 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2511 return -ENOENT;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002512 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002513 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002514 /* FIXME event handling code for error needs to clear it */
2515 /* XXX not sure if this should be -ENOENT or not */
2516 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002517 case EP_STATE_HALTED:
2518 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002519 case EP_STATE_STOPPED:
2520 case EP_STATE_RUNNING:
2521 break;
2522 default:
2523 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2524 /*
2525 * FIXME issue Configure Endpoint command to try to get the HC
2526 * back into a known state.
2527 */
2528 return -EINVAL;
2529 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002530
2531 while (1) {
2532 if (room_on_ring(xhci, ep_ring, num_trbs))
2533 break;
2534
2535 if (ep_ring == xhci->cmd_ring) {
2536 xhci_err(xhci, "Do not support expand command ring\n");
2537 return -ENOMEM;
2538 }
2539
Andiry Xu8dfec612012-03-05 17:49:37 +08002540 xhci_dbg(xhci, "ERROR no room on ep ring, "
2541 "try ring expansion\n");
2542 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2543 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2544 mem_flags)) {
2545 xhci_err(xhci, "Ring expansion failed\n");
2546 return -ENOMEM;
2547 }
2548 };
John Youn6c12db92010-05-10 15:33:00 -07002549
2550 if (enqueue_is_link_trb(ep_ring)) {
2551 struct xhci_ring *ring = ep_ring;
2552 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002553
John Youn6c12db92010-05-10 15:33:00 -07002554 next = ring->enqueue;
2555
2556 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002557 /* If we're not dealing with 0.95 hardware or isoc rings
2558 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002559 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002560 if (!xhci_link_trb_quirk(xhci) &&
2561 !(ring->type == TYPE_ISOC &&
2562 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002563 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002564 else
Matt Evans28ccd292011-03-29 13:40:46 +11002565 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002566
2567 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002568 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002569
2570 /* Toggle the cycle bit after the last ring segment. */
2571 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2572 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002573 }
2574 ring->enq_seg = ring->enq_seg->next;
2575 ring->enqueue = ring->enq_seg->trbs;
2576 next = ring->enqueue;
2577 }
2578 }
2579
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002580 return 0;
2581}
2582
Sarah Sharp23e3be12009-04-29 19:05:20 -07002583static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002584 struct xhci_virt_device *xdev,
2585 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002586 unsigned int stream_id,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002587 unsigned int num_trbs,
2588 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002589 unsigned int td_index,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002590 gfp_t mem_flags)
2591{
2592 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002593 struct urb_priv *urb_priv;
2594 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002595 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002596 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002597
2598 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2599 if (!ep_ring) {
2600 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2601 stream_id);
2602 return -EINVAL;
2603 }
2604
2605 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002606 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002607 num_trbs, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002608 if (ret)
2609 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002610
Andiry Xu8e51adc2010-07-22 15:23:31 -07002611 urb_priv = urb->hcpriv;
2612 td = urb_priv->td[td_index];
2613
2614 INIT_LIST_HEAD(&td->td_list);
2615 INIT_LIST_HEAD(&td->cancelled_td_list);
2616
2617 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002618 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002619 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002620 return ret;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002621 }
2622
Andiry Xu8e51adc2010-07-22 15:23:31 -07002623 td->urb = urb;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002624 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002625 list_add_tail(&td->td_list, &ep_ring->td_list);
2626 td->start_seg = ep_ring->enq_seg;
2627 td->first_trb = ep_ring->enqueue;
2628
2629 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07002630
2631 return 0;
2632}
2633
Sarah Sharp23e3be12009-04-29 19:05:20 -07002634static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002635{
2636 int num_sgs, num_trbs, running_total, temp, i;
2637 struct scatterlist *sg;
2638
2639 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002640 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002641 temp = urb->transfer_buffer_length;
2642
Sarah Sharp8a96c052009-04-27 19:59:19 -07002643 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002644 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002645 unsigned int len = sg_dma_len(sg);
2646
2647 /* Scatter gather list entries may cross 64KB boundaries */
2648 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002649 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002650 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002651 if (running_total != 0)
2652 num_trbs++;
2653
2654 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002655 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002656 num_trbs++;
2657 running_total += TRB_MAX_BUFF_SIZE;
2658 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002659 len = min_t(int, len, temp);
2660 temp -= len;
2661 if (temp == 0)
2662 break;
2663 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002664 return num_trbs;
2665}
2666
Sarah Sharp23e3be12009-04-29 19:05:20 -07002667static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002668{
2669 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08002670 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002671 "TRBs, %d left\n", __func__,
2672 urb->ep->desc.bEndpointAddress, num_trbs);
2673 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08002674 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002675 "queued %#x (%d), asked for %#x (%d)\n",
2676 __func__,
2677 urb->ep->desc.bEndpointAddress,
2678 running_total, running_total,
2679 urb->transfer_buffer_length,
2680 urb->transfer_buffer_length);
2681}
2682
Sarah Sharp23e3be12009-04-29 19:05:20 -07002683static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002684 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002685 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002686{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002687 /*
2688 * Pass all the TRBs to the hardware at once and make sure this write
2689 * isn't reordered.
2690 */
2691 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002692 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11002693 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08002694 else
Matt Evans28ccd292011-03-29 13:40:46 +11002695 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07002696 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002697}
2698
Sarah Sharp624defa2009-09-02 12:14:28 -07002699/*
2700 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2701 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2702 * (comprised of sg list entries) can take several service intervals to
2703 * transmit.
2704 */
2705int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2706 struct urb *urb, int slot_id, unsigned int ep_index)
2707{
2708 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2709 xhci->devs[slot_id]->out_ctx, ep_index);
2710 int xhci_interval;
2711 int ep_interval;
2712
Matt Evans28ccd292011-03-29 13:40:46 +11002713 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07002714 ep_interval = urb->interval;
2715 /* Convert to microframes */
2716 if (urb->dev->speed == USB_SPEED_LOW ||
2717 urb->dev->speed == USB_SPEED_FULL)
2718 ep_interval *= 8;
2719 /* FIXME change this to a warning and a suggestion to use the new API
2720 * to set the polling interval (once the API is added).
2721 */
2722 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08002723 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07002724 dev_dbg(&urb->dev->dev, "Driver uses different interval"
2725 " (%d microframe%s) than xHCI "
2726 "(%d microframe%s)\n",
2727 ep_interval,
2728 ep_interval == 1 ? "" : "s",
2729 xhci_interval,
2730 xhci_interval == 1 ? "" : "s");
2731 urb->interval = xhci_interval;
2732 /* Convert back to frames for LS/FS devices */
2733 if (urb->dev->speed == USB_SPEED_LOW ||
2734 urb->dev->speed == USB_SPEED_FULL)
2735 urb->interval /= 8;
2736 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03002737 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07002738}
2739
Sarah Sharp04dd9502009-11-11 10:28:30 -08002740/*
2741 * The TD size is the number of bytes remaining in the TD (including this TRB),
2742 * right shifted by 10.
2743 * It must fit in bits 21:17, so it can't be bigger than 31.
2744 */
2745static u32 xhci_td_remainder(unsigned int remainder)
2746{
2747 u32 max = (1 << (21 - 17 + 1)) - 1;
2748
2749 if ((remainder >> 10) >= max)
2750 return max << 17;
2751 else
2752 return (remainder >> 10) << 17;
2753}
2754
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002755/*
2756 * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
2757 * the TD (*not* including this TRB).
2758 *
2759 * Total TD packet count = total_packet_count =
2760 * roundup(TD size in bytes / wMaxPacketSize)
2761 *
2762 * Packets transferred up to and including this TRB = packets_transferred =
2763 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2764 *
2765 * TD size = total_packet_count - packets_transferred
2766 *
2767 * It must fit in bits 21:17, so it can't be bigger than 31.
2768 */
2769
2770static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
2771 unsigned int total_packet_count, struct urb *urb)
2772{
2773 int packets_transferred;
2774
Sarah Sharp48df4a62011-08-12 10:23:01 -07002775 /* One TRB with a zero-length data packet. */
2776 if (running_total == 0 && trb_buff_len == 0)
2777 return 0;
2778
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002779 /* All the TRB queueing functions don't count the current TRB in
2780 * running_total.
2781 */
2782 packets_transferred = (running_total + trb_buff_len) /
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002783 usb_endpoint_maxp(&urb->ep->desc);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002784
2785 return xhci_td_remainder(total_packet_count - packets_transferred);
2786}
2787
Sarah Sharp23e3be12009-04-29 19:05:20 -07002788static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002789 struct urb *urb, int slot_id, unsigned int ep_index)
2790{
2791 struct xhci_ring *ep_ring;
2792 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002793 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002794 struct xhci_td *td;
2795 struct scatterlist *sg;
2796 int num_sgs;
2797 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002798 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002799 bool first_trb;
2800 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002801 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002802
2803 struct xhci_generic_trb *start_trb;
2804 int start_cycle;
2805
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002806 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2807 if (!ep_ring)
2808 return -EINVAL;
2809
Sarah Sharp8a96c052009-04-27 19:59:19 -07002810 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01002811 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002812 total_packet_count = roundup(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002813 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002814
Sarah Sharp23e3be12009-04-29 19:05:20 -07002815 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002816 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002817 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002818 if (trb_buff_len < 0)
2819 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002820
2821 urb_priv = urb->hcpriv;
2822 td = urb_priv->td[0];
2823
Sarah Sharp8a96c052009-04-27 19:59:19 -07002824 /*
2825 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2826 * until we've finished creating all the other TRBs. The ring's cycle
2827 * state may change as we enqueue the other TRBs, so save it too.
2828 */
2829 start_trb = &ep_ring->enqueue->generic;
2830 start_cycle = ep_ring->cycle_state;
2831
2832 running_total = 0;
2833 /*
2834 * How much data is in the first TRB?
2835 *
2836 * There are three forces at work for TRB buffer pointers and lengths:
2837 * 1. We don't want to walk off the end of this sg-list entry buffer.
2838 * 2. The transfer length that the driver requested may be smaller than
2839 * the amount of memory allocated for this scatter-gather list.
2840 * 3. TRBs buffers can't cross 64KB boundaries.
2841 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002842 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002843 addr = (u64) sg_dma_address(sg);
2844 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08002845 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002846 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2847 if (trb_buff_len > urb->transfer_buffer_length)
2848 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002849
2850 first_trb = true;
2851 /* Queue the first TRB, even if it's zero-length */
2852 do {
2853 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002854 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08002855 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002856
2857 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002858 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002859 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002860 if (start_cycle == 0)
2861 field |= 0x1;
2862 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07002863 field |= ep_ring->cycle_state;
2864
2865 /* Chain all the TRBs together; clear the chain bit in the last
2866 * TRB to indicate it's the last TRB in the chain.
2867 */
2868 if (num_trbs > 1) {
2869 field |= TRB_CHAIN;
2870 } else {
2871 /* FIXME - add check for ZERO_PACKET flag before this */
2872 td->last_trb = ep_ring->enqueue;
2873 field |= TRB_IOC;
2874 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002875
2876 /* Only set interrupt on short packet for IN endpoints */
2877 if (usb_urb_dir_in(urb))
2878 field |= TRB_ISP;
2879
Sarah Sharp8a96c052009-04-27 19:59:19 -07002880 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002881 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002882 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
2883 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
2884 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2885 (unsigned int) addr + trb_buff_len);
2886 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002887
2888 /* Set the TRB length, TD size, and interrupter fields. */
2889 if (xhci->hci_version < 0x100) {
2890 remainder = xhci_td_remainder(
2891 urb->transfer_buffer_length -
2892 running_total);
2893 } else {
2894 remainder = xhci_v1_0_td_remainder(running_total,
2895 trb_buff_len, total_packet_count, urb);
2896 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002897 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002898 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002899 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002900
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002901 if (num_trbs > 1)
2902 more_trbs_coming = true;
2903 else
2904 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08002905 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07002906 lower_32_bits(addr),
2907 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002908 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002909 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002910 --num_trbs;
2911 running_total += trb_buff_len;
2912
2913 /* Calculate length for next transfer --
2914 * Are we done queueing all the TRBs for this sg entry?
2915 */
2916 this_sg_len -= trb_buff_len;
2917 if (this_sg_len == 0) {
2918 --num_sgs;
2919 if (num_sgs == 0)
2920 break;
2921 sg = sg_next(sg);
2922 addr = (u64) sg_dma_address(sg);
2923 this_sg_len = sg_dma_len(sg);
2924 } else {
2925 addr += trb_buff_len;
2926 }
2927
2928 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002929 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002930 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2931 if (running_total + trb_buff_len > urb->transfer_buffer_length)
2932 trb_buff_len =
2933 urb->transfer_buffer_length - running_total;
2934 } while (running_total < urb->transfer_buffer_length);
2935
2936 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002937 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002938 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002939 return 0;
2940}
2941
Sarah Sharpb10de142009-04-27 19:58:50 -07002942/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002943int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07002944 struct urb *urb, int slot_id, unsigned int ep_index)
2945{
2946 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002947 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07002948 struct xhci_td *td;
2949 int num_trbs;
2950 struct xhci_generic_trb *start_trb;
2951 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002952 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07002953 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002954 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07002955
2956 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002957 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07002958 u64 addr;
2959
Alan Sternff9c8952010-04-02 13:27:28 -04002960 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002961 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
2962
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002963 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2964 if (!ep_ring)
2965 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07002966
2967 num_trbs = 0;
2968 /* How much data is (potentially) left before the 64KB boundary? */
2969 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002970 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002971 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07002972
2973 /* If there's some data on this 64KB chunk, or we have to send a
2974 * zero-length transfer, we need at least one TRB
2975 */
2976 if (running_total != 0 || urb->transfer_buffer_length == 0)
2977 num_trbs++;
2978 /* How many more 64KB chunks to transfer, how many more TRBs? */
2979 while (running_total < urb->transfer_buffer_length) {
2980 num_trbs++;
2981 running_total += TRB_MAX_BUFF_SIZE;
2982 }
2983 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
2984
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002985 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2986 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002987 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07002988 if (ret < 0)
2989 return ret;
2990
Andiry Xu8e51adc2010-07-22 15:23:31 -07002991 urb_priv = urb->hcpriv;
2992 td = urb_priv->td[0];
2993
Sarah Sharpb10de142009-04-27 19:58:50 -07002994 /*
2995 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2996 * until we've finished creating all the other TRBs. The ring's cycle
2997 * state may change as we enqueue the other TRBs, so save it too.
2998 */
2999 start_trb = &ep_ring->enqueue->generic;
3000 start_cycle = ep_ring->cycle_state;
3001
3002 running_total = 0;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003003 total_packet_count = roundup(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003004 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003005 /* How much data is in the first TRB? */
3006 addr = (u64) urb->transfer_dma;
3007 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003008 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3009 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003010 trb_buff_len = urb->transfer_buffer_length;
3011
3012 first_trb = true;
3013
3014 /* Queue the first TRB, even if it's zero-length */
3015 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003016 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003017 field = 0;
3018
3019 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003020 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003021 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003022 if (start_cycle == 0)
3023 field |= 0x1;
3024 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003025 field |= ep_ring->cycle_state;
3026
3027 /* Chain all the TRBs together; clear the chain bit in the last
3028 * TRB to indicate it's the last TRB in the chain.
3029 */
3030 if (num_trbs > 1) {
3031 field |= TRB_CHAIN;
3032 } else {
3033 /* FIXME - add check for ZERO_PACKET flag before this */
3034 td->last_trb = ep_ring->enqueue;
3035 field |= TRB_IOC;
3036 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003037
3038 /* Only set interrupt on short packet for IN endpoints */
3039 if (usb_urb_dir_in(urb))
3040 field |= TRB_ISP;
3041
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003042 /* Set the TRB length, TD size, and interrupter fields. */
3043 if (xhci->hci_version < 0x100) {
3044 remainder = xhci_td_remainder(
3045 urb->transfer_buffer_length -
3046 running_total);
3047 } else {
3048 remainder = xhci_v1_0_td_remainder(running_total,
3049 trb_buff_len, total_packet_count, urb);
3050 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003051 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003052 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003053 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003054
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003055 if (num_trbs > 1)
3056 more_trbs_coming = true;
3057 else
3058 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003059 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003060 lower_32_bits(addr),
3061 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003062 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003063 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003064 --num_trbs;
3065 running_total += trb_buff_len;
3066
3067 /* Calculate length for next transfer */
3068 addr += trb_buff_len;
3069 trb_buff_len = urb->transfer_buffer_length - running_total;
3070 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3071 trb_buff_len = TRB_MAX_BUFF_SIZE;
3072 } while (running_total < urb->transfer_buffer_length);
3073
Sarah Sharp8a96c052009-04-27 19:59:19 -07003074 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003075 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003076 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003077 return 0;
3078}
3079
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003080/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003081int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003082 struct urb *urb, int slot_id, unsigned int ep_index)
3083{
3084 struct xhci_ring *ep_ring;
3085 int num_trbs;
3086 int ret;
3087 struct usb_ctrlrequest *setup;
3088 struct xhci_generic_trb *start_trb;
3089 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003090 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003091 struct urb_priv *urb_priv;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003092 struct xhci_td *td;
3093
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003094 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3095 if (!ep_ring)
3096 return -EINVAL;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003097
3098 /*
3099 * Need to copy setup packet into setup TRB, so we can't use the setup
3100 * DMA address.
3101 */
3102 if (!urb->setup_packet)
3103 return -EINVAL;
3104
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003105 /* 1 TRB for setup, 1 for status */
3106 num_trbs = 2;
3107 /*
3108 * Don't need to check if we need additional event data and normal TRBs,
3109 * since data in control transfers will never get bigger than 16MB
3110 * XXX: can we get a buffer that crosses 64KB boundaries?
3111 */
3112 if (urb->transfer_buffer_length > 0)
3113 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003114 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3115 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003116 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003117 if (ret < 0)
3118 return ret;
3119
Andiry Xu8e51adc2010-07-22 15:23:31 -07003120 urb_priv = urb->hcpriv;
3121 td = urb_priv->td[0];
3122
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003123 /*
3124 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3125 * until we've finished creating all the other TRBs. The ring's cycle
3126 * state may change as we enqueue the other TRBs, so save it too.
3127 */
3128 start_trb = &ep_ring->enqueue->generic;
3129 start_cycle = ep_ring->cycle_state;
3130
3131 /* Queue setup TRB - see section 6.4.1.2.1 */
3132 /* FIXME better way to translate setup_packet into two u32 fields? */
3133 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003134 field = 0;
3135 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3136 if (start_cycle == 0)
3137 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003138
3139 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3140 if (xhci->hci_version == 0x100) {
3141 if (urb->transfer_buffer_length > 0) {
3142 if (setup->bRequestType & USB_DIR_IN)
3143 field |= TRB_TX_TYPE(TRB_DATA_IN);
3144 else
3145 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3146 }
3147 }
3148
Andiry Xu3b72fca2012-03-05 17:49:32 +08003149 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003150 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3151 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3152 TRB_LEN(8) | TRB_INTR_TARGET(0),
3153 /* Immediate data in pointer */
3154 field);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003155
3156 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003157 /* Only set interrupt on short packet for IN endpoints */
3158 if (usb_urb_dir_in(urb))
3159 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3160 else
3161 field = TRB_TYPE(TRB_DATA);
3162
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003163 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003164 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003165 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003166 if (urb->transfer_buffer_length > 0) {
3167 if (setup->bRequestType & USB_DIR_IN)
3168 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003169 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003170 lower_32_bits(urb->transfer_dma),
3171 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003172 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003173 field | ep_ring->cycle_state);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003174 }
3175
3176 /* Save the DMA address of the last TRB in the TD */
3177 td->last_trb = ep_ring->enqueue;
3178
3179 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3180 /* If the device sent data, the status stage is an OUT transfer */
3181 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3182 field = 0;
3183 else
3184 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003185 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003186 0,
3187 0,
3188 TRB_INTR_TARGET(0),
3189 /* Event on completion */
3190 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3191
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003192 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003193 start_cycle, start_trb);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003194 return 0;
3195}
3196
Andiry Xu04e51902010-07-22 15:23:39 -07003197static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3198 struct urb *urb, int i)
3199{
3200 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003201 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003202
3203 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3204 td_len = urb->iso_frame_desc[i].length;
3205
Sarah Sharp48df4a62011-08-12 10:23:01 -07003206 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3207 TRB_MAX_BUFF_SIZE);
3208 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003209 num_trbs++;
3210
Andiry Xu04e51902010-07-22 15:23:39 -07003211 return num_trbs;
3212}
3213
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003214/*
3215 * The transfer burst count field of the isochronous TRB defines the number of
3216 * bursts that are required to move all packets in this TD. Only SuperSpeed
3217 * devices can burst up to bMaxBurst number of packets per service interval.
3218 * This field is zero based, meaning a value of zero in the field means one
3219 * burst. Basically, for everything but SuperSpeed devices, this field will be
3220 * zero. Only xHCI 1.0 host controllers support this field.
3221 */
3222static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3223 struct usb_device *udev,
3224 struct urb *urb, unsigned int total_packet_count)
3225{
3226 unsigned int max_burst;
3227
3228 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3229 return 0;
3230
3231 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3232 return roundup(total_packet_count, max_burst + 1) - 1;
3233}
3234
Sarah Sharpb61d3782011-04-19 17:43:33 -07003235/*
3236 * Returns the number of packets in the last "burst" of packets. This field is
3237 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3238 * the last burst packet count is equal to the total number of packets in the
3239 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3240 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3241 * contain 1 to (bMaxBurst + 1) packets.
3242 */
3243static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3244 struct usb_device *udev,
3245 struct urb *urb, unsigned int total_packet_count)
3246{
3247 unsigned int max_burst;
3248 unsigned int residue;
3249
3250 if (xhci->hci_version < 0x100)
3251 return 0;
3252
3253 switch (udev->speed) {
3254 case USB_SPEED_SUPER:
3255 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3256 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3257 residue = total_packet_count % (max_burst + 1);
3258 /* If residue is zero, the last burst contains (max_burst + 1)
3259 * number of packets, but the TLBPC field is zero-based.
3260 */
3261 if (residue == 0)
3262 return max_burst;
3263 return residue - 1;
3264 default:
3265 if (total_packet_count == 0)
3266 return 0;
3267 return total_packet_count - 1;
3268 }
3269}
3270
Andiry Xu04e51902010-07-22 15:23:39 -07003271/* This is for isoc transfer */
3272static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3273 struct urb *urb, int slot_id, unsigned int ep_index)
3274{
3275 struct xhci_ring *ep_ring;
3276 struct urb_priv *urb_priv;
3277 struct xhci_td *td;
3278 int num_tds, trbs_per_td;
3279 struct xhci_generic_trb *start_trb;
3280 bool first_trb;
3281 int start_cycle;
3282 u32 field, length_field;
3283 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3284 u64 start_addr, addr;
3285 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003286 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003287
3288 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3289
3290 num_tds = urb->number_of_packets;
3291 if (num_tds < 1) {
3292 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3293 return -EINVAL;
3294 }
3295
Andiry Xu04e51902010-07-22 15:23:39 -07003296 start_addr = (u64) urb->transfer_dma;
3297 start_trb = &ep_ring->enqueue->generic;
3298 start_cycle = ep_ring->cycle_state;
3299
Sarah Sharp522989a2011-07-29 12:44:32 -07003300 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003301 /* Queue the first TRB, even if it's zero-length */
3302 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003303 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003304 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003305 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003306
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003307 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003308 running_total = 0;
3309 addr = start_addr + urb->iso_frame_desc[i].offset;
3310 td_len = urb->iso_frame_desc[i].length;
3311 td_remain_len = td_len;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003312 total_packet_count = roundup(td_len,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003313 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003314 /* A zero-length transfer still involves at least one packet. */
3315 if (total_packet_count == 0)
3316 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003317 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3318 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003319 residue = xhci_get_last_burst_packet_count(xhci,
3320 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003321
3322 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3323
3324 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003325 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003326 if (ret < 0) {
3327 if (i == 0)
3328 return ret;
3329 goto cleanup;
3330 }
Andiry Xu04e51902010-07-22 15:23:39 -07003331
Andiry Xu04e51902010-07-22 15:23:39 -07003332 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003333 for (j = 0; j < trbs_per_td; j++) {
3334 u32 remainder = 0;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003335 field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003336
3337 if (first_trb) {
3338 /* Queue the isoc TRB */
3339 field |= TRB_TYPE(TRB_ISOC);
3340 /* Assume URB_ISO_ASAP is set */
3341 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003342 if (i == 0) {
3343 if (start_cycle == 0)
3344 field |= 0x1;
3345 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003346 field |= ep_ring->cycle_state;
3347 first_trb = false;
3348 } else {
3349 /* Queue other normal TRBs */
3350 field |= TRB_TYPE(TRB_NORMAL);
3351 field |= ep_ring->cycle_state;
3352 }
3353
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003354 /* Only set interrupt on short packet for IN EPs */
3355 if (usb_urb_dir_in(urb))
3356 field |= TRB_ISP;
3357
Andiry Xu04e51902010-07-22 15:23:39 -07003358 /* Chain all the TRBs together; clear the chain bit in
3359 * the last TRB to indicate it's the last TRB in the
3360 * chain.
3361 */
3362 if (j < trbs_per_td - 1) {
3363 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003364 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003365 } else {
3366 td->last_trb = ep_ring->enqueue;
3367 field |= TRB_IOC;
Andiry Xuad106f22011-05-05 18:14:02 +08003368 if (xhci->hci_version == 0x100) {
3369 /* Set BEI bit except for the last td */
3370 if (i < num_tds - 1)
3371 field |= TRB_BEI;
3372 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003373 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003374 }
3375
3376 /* Calculate TRB length */
3377 trb_buff_len = TRB_MAX_BUFF_SIZE -
3378 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3379 if (trb_buff_len > td_remain_len)
3380 trb_buff_len = td_remain_len;
3381
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003382 /* Set the TRB length, TD size, & interrupter fields. */
3383 if (xhci->hci_version < 0x100) {
3384 remainder = xhci_td_remainder(
3385 td_len - running_total);
3386 } else {
3387 remainder = xhci_v1_0_td_remainder(
3388 running_total, trb_buff_len,
3389 total_packet_count, urb);
3390 }
Andiry Xu04e51902010-07-22 15:23:39 -07003391 length_field = TRB_LEN(trb_buff_len) |
3392 remainder |
3393 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003394
Andiry Xu3b72fca2012-03-05 17:49:32 +08003395 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003396 lower_32_bits(addr),
3397 upper_32_bits(addr),
3398 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003399 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003400 running_total += trb_buff_len;
3401
3402 addr += trb_buff_len;
3403 td_remain_len -= trb_buff_len;
3404 }
3405
3406 /* Check TD length */
3407 if (running_total != td_len) {
3408 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003409 ret = -EINVAL;
3410 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003411 }
3412 }
3413
Andiry Xuc41136b2011-03-22 17:08:14 +08003414 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3415 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3416 usb_amd_quirk_pll_disable();
3417 }
3418 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3419
Andiry Xue1eab2e2011-01-04 16:30:39 -08003420 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3421 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003422 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003423cleanup:
3424 /* Clean up a partially enqueued isoc transfer. */
3425
3426 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003427 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003428
3429 /* Use the first TD as a temporary variable to turn the TDs we've queued
3430 * into No-ops with a software-owned cycle bit. That way the hardware
3431 * won't accidentally start executing bogus TDs when we partially
3432 * overwrite them. td->first_trb and td->start_seg are already set.
3433 */
3434 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3435 /* Every TRB except the first & last will have its cycle bit flipped. */
3436 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3437
3438 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3439 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3440 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3441 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003442 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003443 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3444 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003445}
3446
3447/*
3448 * Check transfer ring to guarantee there is enough room for the urb.
3449 * Update ISO URB start_frame and interval.
3450 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3451 * update the urb->start_frame by now.
3452 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3453 */
3454int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3455 struct urb *urb, int slot_id, unsigned int ep_index)
3456{
3457 struct xhci_virt_device *xdev;
3458 struct xhci_ring *ep_ring;
3459 struct xhci_ep_ctx *ep_ctx;
3460 int start_frame;
3461 int xhci_interval;
3462 int ep_interval;
3463 int num_tds, num_trbs, i;
3464 int ret;
3465
3466 xdev = xhci->devs[slot_id];
3467 ep_ring = xdev->eps[ep_index].ring;
3468 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3469
3470 num_trbs = 0;
3471 num_tds = urb->number_of_packets;
3472 for (i = 0; i < num_tds; i++)
3473 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3474
3475 /* Check the ring to guarantee there is enough room for the whole urb.
3476 * Do not insert any td of the urb to the ring if the check failed.
3477 */
Matt Evans28ccd292011-03-29 13:40:46 +11003478 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003479 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003480 if (ret)
3481 return ret;
3482
3483 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3484 start_frame &= 0x3fff;
3485
3486 urb->start_frame = start_frame;
3487 if (urb->dev->speed == USB_SPEED_LOW ||
3488 urb->dev->speed == USB_SPEED_FULL)
3489 urb->start_frame >>= 3;
3490
Matt Evans28ccd292011-03-29 13:40:46 +11003491 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003492 ep_interval = urb->interval;
3493 /* Convert to microframes */
3494 if (urb->dev->speed == USB_SPEED_LOW ||
3495 urb->dev->speed == USB_SPEED_FULL)
3496 ep_interval *= 8;
3497 /* FIXME change this to a warning and a suggestion to use the new API
3498 * to set the polling interval (once the API is added).
3499 */
3500 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003501 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003502 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3503 " (%d microframe%s) than xHCI "
3504 "(%d microframe%s)\n",
3505 ep_interval,
3506 ep_interval == 1 ? "" : "s",
3507 xhci_interval,
3508 xhci_interval == 1 ? "" : "s");
3509 urb->interval = xhci_interval;
3510 /* Convert back to frames for LS/FS devices */
3511 if (urb->dev->speed == USB_SPEED_LOW ||
3512 urb->dev->speed == USB_SPEED_FULL)
3513 urb->interval /= 8;
3514 }
Andiry Xub008df62012-03-05 17:49:34 +08003515 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3516
Dan Carpenter3fc82062012-03-28 10:30:26 +03003517 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003518}
3519
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07003520/**** Command Ring Operations ****/
3521
Sarah Sharp913a8a32009-09-04 10:53:13 -07003522/* Generic function for queueing a command TRB on the command ring.
3523 * Check to make sure there's room on the command ring for one command TRB.
3524 * Also check that there's room reserved for commands that must not fail.
3525 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3526 * then only check for the number of reserved spots.
3527 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3528 * because the command event handler may want to resubmit a failed command.
3529 */
3530static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3531 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003532{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003533 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003534 int ret;
3535
Sarah Sharp913a8a32009-09-04 10:53:13 -07003536 if (!command_must_succeed)
3537 reserved_trbs++;
3538
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003539 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003540 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003541 if (ret < 0) {
3542 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003543 if (command_must_succeed)
3544 xhci_err(xhci, "ERR: Reserved TRB counting for "
3545 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003546 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003547 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003548 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3549 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003550 return 0;
3551}
3552
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003553/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003554int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003555{
3556 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003557 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003558}
3559
3560/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003561int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3562 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003563{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003564 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3565 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003566 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3567 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003568}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003569
Sarah Sharp02386342010-05-24 13:25:28 -07003570int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3571 u32 field1, u32 field2, u32 field3, u32 field4)
3572{
3573 return queue_command(xhci, field1, field2, field3, field4, false);
3574}
3575
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003576/* Queue a reset device command TRB */
3577int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3578{
3579 return queue_command(xhci, 0, 0, 0,
3580 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3581 false);
3582}
3583
Sarah Sharpf94e01862009-04-27 19:58:38 -07003584/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003585int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003586 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003587{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003588 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3589 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003590 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3591 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003592}
Sarah Sharpae636742009-04-29 19:02:31 -07003593
Sarah Sharpf2217e82009-08-07 14:04:43 -07003594/* Queue an evaluate context command TRB */
3595int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3596 u32 slot_id)
3597{
3598 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3599 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003600 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3601 false);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003602}
3603
Andiry Xube88fe42010-10-14 07:22:57 -07003604/*
3605 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3606 * activity on an endpoint that is about to be suspended.
3607 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003608int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003609 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003610{
3611 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3612 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3613 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003614 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003615
3616 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003617 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003618}
3619
3620/* Set Transfer Ring Dequeue Pointer command.
3621 * This should not be used for endpoints that have streams enabled.
3622 */
3623static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003624 unsigned int ep_index, unsigned int stream_id,
3625 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003626 union xhci_trb *deq_ptr, u32 cycle_state)
3627{
3628 dma_addr_t addr;
3629 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3630 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003631 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003632 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003633 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003634
Sarah Sharp23e3be12009-04-29 19:05:20 -07003635 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003636 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003637 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003638 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3639 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003640 return 0;
3641 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003642 ep = &xhci->devs[slot_id]->eps[ep_index];
3643 if ((ep->ep_state & SET_DEQ_PENDING)) {
3644 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3645 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3646 return 0;
3647 }
3648 ep->queued_deq_seg = deq_seg;
3649 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003650 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003651 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003652 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003653}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003654
3655int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3656 unsigned int ep_index)
3657{
3658 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3659 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3660 u32 type = TRB_TYPE(TRB_RESET_EP);
3661
Sarah Sharp913a8a32009-09-04 10:53:13 -07003662 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3663 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003664}