blob: ace7269b89fbdec819fa6a0825d01be1f73a75ed [file] [log] [blame]
Ben Skeggsa11c3192010-08-27 10:00:25 +10001/*
2 * Copyright 2010 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25#ifndef __NOUVEAU_VM_H__
26#define __NOUVEAU_VM_H__
27
28#include "drmP.h"
29
30#include "nouveau_drv.h"
31#include "nouveau_mm.h"
32
33struct nouveau_vm_pgt {
Ben Skeggs3ee01282010-12-15 11:04:39 +100034 struct nouveau_gpuobj *obj[2];
35 u32 refcount[2];
Ben Skeggsa11c3192010-08-27 10:00:25 +100036};
37
38struct nouveau_vm_pgd {
39 struct list_head head;
40 struct nouveau_gpuobj *obj;
41};
42
43struct nouveau_vma {
44 struct nouveau_vm *vm;
45 struct nouveau_mm_node *node;
46 u64 offset;
47 u32 access;
48};
49
50struct nouveau_vm {
51 struct drm_device *dev;
52 struct nouveau_mm *mm;
53 int refcount;
54
55 struct list_head pgd_list;
56 atomic_t pgraph_refs;
57 atomic_t pcrypt_refs;
58
59 struct nouveau_vm_pgt *pgt;
60 u32 fpde;
61 u32 lpde;
62
63 u32 pgt_bits;
64 u8 spg_shift;
65 u8 lpg_shift;
66
Ben Skeggs3ee01282010-12-15 11:04:39 +100067 void (*map_pgt)(struct nouveau_gpuobj *pgd, u32 pde,
68 struct nouveau_gpuobj *pgt[2]);
Ben Skeggsa11c3192010-08-27 10:00:25 +100069 void (*map)(struct nouveau_vma *, struct nouveau_gpuobj *,
Ben Skeggsd5f42392011-02-10 12:22:52 +100070 struct nouveau_mem *, u32 pte, u32 cnt, u64 phys);
Ben Skeggsa11c3192010-08-27 10:00:25 +100071 void (*map_sg)(struct nouveau_vma *, struct nouveau_gpuobj *,
72 u32 pte, dma_addr_t *, u32 cnt);
73 void (*unmap)(struct nouveau_gpuobj *pgt, u32 pte, u32 cnt);
74 void (*flush)(struct nouveau_vm *);
75};
76
77/* nouveau_vm.c */
78int nouveau_vm_new(struct drm_device *, u64 offset, u64 length, u64 mm_offset,
Ben Skeggsa11c3192010-08-27 10:00:25 +100079 struct nouveau_vm **);
80int nouveau_vm_ref(struct nouveau_vm *, struct nouveau_vm **,
81 struct nouveau_gpuobj *pgd);
82int nouveau_vm_get(struct nouveau_vm *, u64 size, u32 page_shift,
83 u32 access, struct nouveau_vma *);
84void nouveau_vm_put(struct nouveau_vma *);
Ben Skeggsd5f42392011-02-10 12:22:52 +100085void nouveau_vm_map(struct nouveau_vma *, struct nouveau_mem *);
86void nouveau_vm_map_at(struct nouveau_vma *, u64 offset, struct nouveau_mem *);
Ben Skeggsa11c3192010-08-27 10:00:25 +100087void nouveau_vm_unmap(struct nouveau_vma *);
88void nouveau_vm_unmap_at(struct nouveau_vma *, u64 offset, u64 length);
89void nouveau_vm_map_sg(struct nouveau_vma *, u64 offset, u64 length,
90 dma_addr_t *);
91
92/* nv50_vm.c */
Ben Skeggs3ee01282010-12-15 11:04:39 +100093void nv50_vm_map_pgt(struct nouveau_gpuobj *pgd, u32 pde,
94 struct nouveau_gpuobj *pgt[2]);
Ben Skeggsa11c3192010-08-27 10:00:25 +100095void nv50_vm_map(struct nouveau_vma *, struct nouveau_gpuobj *,
Ben Skeggsd5f42392011-02-10 12:22:52 +100096 struct nouveau_mem *, u32 pte, u32 cnt, u64 phys);
Ben Skeggsa11c3192010-08-27 10:00:25 +100097void nv50_vm_map_sg(struct nouveau_vma *, struct nouveau_gpuobj *,
98 u32 pte, dma_addr_t *, u32 cnt);
99void nv50_vm_unmap(struct nouveau_gpuobj *, u32 pte, u32 cnt);
100void nv50_vm_flush(struct nouveau_vm *);
101void nv50_vm_flush_engine(struct drm_device *, int engine);
102
Ben Skeggs4c74eb72010-11-10 14:10:04 +1000103/* nvc0_vm.c */
104void nvc0_vm_map_pgt(struct nouveau_gpuobj *pgd, u32 pde,
105 struct nouveau_gpuobj *pgt[2]);
106void nvc0_vm_map(struct nouveau_vma *, struct nouveau_gpuobj *,
Ben Skeggsd5f42392011-02-10 12:22:52 +1000107 struct nouveau_mem *, u32 pte, u32 cnt, u64 phys);
Ben Skeggs4c74eb72010-11-10 14:10:04 +1000108void nvc0_vm_map_sg(struct nouveau_vma *, struct nouveau_gpuobj *,
109 u32 pte, dma_addr_t *, u32 cnt);
110void nvc0_vm_unmap(struct nouveau_gpuobj *, u32 pte, u32 cnt);
111void nvc0_vm_flush(struct nouveau_vm *);
112
Ben Skeggsa11c3192010-08-27 10:00:25 +1000113#endif