blob: 54b10d4c990a8220c1eb3305365677549bc9c67b [file] [log] [blame]
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
Anish Bhattce100b8b2014-06-19 21:37:15 -07004 * Copyright (c) 2003-2014 Chelsio Communications, Inc. All rights reserved.
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00005 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#ifndef __CXGB4_H__
36#define __CXGB4_H__
37
Vipul Pandyadca4fae2012-12-10 09:30:53 +000038#include "t4_hw.h"
39
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000040#include <linux/bitops.h>
41#include <linux/cache.h>
42#include <linux/interrupt.h>
43#include <linux/list.h>
44#include <linux/netdevice.h>
45#include <linux/pci.h>
46#include <linux/spinlock.h>
47#include <linux/timer.h>
David S. Millerc0b8b992012-10-03 20:50:08 -040048#include <linux/vmalloc.h>
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000049#include <asm/io.h>
50#include "cxgb4_uld.h"
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000051
Hariprasad Shenai16e47622013-12-03 17:05:58 +053052#define T4FW_VERSION_MAJOR 0x01
Hariprasad Shenai6c5caae2014-08-07 14:38:51 +053053#define T4FW_VERSION_MINOR 0x0B
54#define T4FW_VERSION_MICRO 0x1B
Hariprasad Shenai16e47622013-12-03 17:05:58 +053055#define T4FW_VERSION_BUILD 0x00
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000056
Hariprasad Shenai16e47622013-12-03 17:05:58 +053057#define T5FW_VERSION_MAJOR 0x01
Hariprasad Shenai6c5caae2014-08-07 14:38:51 +053058#define T5FW_VERSION_MINOR 0x0B
59#define T5FW_VERSION_MICRO 0x1B
Hariprasad Shenai16e47622013-12-03 17:05:58 +053060#define T5FW_VERSION_BUILD 0x00
Santosh Rastapur2422d9a2013-03-14 05:08:48 +000061
Vipul Pandya3069ee92012-05-18 15:29:26 +053062#define CH_WARN(adap, fmt, ...) dev_warn(adap->pdev_dev, fmt, ## __VA_ARGS__)
63
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000064enum {
65 MAX_NPORTS = 4, /* max # of ports */
Dimitris Michailidis47d54d62010-04-27 12:24:16 +000066 SERNUM_LEN = 24, /* Serial # length */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000067 EC_LEN = 16, /* E/C length */
68 ID_LEN = 16, /* ID length */
Kumar Sanghvia94cd702014-02-18 17:56:09 +053069 PN_LEN = 16, /* Part Number length */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000070};
71
72enum {
73 MEM_EDC0,
74 MEM_EDC1,
Santosh Rastapur2422d9a2013-03-14 05:08:48 +000075 MEM_MC,
76 MEM_MC0 = MEM_MC,
77 MEM_MC1
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000078};
79
Vipul Pandya3069ee92012-05-18 15:29:26 +053080enum {
Vipul Pandya3eb4afb2012-09-26 02:39:36 +000081 MEMWIN0_APERTURE = 2048,
82 MEMWIN0_BASE = 0x1b800,
Vipul Pandya3069ee92012-05-18 15:29:26 +053083 MEMWIN1_APERTURE = 32768,
84 MEMWIN1_BASE = 0x28000,
Santosh Rastapur2422d9a2013-03-14 05:08:48 +000085 MEMWIN1_BASE_T5 = 0x52000,
Vipul Pandya3eb4afb2012-09-26 02:39:36 +000086 MEMWIN2_APERTURE = 65536,
87 MEMWIN2_BASE = 0x30000,
Hariprasad Shenai0abfd152014-06-27 19:23:48 +053088 MEMWIN2_APERTURE_T5 = 131072,
89 MEMWIN2_BASE_T5 = 0x60000,
Vipul Pandya3069ee92012-05-18 15:29:26 +053090};
91
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +000092enum dev_master {
93 MASTER_CANT,
94 MASTER_MAY,
95 MASTER_MUST
96};
97
98enum dev_state {
99 DEV_STATE_UNINIT,
100 DEV_STATE_INIT,
101 DEV_STATE_ERR
102};
103
104enum {
105 PAUSE_RX = 1 << 0,
106 PAUSE_TX = 1 << 1,
107 PAUSE_AUTONEG = 1 << 2
108};
109
110struct port_stats {
111 u64 tx_octets; /* total # of octets in good frames */
112 u64 tx_frames; /* all good frames */
113 u64 tx_bcast_frames; /* all broadcast frames */
114 u64 tx_mcast_frames; /* all multicast frames */
115 u64 tx_ucast_frames; /* all unicast frames */
116 u64 tx_error_frames; /* all error frames */
117
118 u64 tx_frames_64; /* # of Tx frames in a particular range */
119 u64 tx_frames_65_127;
120 u64 tx_frames_128_255;
121 u64 tx_frames_256_511;
122 u64 tx_frames_512_1023;
123 u64 tx_frames_1024_1518;
124 u64 tx_frames_1519_max;
125
126 u64 tx_drop; /* # of dropped Tx frames */
127 u64 tx_pause; /* # of transmitted pause frames */
128 u64 tx_ppp0; /* # of transmitted PPP prio 0 frames */
129 u64 tx_ppp1; /* # of transmitted PPP prio 1 frames */
130 u64 tx_ppp2; /* # of transmitted PPP prio 2 frames */
131 u64 tx_ppp3; /* # of transmitted PPP prio 3 frames */
132 u64 tx_ppp4; /* # of transmitted PPP prio 4 frames */
133 u64 tx_ppp5; /* # of transmitted PPP prio 5 frames */
134 u64 tx_ppp6; /* # of transmitted PPP prio 6 frames */
135 u64 tx_ppp7; /* # of transmitted PPP prio 7 frames */
136
137 u64 rx_octets; /* total # of octets in good frames */
138 u64 rx_frames; /* all good frames */
139 u64 rx_bcast_frames; /* all broadcast frames */
140 u64 rx_mcast_frames; /* all multicast frames */
141 u64 rx_ucast_frames; /* all unicast frames */
142 u64 rx_too_long; /* # of frames exceeding MTU */
143 u64 rx_jabber; /* # of jabber frames */
144 u64 rx_fcs_err; /* # of received frames with bad FCS */
145 u64 rx_len_err; /* # of received frames with length error */
146 u64 rx_symbol_err; /* symbol errors */
147 u64 rx_runt; /* # of short frames */
148
149 u64 rx_frames_64; /* # of Rx frames in a particular range */
150 u64 rx_frames_65_127;
151 u64 rx_frames_128_255;
152 u64 rx_frames_256_511;
153 u64 rx_frames_512_1023;
154 u64 rx_frames_1024_1518;
155 u64 rx_frames_1519_max;
156
157 u64 rx_pause; /* # of received pause frames */
158 u64 rx_ppp0; /* # of received PPP prio 0 frames */
159 u64 rx_ppp1; /* # of received PPP prio 1 frames */
160 u64 rx_ppp2; /* # of received PPP prio 2 frames */
161 u64 rx_ppp3; /* # of received PPP prio 3 frames */
162 u64 rx_ppp4; /* # of received PPP prio 4 frames */
163 u64 rx_ppp5; /* # of received PPP prio 5 frames */
164 u64 rx_ppp6; /* # of received PPP prio 6 frames */
165 u64 rx_ppp7; /* # of received PPP prio 7 frames */
166
167 u64 rx_ovflow0; /* drops due to buffer-group 0 overflows */
168 u64 rx_ovflow1; /* drops due to buffer-group 1 overflows */
169 u64 rx_ovflow2; /* drops due to buffer-group 2 overflows */
170 u64 rx_ovflow3; /* drops due to buffer-group 3 overflows */
171 u64 rx_trunc0; /* buffer-group 0 truncated packets */
172 u64 rx_trunc1; /* buffer-group 1 truncated packets */
173 u64 rx_trunc2; /* buffer-group 2 truncated packets */
174 u64 rx_trunc3; /* buffer-group 3 truncated packets */
175};
176
177struct lb_port_stats {
178 u64 octets;
179 u64 frames;
180 u64 bcast_frames;
181 u64 mcast_frames;
182 u64 ucast_frames;
183 u64 error_frames;
184
185 u64 frames_64;
186 u64 frames_65_127;
187 u64 frames_128_255;
188 u64 frames_256_511;
189 u64 frames_512_1023;
190 u64 frames_1024_1518;
191 u64 frames_1519_max;
192
193 u64 drop;
194
195 u64 ovflow0;
196 u64 ovflow1;
197 u64 ovflow2;
198 u64 ovflow3;
199 u64 trunc0;
200 u64 trunc1;
201 u64 trunc2;
202 u64 trunc3;
203};
204
205struct tp_tcp_stats {
206 u32 tcpOutRsts;
207 u64 tcpInSegs;
208 u64 tcpOutSegs;
209 u64 tcpRetransSegs;
210};
211
212struct tp_err_stats {
213 u32 macInErrs[4];
214 u32 hdrInErrs[4];
215 u32 tcpInErrs[4];
216 u32 tnlCongDrops[4];
217 u32 ofldChanDrops[4];
218 u32 tnlTxDrops[4];
219 u32 ofldVlanDrops[4];
220 u32 tcp6InErrs[4];
221 u32 ofldNoNeigh;
222 u32 ofldCongDefer;
223};
224
225struct tp_params {
226 unsigned int ntxchan; /* # of Tx channels */
227 unsigned int tre; /* log2 of core clocks per TP tick */
Vipul Pandyadca4fae2012-12-10 09:30:53 +0000228 unsigned short tx_modq_map; /* TX modulation scheduler queue to */
229 /* channel map */
Vipul Pandya636f9d32012-09-26 02:39:39 +0000230
231 uint32_t dack_re; /* DACK timer resolution */
232 unsigned short tx_modq[NCHAN]; /* channel to modulation queue map */
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +0530233
234 u32 vlan_pri_map; /* cached TP_VLAN_PRI_MAP */
235 u32 ingress_config; /* cached TP_INGRESS_CONFIG */
236
237 /* TP_VLAN_PRI_MAP Compressed Filter Tuple field offsets. This is a
238 * subset of the set of fields which may be present in the Compressed
239 * Filter Tuple portion of filters and TCP TCB connections. The
240 * fields which are present are controlled by the TP_VLAN_PRI_MAP.
241 * Since a variable number of fields may or may not be present, their
242 * shifted field positions within the Compressed Filter Tuple may
243 * vary, or not even be present if the field isn't selected in
244 * TP_VLAN_PRI_MAP. Since some of these fields are needed in various
245 * places we store their offsets here, or a -1 if the field isn't
246 * present.
247 */
248 int vlan_shift;
249 int vnic_shift;
250 int port_shift;
251 int protocol_shift;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000252};
253
254struct vpd_params {
255 unsigned int cclk;
256 u8 ec[EC_LEN + 1];
257 u8 sn[SERNUM_LEN + 1];
258 u8 id[ID_LEN + 1];
Kumar Sanghvia94cd702014-02-18 17:56:09 +0530259 u8 pn[PN_LEN + 1];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000260};
261
262struct pci_params {
263 unsigned char speed;
264 unsigned char width;
265};
266
Hariprasad Shenaid14807d2013-12-03 17:05:56 +0530267#define CHELSIO_CHIP_CODE(version, revision) (((version) << 4) | (revision))
268#define CHELSIO_CHIP_FPGA 0x100
269#define CHELSIO_CHIP_VERSION(code) (((code) >> 4) & 0xf)
270#define CHELSIO_CHIP_RELEASE(code) ((code) & 0xf)
271
272#define CHELSIO_T4 0x4
273#define CHELSIO_T5 0x5
274
275enum chip_type {
276 T4_A1 = CHELSIO_CHIP_CODE(CHELSIO_T4, 1),
277 T4_A2 = CHELSIO_CHIP_CODE(CHELSIO_T4, 2),
278 T4_FIRST_REV = T4_A1,
279 T4_LAST_REV = T4_A2,
280
281 T5_A0 = CHELSIO_CHIP_CODE(CHELSIO_T5, 0),
282 T5_A1 = CHELSIO_CHIP_CODE(CHELSIO_T5, 1),
283 T5_FIRST_REV = T5_A0,
284 T5_LAST_REV = T5_A1,
285};
286
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000287struct adapter_params {
288 struct tp_params tp;
289 struct vpd_params vpd;
290 struct pci_params pci;
291
Dimitris Michailidis900a6592010-06-18 10:05:27 +0000292 unsigned int sf_size; /* serial flash size in bytes */
293 unsigned int sf_nsec; /* # of flash sectors */
294 unsigned int sf_fw_start; /* start of FW image in flash */
295
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000296 unsigned int fw_vers;
297 unsigned int tp_vers;
298 u8 api_vers[7];
299
300 unsigned short mtus[NMTUS];
301 unsigned short a_wnd[NCCTRL_WIN];
302 unsigned short b_wnd[NCCTRL_WIN];
303
304 unsigned char nports; /* # of ethernet ports */
305 unsigned char portvec;
Hariprasad Shenaid14807d2013-12-03 17:05:56 +0530306 enum chip_type chip; /* chip code */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000307 unsigned char offload;
308
Vipul Pandya9a4da2c2012-10-19 02:09:53 +0000309 unsigned char bypass;
310
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000311 unsigned int ofldq_wr_cred;
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +0530312 bool ulptx_memwrite_dsgl; /* use of T5 DSGL allowed */
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +0530313
314 unsigned int max_ordird_qp; /* Max read depth per RDMA QP */
315 unsigned int max_ird_adapter; /* Max read depth per adapter */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000316};
317
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530318#include "t4fw_api.h"
319
320#define FW_VERSION(chip) ( \
321 FW_HDR_FW_VER_MAJOR_GET(chip##FW_VERSION_MAJOR) | \
322 FW_HDR_FW_VER_MINOR_GET(chip##FW_VERSION_MINOR) | \
323 FW_HDR_FW_VER_MICRO_GET(chip##FW_VERSION_MICRO) | \
324 FW_HDR_FW_VER_BUILD_GET(chip##FW_VERSION_BUILD))
325#define FW_INTFVER(chip, intf) (FW_HDR_INTFVER_##intf)
326
327struct fw_info {
328 u8 chip;
329 char *fs_name;
330 char *fw_mod_name;
331 struct fw_hdr fw_hdr;
332};
333
334
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000335struct trace_params {
336 u32 data[TRACE_LEN / 4];
337 u32 mask[TRACE_LEN / 4];
338 unsigned short snap_len;
339 unsigned short min_len;
340 unsigned char skip_ofst;
341 unsigned char skip_len;
342 unsigned char invert;
343 unsigned char port;
344};
345
346struct link_config {
347 unsigned short supported; /* link capabilities */
348 unsigned short advertising; /* advertised capabilities */
349 unsigned short requested_speed; /* speed user has requested */
350 unsigned short speed; /* actual link speed */
351 unsigned char requested_fc; /* flow control user has requested */
352 unsigned char fc; /* actual link flow control */
353 unsigned char autoneg; /* autonegotiating? */
354 unsigned char link_ok; /* link up? */
355};
356
357#define FW_LEN16(fw_struct) FW_CMD_LEN16(sizeof(fw_struct) / 16)
358
359enum {
360 MAX_ETH_QSETS = 32, /* # of Ethernet Tx/Rx queue sets */
361 MAX_OFLD_QSETS = 16, /* # of offload Tx/Rx queue sets */
362 MAX_CTRL_QUEUES = NCHAN, /* # of control Tx queues */
363 MAX_RDMA_QUEUES = NCHAN, /* # of streaming RDMA Rx queues */
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530364 MAX_RDMA_CIQS = NCHAN, /* # of RDMA concentrator IQs */
365 MAX_ISCSI_QUEUES = NCHAN, /* # of streaming iSCSI Rx queues */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000366};
367
368enum {
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530369 INGQ_EXTRAS = 2, /* firmware event queue and */
370 /* forwarded interrupts */
371 MAX_EGRQ = MAX_ETH_QSETS*2 + MAX_OFLD_QSETS*2
372 + MAX_CTRL_QUEUES + MAX_RDMA_QUEUES + MAX_ISCSI_QUEUES,
373 MAX_INGQ = MAX_ETH_QSETS + MAX_OFLD_QSETS + MAX_RDMA_QUEUES
374 + MAX_RDMA_CIQS + MAX_ISCSI_QUEUES + INGQ_EXTRAS,
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000375};
376
377struct adapter;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000378struct sge_rspq;
379
Anish Bhatt688848b2014-06-19 21:37:13 -0700380#include "cxgb4_dcb.h"
381
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000382struct port_info {
383 struct adapter *adapter;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000384 u16 viid;
385 s16 xact_addr_filt; /* index of exact MAC address filter */
386 u16 rss_size; /* size of VI's RSS table slice */
387 s8 mdio_addr;
388 u8 port_type;
389 u8 mod_type;
390 u8 port_id;
391 u8 tx_chan;
392 u8 lport; /* associated offload logical port */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000393 u8 nqsets; /* # of qsets */
394 u8 first_qset; /* index of first qset */
Dimitris Michailidisf7965642010-07-11 12:01:18 +0000395 u8 rss_mode;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000396 struct link_config link_cfg;
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000397 u16 *rss;
Anish Bhatt688848b2014-06-19 21:37:13 -0700398#ifdef CONFIG_CHELSIO_T4_DCB
399 struct port_dcb_info dcb; /* Data Center Bridging support */
400#endif
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000401};
402
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000403struct dentry;
404struct work_struct;
405
406enum { /* adapter flags */
407 FULL_INIT_DONE = (1 << 0),
Gavin Shan144be3d2014-01-23 12:27:34 +0800408 DEV_ENABLED = (1 << 1),
409 USING_MSI = (1 << 2),
410 USING_MSIX = (1 << 3),
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000411 FW_OK = (1 << 4),
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000412 RSS_TNLALLLOOKUP = (1 << 5),
Vipul Pandya52367a72012-09-26 02:39:38 +0000413 USING_SOFT_PARAMS = (1 << 6),
414 MASTER_PF = (1 << 7),
415 FW_OFLD_CONN = (1 << 9),
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000416};
417
418struct rx_sw_desc;
419
420struct sge_fl { /* SGE free-buffer queue state */
421 unsigned int avail; /* # of available Rx buffers */
422 unsigned int pend_cred; /* new buffers since last FL DB ring */
423 unsigned int cidx; /* consumer index */
424 unsigned int pidx; /* producer index */
425 unsigned long alloc_failed; /* # of times buffer allocation failed */
426 unsigned long large_alloc_failed;
427 unsigned long starving;
428 /* RO fields */
429 unsigned int cntxt_id; /* SGE context id for the free list */
430 unsigned int size; /* capacity of free list */
431 struct rx_sw_desc *sdesc; /* address of SW Rx descriptor ring */
432 __be64 *desc; /* address of HW Rx descriptor ring */
433 dma_addr_t addr; /* bus address of HW ring start */
Hariprasad Shenaid63a6dc2014-09-26 00:23:52 +0530434 u64 udb; /* BAR2 offset of User Doorbell area */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000435};
436
437/* A packet gather list */
438struct pkt_gl {
Ian Campbelle91b0f22011-10-19 23:01:46 +0000439 struct page_frag frags[MAX_SKB_FRAGS];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000440 void *va; /* virtual address of first byte */
441 unsigned int nfrags; /* # of fragments */
442 unsigned int tot_len; /* total length of fragments */
443};
444
445typedef int (*rspq_handler_t)(struct sge_rspq *q, const __be64 *rsp,
446 const struct pkt_gl *gl);
447
448struct sge_rspq { /* state for an SGE response queue */
449 struct napi_struct napi;
450 const __be64 *cur_desc; /* current descriptor in queue */
451 unsigned int cidx; /* consumer index */
452 u8 gen; /* current generation bit */
453 u8 intr_params; /* interrupt holdoff parameters */
454 u8 next_intr_params; /* holdoff params for next interrupt */
455 u8 pktcnt_idx; /* interrupt packet threshold */
456 u8 uld; /* ULD handling this queue */
457 u8 idx; /* queue index within its group */
458 int offset; /* offset into current Rx buffer */
459 u16 cntxt_id; /* SGE context id for the response q */
460 u16 abs_id; /* absolute SGE id for the response q */
461 __be64 *desc; /* address of HW response ring */
462 dma_addr_t phys_addr; /* physical address of the ring */
Hariprasad Shenaid63a6dc2014-09-26 00:23:52 +0530463 u64 udb; /* BAR2 offset of User Doorbell area */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000464 unsigned int iqe_len; /* entry size */
465 unsigned int size; /* capacity of response queue */
466 struct adapter *adap;
467 struct net_device *netdev; /* associated net device */
468 rspq_handler_t handler;
469};
470
471struct sge_eth_stats { /* Ethernet queue statistics */
472 unsigned long pkts; /* # of ethernet packets */
473 unsigned long lro_pkts; /* # of LRO super packets */
474 unsigned long lro_merged; /* # of wire packets merged by LRO */
475 unsigned long rx_cso; /* # of Rx checksum offloads */
476 unsigned long vlan_ex; /* # of Rx VLAN extractions */
477 unsigned long rx_drops; /* # of packets dropped due to no mem */
478};
479
480struct sge_eth_rxq { /* SW Ethernet Rx queue */
481 struct sge_rspq rspq;
482 struct sge_fl fl;
483 struct sge_eth_stats stats;
484} ____cacheline_aligned_in_smp;
485
486struct sge_ofld_stats { /* offload queue statistics */
487 unsigned long pkts; /* # of packets */
488 unsigned long imm; /* # of immediate-data packets */
489 unsigned long an; /* # of asynchronous notifications */
490 unsigned long nomem; /* # of responses deferred due to no mem */
491};
492
493struct sge_ofld_rxq { /* SW offload Rx queue */
494 struct sge_rspq rspq;
495 struct sge_fl fl;
496 struct sge_ofld_stats stats;
497} ____cacheline_aligned_in_smp;
498
499struct tx_desc {
500 __be64 flit[8];
501};
502
503struct tx_sw_desc;
504
505struct sge_txq {
506 unsigned int in_use; /* # of in-use Tx descriptors */
507 unsigned int size; /* # of descriptors */
508 unsigned int cidx; /* SW consumer index */
509 unsigned int pidx; /* producer index */
510 unsigned long stops; /* # of times q has been stopped */
511 unsigned long restarts; /* # of queue restarts */
512 unsigned int cntxt_id; /* SGE context id for the Tx q */
513 struct tx_desc *desc; /* address of HW Tx descriptor ring */
514 struct tx_sw_desc *sdesc; /* address of SW Tx descriptor ring */
515 struct sge_qstat *stat; /* queue status entry */
516 dma_addr_t phys_addr; /* physical address of the ring */
Vipul Pandya3069ee92012-05-18 15:29:26 +0530517 spinlock_t db_lock;
518 int db_disabled;
519 unsigned short db_pidx;
Steve Wise05eb2382014-03-14 21:52:08 +0530520 unsigned short db_pidx_inc;
Hariprasad Shenaid63a6dc2014-09-26 00:23:52 +0530521 u64 udb; /* BAR2 offset of User Doorbell area */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000522};
523
524struct sge_eth_txq { /* state for an SGE Ethernet Tx queue */
525 struct sge_txq q;
526 struct netdev_queue *txq; /* associated netdev TX queue */
Anish Bhatt10b00462014-08-07 16:14:03 -0700527#ifdef CONFIG_CHELSIO_T4_DCB
528 u8 dcb_prio; /* DCB Priority bound to queue */
529#endif
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000530 unsigned long tso; /* # of TSO requests */
531 unsigned long tx_cso; /* # of Tx checksum offloads */
532 unsigned long vlan_ins; /* # of Tx VLAN insertions */
533 unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
534} ____cacheline_aligned_in_smp;
535
536struct sge_ofld_txq { /* state for an SGE offload Tx queue */
537 struct sge_txq q;
538 struct adapter *adap;
539 struct sk_buff_head sendq; /* list of backpressured packets */
540 struct tasklet_struct qresume_tsk; /* restarts the queue */
541 u8 full; /* the Tx ring is full */
542 unsigned long mapping_err; /* # of I/O MMU packet mapping errors */
543} ____cacheline_aligned_in_smp;
544
545struct sge_ctrl_txq { /* state for an SGE control Tx queue */
546 struct sge_txq q;
547 struct adapter *adap;
548 struct sk_buff_head sendq; /* list of backpressured packets */
549 struct tasklet_struct qresume_tsk; /* restarts the queue */
550 u8 full; /* the Tx ring is full */
551} ____cacheline_aligned_in_smp;
552
553struct sge {
554 struct sge_eth_txq ethtxq[MAX_ETH_QSETS];
555 struct sge_ofld_txq ofldtxq[MAX_OFLD_QSETS];
556 struct sge_ctrl_txq ctrlq[MAX_CTRL_QUEUES];
557
558 struct sge_eth_rxq ethrxq[MAX_ETH_QSETS];
559 struct sge_ofld_rxq ofldrxq[MAX_OFLD_QSETS];
560 struct sge_ofld_rxq rdmarxq[MAX_RDMA_QUEUES];
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530561 struct sge_ofld_rxq rdmaciq[MAX_RDMA_CIQS];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000562 struct sge_rspq fw_evtq ____cacheline_aligned_in_smp;
563
564 struct sge_rspq intrq ____cacheline_aligned_in_smp;
565 spinlock_t intrq_lock;
566
567 u16 max_ethqsets; /* # of available Ethernet queue sets */
568 u16 ethqsets; /* # of active Ethernet queue sets */
569 u16 ethtxq_rover; /* Tx queue to clean up next */
570 u16 ofldqsets; /* # of active offload queue sets */
571 u16 rdmaqs; /* # of available RDMA Rx queues */
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530572 u16 rdmaciqs; /* # of available RDMA concentrator IQs */
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000573 u16 ofld_rxq[MAX_OFLD_QSETS];
574 u16 rdma_rxq[NCHAN];
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530575 u16 rdma_ciq[NCHAN];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000576 u16 timer_val[SGE_NTIMERS];
577 u8 counter_val[SGE_NCOUNTERS];
Vipul Pandya52367a72012-09-26 02:39:38 +0000578 u32 fl_pg_order; /* large page allocation size */
579 u32 stat_len; /* length of status page at ring end */
580 u32 pktshift; /* padding between CPL & packet data */
581 u32 fl_align; /* response queue message alignment */
582 u32 fl_starve_thres; /* Free List starvation threshold */
Kumar Sanghvi0f4d2012014-03-13 20:50:48 +0530583
584 /* State variables for detecting an SGE Ingress DMA hang */
585 unsigned int idma_1s_thresh;/* SGE same State Counter 1s threshold */
586 unsigned int idma_stalled[2];/* SGE synthesized stalled timers in HZ */
587 unsigned int idma_state[2]; /* SGE IDMA Hang detect state */
588 unsigned int idma_qid[2]; /* SGE IDMA Hung Ingress Queue ID */
589
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000590 unsigned int egr_start;
591 unsigned int ingr_start;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000592 void *egr_map[MAX_EGRQ]; /* qid->queue egress queue map */
593 struct sge_rspq *ingr_map[MAX_INGQ]; /* qid->queue ingress queue map */
594 DECLARE_BITMAP(starving_fl, MAX_EGRQ);
595 DECLARE_BITMAP(txq_maperr, MAX_EGRQ);
596 struct timer_list rx_timer; /* refills starving FLs */
597 struct timer_list tx_timer; /* checks Tx queues */
598};
599
600#define for_each_ethrxq(sge, i) for (i = 0; i < (sge)->ethqsets; i++)
601#define for_each_ofldrxq(sge, i) for (i = 0; i < (sge)->ofldqsets; i++)
602#define for_each_rdmarxq(sge, i) for (i = 0; i < (sge)->rdmaqs; i++)
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530603#define for_each_rdmaciq(sge, i) for (i = 0; i < (sge)->rdmaciqs; i++)
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000604
605struct l2t_data;
606
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000607#ifdef CONFIG_PCI_IOV
608
Santosh Rastapur7d6727c2013-03-14 05:08:56 +0000609/* T4 supports SRIOV on PF0-3 and T5 on PF0-7. However, the Serial
610 * Configuration initialization for T5 only has SR-IOV functionality enabled
611 * on PF0-3 in order to simplify everything.
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000612 */
Santosh Rastapur7d6727c2013-03-14 05:08:56 +0000613#define NUM_OF_PF_WITH_SRIOV 4
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000614
615#endif
616
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000617struct adapter {
618 void __iomem *regs;
Santosh Rastapur22adfe02013-03-14 05:08:51 +0000619 void __iomem *bar2;
Hariprasad Shenai0abfd152014-06-27 19:23:48 +0530620 u32 t4_bar0;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000621 struct pci_dev *pdev;
622 struct device *pdev_dev;
Vipul Pandya3069ee92012-05-18 15:29:26 +0530623 unsigned int mbox;
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000624 unsigned int fn;
625 unsigned int flags;
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000626 enum chip_type chip;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000627
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000628 int msg_enable;
629
630 struct adapter_params params;
631 struct cxgb4_virt_res vres;
632 unsigned int swintr;
633
634 unsigned int wol;
635
636 struct {
637 unsigned short vec;
Dimitris Michailidis8cd18ac2010-12-14 21:36:49 +0000638 char desc[IFNAMSIZ + 10];
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000639 } msix_info[MAX_INGQ + 1];
640
641 struct sge sge;
642
643 struct net_device *port[MAX_NPORTS];
644 u8 chan_map[NCHAN]; /* channel -> port map */
645
Vipul Pandya793dad92012-12-10 09:30:56 +0000646 u32 filter_mode;
Vipul Pandya636f9d32012-09-26 02:39:39 +0000647 unsigned int l2t_start;
648 unsigned int l2t_end;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000649 struct l2t_data *l2t;
650 void *uld_handle[CXGB4_ULD_MAX];
651 struct list_head list_node;
Vipul Pandya01bcca62013-07-04 16:10:46 +0530652 struct list_head rcu_node;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000653
654 struct tid_info tids;
655 void **tid_release_head;
656 spinlock_t tid_release_lock;
Anish Bhatt29aaee62014-08-20 13:44:06 -0700657 struct workqueue_struct *workq;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000658 struct work_struct tid_release_task;
Vipul Pandya881806b2012-05-18 15:29:24 +0530659 struct work_struct db_full_task;
660 struct work_struct db_drop_task;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000661 bool tid_release_task_busy;
662
663 struct dentry *debugfs_root;
664
665 spinlock_t stats_lock;
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530666 spinlock_t win0_lock ____cacheline_aligned_in_smp;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000667};
668
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000669/* Defined bit width of user definable filter tuples
670 */
671#define ETHTYPE_BITWIDTH 16
672#define FRAG_BITWIDTH 1
673#define MACIDX_BITWIDTH 9
674#define FCOE_BITWIDTH 1
675#define IPORT_BITWIDTH 3
676#define MATCHTYPE_BITWIDTH 3
677#define PROTO_BITWIDTH 8
678#define TOS_BITWIDTH 8
679#define PF_BITWIDTH 8
680#define VF_BITWIDTH 8
681#define IVLAN_BITWIDTH 16
682#define OVLAN_BITWIDTH 16
683
684/* Filter matching rules. These consist of a set of ingress packet field
685 * (value, mask) tuples. The associated ingress packet field matches the
686 * tuple when ((field & mask) == value). (Thus a wildcard "don't care" field
687 * rule can be constructed by specifying a tuple of (0, 0).) A filter rule
688 * matches an ingress packet when all of the individual individual field
689 * matching rules are true.
690 *
691 * Partial field masks are always valid, however, while it may be easy to
692 * understand their meanings for some fields (e.g. IP address to match a
693 * subnet), for others making sensible partial masks is less intuitive (e.g.
694 * MPS match type) ...
695 *
696 * Most of the following data structures are modeled on T4 capabilities.
697 * Drivers for earlier chips use the subsets which make sense for those chips.
698 * We really need to come up with a hardware-independent mechanism to
699 * represent hardware filter capabilities ...
700 */
701struct ch_filter_tuple {
702 /* Compressed header matching field rules. The TP_VLAN_PRI_MAP
703 * register selects which of these fields will participate in the
704 * filter match rules -- up to a maximum of 36 bits. Because
705 * TP_VLAN_PRI_MAP is a global register, all filters must use the same
706 * set of fields.
707 */
708 uint32_t ethtype:ETHTYPE_BITWIDTH; /* Ethernet type */
709 uint32_t frag:FRAG_BITWIDTH; /* IP fragmentation header */
710 uint32_t ivlan_vld:1; /* inner VLAN valid */
711 uint32_t ovlan_vld:1; /* outer VLAN valid */
712 uint32_t pfvf_vld:1; /* PF/VF valid */
713 uint32_t macidx:MACIDX_BITWIDTH; /* exact match MAC index */
714 uint32_t fcoe:FCOE_BITWIDTH; /* FCoE packet */
715 uint32_t iport:IPORT_BITWIDTH; /* ingress port */
716 uint32_t matchtype:MATCHTYPE_BITWIDTH; /* MPS match type */
717 uint32_t proto:PROTO_BITWIDTH; /* protocol type */
718 uint32_t tos:TOS_BITWIDTH; /* TOS/Traffic Type */
719 uint32_t pf:PF_BITWIDTH; /* PCI-E PF ID */
720 uint32_t vf:VF_BITWIDTH; /* PCI-E VF ID */
721 uint32_t ivlan:IVLAN_BITWIDTH; /* inner VLAN */
722 uint32_t ovlan:OVLAN_BITWIDTH; /* outer VLAN */
723
724 /* Uncompressed header matching field rules. These are always
725 * available for field rules.
726 */
727 uint8_t lip[16]; /* local IP address (IPv4 in [3:0]) */
728 uint8_t fip[16]; /* foreign IP address (IPv4 in [3:0]) */
729 uint16_t lport; /* local port */
730 uint16_t fport; /* foreign port */
731};
732
733/* A filter ioctl command.
734 */
735struct ch_filter_specification {
736 /* Administrative fields for filter.
737 */
738 uint32_t hitcnts:1; /* count filter hits in TCB */
739 uint32_t prio:1; /* filter has priority over active/server */
740
741 /* Fundamental filter typing. This is the one element of filter
742 * matching that doesn't exist as a (value, mask) tuple.
743 */
744 uint32_t type:1; /* 0 => IPv4, 1 => IPv6 */
745
746 /* Packet dispatch information. Ingress packets which match the
747 * filter rules will be dropped, passed to the host or switched back
748 * out as egress packets.
749 */
750 uint32_t action:2; /* drop, pass, switch */
751
752 uint32_t rpttid:1; /* report TID in RSS hash field */
753
754 uint32_t dirsteer:1; /* 0 => RSS, 1 => steer to iq */
755 uint32_t iq:10; /* ingress queue */
756
757 uint32_t maskhash:1; /* dirsteer=0: store RSS hash in TCB */
758 uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */
759 /* 1 => TCB contains IQ ID */
760
761 /* Switch proxy/rewrite fields. An ingress packet which matches a
762 * filter with "switch" set will be looped back out as an egress
763 * packet -- potentially with some Ethernet header rewriting.
764 */
765 uint32_t eport:2; /* egress port to switch packet out */
766 uint32_t newdmac:1; /* rewrite destination MAC address */
767 uint32_t newsmac:1; /* rewrite source MAC address */
768 uint32_t newvlan:2; /* rewrite VLAN Tag */
769 uint8_t dmac[ETH_ALEN]; /* new destination MAC address */
770 uint8_t smac[ETH_ALEN]; /* new source MAC address */
771 uint16_t vlan; /* VLAN Tag to insert */
772
773 /* Filter rule value/mask pairs.
774 */
775 struct ch_filter_tuple val;
776 struct ch_filter_tuple mask;
777};
778
779enum {
780 FILTER_PASS = 0, /* default */
781 FILTER_DROP,
782 FILTER_SWITCH
783};
784
785enum {
786 VLAN_NOCHANGE = 0, /* default */
787 VLAN_REMOVE,
788 VLAN_INSERT,
789 VLAN_REWRITE
790};
791
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000792static inline int is_t5(enum chip_type chip)
793{
Hariprasad Shenaid14807d2013-12-03 17:05:56 +0530794 return CHELSIO_CHIP_VERSION(chip) == CHELSIO_T5;
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000795}
796
797static inline int is_t4(enum chip_type chip)
798{
Hariprasad Shenaid14807d2013-12-03 17:05:56 +0530799 return CHELSIO_CHIP_VERSION(chip) == CHELSIO_T4;
Santosh Rastapur2422d9a2013-03-14 05:08:48 +0000800}
801
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000802static inline u32 t4_read_reg(struct adapter *adap, u32 reg_addr)
803{
804 return readl(adap->regs + reg_addr);
805}
806
807static inline void t4_write_reg(struct adapter *adap, u32 reg_addr, u32 val)
808{
809 writel(val, adap->regs + reg_addr);
810}
811
812#ifndef readq
813static inline u64 readq(const volatile void __iomem *addr)
814{
815 return readl(addr) + ((u64)readl(addr + 4) << 32);
816}
817
818static inline void writeq(u64 val, volatile void __iomem *addr)
819{
820 writel(val, addr);
821 writel(val >> 32, addr + 4);
822}
823#endif
824
825static inline u64 t4_read_reg64(struct adapter *adap, u32 reg_addr)
826{
827 return readq(adap->regs + reg_addr);
828}
829
830static inline void t4_write_reg64(struct adapter *adap, u32 reg_addr, u64 val)
831{
832 writeq(val, adap->regs + reg_addr);
833}
834
835/**
836 * netdev2pinfo - return the port_info structure associated with a net_device
837 * @dev: the netdev
838 *
839 * Return the struct port_info associated with a net_device
840 */
841static inline struct port_info *netdev2pinfo(const struct net_device *dev)
842{
843 return netdev_priv(dev);
844}
845
846/**
847 * adap2pinfo - return the port_info of a port
848 * @adap: the adapter
849 * @idx: the port index
850 *
851 * Return the port_info structure for the port of the given index.
852 */
853static inline struct port_info *adap2pinfo(struct adapter *adap, int idx)
854{
855 return netdev_priv(adap->port[idx]);
856}
857
858/**
859 * netdev2adap - return the adapter structure associated with a net_device
860 * @dev: the netdev
861 *
862 * Return the struct adapter associated with a net_device
863 */
864static inline struct adapter *netdev2adap(const struct net_device *dev)
865{
866 return netdev2pinfo(dev)->adapter;
867}
868
869void t4_os_portmod_changed(const struct adapter *adap, int port_id);
870void t4_os_link_changed(struct adapter *adap, int port_id, int link_stat);
871
872void *t4_alloc_mem(size_t size);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000873
874void t4_free_sge_resources(struct adapter *adap);
Hariprasad Shenai5fa76692014-08-04 17:01:30 +0530875void t4_free_ofld_rxqs(struct adapter *adap, int n, struct sge_ofld_rxq *q);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000876irq_handler_t t4_intr_handler(struct adapter *adap);
877netdev_tx_t t4_eth_xmit(struct sk_buff *skb, struct net_device *dev);
878int t4_ethrx_handler(struct sge_rspq *q, const __be64 *rsp,
879 const struct pkt_gl *gl);
880int t4_mgmt_tx(struct adapter *adap, struct sk_buff *skb);
881int t4_ofld_send(struct adapter *adap, struct sk_buff *skb);
882int t4_sge_alloc_rxq(struct adapter *adap, struct sge_rspq *iq, bool fwevtq,
883 struct net_device *dev, int intr_idx,
884 struct sge_fl *fl, rspq_handler_t hnd);
885int t4_sge_alloc_eth_txq(struct adapter *adap, struct sge_eth_txq *txq,
886 struct net_device *dev, struct netdev_queue *netdevq,
887 unsigned int iqid);
888int t4_sge_alloc_ctrl_txq(struct adapter *adap, struct sge_ctrl_txq *txq,
889 struct net_device *dev, unsigned int iqid,
890 unsigned int cmplqid);
891int t4_sge_alloc_ofld_txq(struct adapter *adap, struct sge_ofld_txq *txq,
892 struct net_device *dev, unsigned int iqid);
893irqreturn_t t4_sge_intr_msix(int irq, void *cookie);
Vipul Pandya52367a72012-09-26 02:39:38 +0000894int t4_sge_init(struct adapter *adap);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000895void t4_sge_start(struct adapter *adap);
896void t4_sge_stop(struct adapter *adap);
Vipul Pandya3069ee92012-05-18 15:29:26 +0530897extern int dbfifo_int_thresh;
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000898
899#define for_each_port(adapter, iter) \
900 for (iter = 0; iter < (adapter)->params.nports; ++iter)
901
Vipul Pandya9a4da2c2012-10-19 02:09:53 +0000902static inline int is_bypass(struct adapter *adap)
903{
904 return adap->params.bypass;
905}
906
907static inline int is_bypass_device(int device)
908{
909 /* this should be set based upon device capabilities */
910 switch (device) {
911 case 0x440b:
912 case 0x440c:
913 return 1;
914 default:
915 return 0;
916 }
917}
918
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000919static inline unsigned int core_ticks_per_usec(const struct adapter *adap)
920{
921 return adap->params.vpd.cclk / 1000;
922}
923
924static inline unsigned int us_to_core_ticks(const struct adapter *adap,
925 unsigned int us)
926{
927 return (us * adap->params.vpd.cclk) / 1000;
928}
929
Vipul Pandya52367a72012-09-26 02:39:38 +0000930static inline unsigned int core_ticks_to_us(const struct adapter *adapter,
931 unsigned int ticks)
932{
933 /* add Core Clock / 2 to round ticks to nearest uS */
934 return ((ticks * 1000 + adapter->params.vpd.cclk/2) /
935 adapter->params.vpd.cclk);
936}
937
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000938void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask,
939 u32 val);
940
941int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size,
942 void *rpl, bool sleep_ok);
943
944static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd,
945 int size, void *rpl)
946{
947 return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true);
948}
949
950static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd,
951 int size, void *rpl)
952{
953 return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false);
954}
955
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000956void t4_write_indirect(struct adapter *adap, unsigned int addr_reg,
957 unsigned int data_reg, const u32 *vals,
958 unsigned int nregs, unsigned int start_idx);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000959void t4_read_indirect(struct adapter *adap, unsigned int addr_reg,
960 unsigned int data_reg, u32 *vals, unsigned int nregs,
961 unsigned int start_idx);
Hariprasad Shenai0abfd152014-06-27 19:23:48 +0530962void t4_hw_pci_read_cfg4(struct adapter *adapter, int reg, u32 *val);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000963
964struct fw_filter_wr;
965
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000966void t4_intr_enable(struct adapter *adapter);
967void t4_intr_disable(struct adapter *adapter);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000968int t4_slow_intr_handler(struct adapter *adapter);
969
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +0000970int t4_wait_dev_ready(struct adapter *adap);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000971int t4_link_start(struct adapter *adap, unsigned int mbox, unsigned int port,
972 struct link_config *lc);
973int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port);
Hariprasad Shenaifc5ab022014-06-27 19:23:49 +0530974
975#define T4_MEMORY_WRITE 0
976#define T4_MEMORY_READ 1
977int t4_memory_rw(struct adapter *adap, int win, int mtype, u32 addr, u32 len,
978 __be32 *buf, int dir);
979static inline int t4_memory_write(struct adapter *adap, int mtype, u32 addr,
980 u32 len, __be32 *buf)
981{
982 return t4_memory_rw(adap, 0, mtype, addr, len, buf, 0);
983}
984
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000985int t4_seeprom_wp(struct adapter *adapter, bool enable);
Vipul Pandya636f9d32012-09-26 02:39:39 +0000986int get_vpd_params(struct adapter *adapter, struct vpd_params *p);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000987int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size);
Vipul Pandya636f9d32012-09-26 02:39:39 +0000988unsigned int t4_flash_cfg_addr(struct adapter *adapter);
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530989int t4_get_fw_version(struct adapter *adapter, u32 *vers);
990int t4_get_tp_version(struct adapter *adapter, u32 *vers);
991int t4_prep_fw(struct adapter *adap, struct fw_info *fw_info,
992 const u8 *fw_data, unsigned int fw_size,
993 struct fw_hdr *card_fw, enum dev_state state, int *reset);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000994int t4_prep_adapter(struct adapter *adapter);
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +0530995int t4_init_tp_params(struct adapter *adap);
996int t4_filter_field_shift(const struct adapter *adap, int filter_sel);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000997int t4_port_init(struct adapter *adap, int mbox, int pf, int vf);
998void t4_fatal_err(struct adapter *adapter);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +0000999int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid,
1000 int start, int n, const u16 *rspq, unsigned int nrspq);
1001int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode,
1002 unsigned int flags);
Santosh Rastapur19dd37b2013-03-14 05:08:53 +00001003int t4_mc_read(struct adapter *adap, int idx, u32 addr, __be32 *data,
1004 u64 *parity);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001005int t4_edc_read(struct adapter *adap, int idx, u32 addr, __be32 *data,
1006 u64 *parity);
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05301007const char *t4_get_port_type_description(enum fw_port_type port_type);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001008void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001009void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log);
Vipul Pandya636f9d32012-09-26 02:39:39 +00001010void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr,
1011 unsigned int mask, unsigned int val);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001012void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4,
1013 struct tp_tcp_stats *v6);
1014void t4_load_mtus(struct adapter *adap, const unsigned short *mtus,
1015 const unsigned short *alpha, const unsigned short *beta);
1016
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001017void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid);
1018
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001019void t4_wol_magic_enable(struct adapter *adap, unsigned int port,
1020 const u8 *addr);
1021int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map,
1022 u64 mask0, u64 mask1, unsigned int crc, bool enable);
1023
1024int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox,
1025 enum dev_master master, enum dev_state *state);
1026int t4_fw_bye(struct adapter *adap, unsigned int mbox);
1027int t4_early_init(struct adapter *adap, unsigned int mbox);
1028int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset);
Vipul Pandya636f9d32012-09-26 02:39:39 +00001029int t4_fixup_host_params(struct adapter *adap, unsigned int page_size,
1030 unsigned int cache_line_size);
1031int t4_fw_initialize(struct adapter *adap, unsigned int mbox);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001032int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
1033 unsigned int vf, unsigned int nparams, const u32 *params,
1034 u32 *val);
1035int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf,
1036 unsigned int vf, unsigned int nparams, const u32 *params,
1037 const u32 *val);
Anish Bhatt688848b2014-06-19 21:37:13 -07001038int t4_set_params_nosleep(struct adapter *adap, unsigned int mbox,
1039 unsigned int pf, unsigned int vf,
1040 unsigned int nparams, const u32 *params,
1041 const u32 *val);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001042int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf,
1043 unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl,
1044 unsigned int rxqi, unsigned int rxq, unsigned int tc,
1045 unsigned int vi, unsigned int cmask, unsigned int pmask,
1046 unsigned int nexact, unsigned int rcaps, unsigned int wxcaps);
1047int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port,
1048 unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac,
1049 unsigned int *rss_size);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001050int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid,
Dimitris Michailidisf8f5aaf2010-05-10 15:58:07 +00001051 int mtu, int promisc, int all_multi, int bcast, int vlanex,
1052 bool sleep_ok);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001053int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox,
1054 unsigned int viid, bool free, unsigned int naddr,
1055 const u8 **addr, u16 *idx, u64 *hash, bool sleep_ok);
1056int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid,
1057 int idx, const u8 *addr, bool persist, bool add_smt);
1058int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid,
1059 bool ucast, u64 vec, bool sleep_ok);
Anish Bhatt688848b2014-06-19 21:37:13 -07001060int t4_enable_vi_params(struct adapter *adap, unsigned int mbox,
1061 unsigned int viid, bool rx_en, bool tx_en, bool dcb_en);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001062int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid,
1063 bool rx_en, bool tx_en);
1064int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid,
1065 unsigned int nblinks);
1066int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1067 unsigned int mmd, unsigned int reg, u16 *valp);
1068int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr,
1069 unsigned int mmd, unsigned int reg, u16 val);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001070int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1071 unsigned int vf, unsigned int iqtype, unsigned int iqid,
1072 unsigned int fl0id, unsigned int fl1id);
1073int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1074 unsigned int vf, unsigned int eqid);
1075int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1076 unsigned int vf, unsigned int eqid);
1077int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf,
1078 unsigned int vf, unsigned int eqid);
1079int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl);
Vipul Pandya881806b2012-05-18 15:29:24 +05301080void t4_db_full(struct adapter *adapter);
1081void t4_db_dropped(struct adapter *adapter);
Vipul Pandya8caa1e82012-05-18 15:29:25 +05301082int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox,
1083 u32 addr, u32 val);
Kumar Sanghvi68bce1922014-03-13 20:50:47 +05301084void t4_sge_decode_idma_state(struct adapter *adapter, int state);
Dimitris Michailidis625ba2c2010-04-01 15:28:25 +00001085#endif /* __CXGB4_H__ */