blob: 6a2aead5b0e5e1e78c5c742c12a97a83755859bc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * native hashtable management.
3 *
4 * SMP scalability work:
5 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110012
13#undef DEBUG_LOW
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/spinlock.h>
16#include <linux/bitops.h>
Michael Ellermanbeacc6d2012-07-25 21:20:03 +000017#include <linux/of.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/threads.h>
19#include <linux/smp.h>
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/machdep.h>
22#include <asm/mmu.h>
23#include <asm/mmu_context.h>
24#include <asm/pgtable.h>
25#include <asm/tlbflush.h>
26#include <asm/tlb.h>
27#include <asm/cputable.h>
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110028#include <asm/udbg.h>
Luke Browning71bf08b2007-05-03 00:19:11 +100029#include <asm/kexec.h>
Milton Miller60dbf432009-04-29 20:58:01 +000030#include <asm/ppc-opcode.h>
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110031
32#ifdef DEBUG_LOW
33#define DBG_LOW(fmt...) udbg_printf(fmt)
34#else
35#define DBG_LOW(fmt...)
36#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38#define HPTE_LOCK_BIT 3
39
Paul Mackerras9e368f22011-06-29 00:40:08 +000040DEFINE_RAW_SPINLOCK(native_tlbie_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +000042static inline void __tlbie(unsigned long vpn, int psize, int apsize, int ssize)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110043{
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +000044 unsigned long va;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110045 unsigned int penc;
46
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +000047 /*
48 * We need 14 to 65 bits of va for a tlibe of 4K page
49 * With vpn we ignore the lower VPN_SHIFT bits already.
50 * And top two bits are already ignored because we can
51 * only accomadate 76 bits in a 64 bit vpn with a VPN_SHIFT
52 * of 12.
53 */
54 va = vpn << VPN_SHIFT;
55 /*
56 * clear top 16 bits of 64bit va, non SLS segment
57 * Older versions of the architecture (2.02 and earler) require the
58 * masking of the top 16 bits.
59 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110060 va &= ~(0xffffULL << 48);
61
62 switch (psize) {
63 case MMU_PAGE_4K:
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +000064 /* clear out bits after (52) [0....52.....63] */
65 va &= ~((1ul << (64 - 52)) - 1);
Paul Mackerras1189be62007-10-11 20:37:10 +100066 va |= ssize << 8;
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +000067 va |= mmu_psize_defs[apsize].sllp << 6;
Michael Neulinga32e2522011-04-06 18:23:29 +000068 asm volatile(ASM_FTR_IFCLR("tlbie %0,0", PPC_TLBIE(%1,%0), %2)
Paul Mackerras969391c2011-06-29 00:26:11 +000069 : : "r" (va), "r"(0), "i" (CPU_FTR_ARCH_206)
Milton Miller60dbf432009-04-29 20:58:01 +000070 : "memory");
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110071 break;
72 default:
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +000073 /* We need 14 to 14 + i bits of va */
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +000074 penc = mmu_psize_defs[psize].penc[apsize];
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +000075 va &= ~((1ul << mmu_psize_defs[apsize].shift) - 1);
Arnd Bergmann19242b22006-06-15 21:15:44 +100076 va |= penc << 12;
Paul Mackerras1189be62007-10-11 20:37:10 +100077 va |= ssize << 8;
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +000078 /* Add AVAL part */
79 if (psize != apsize) {
80 /*
81 * MPSS, 64K base page size and 16MB parge page size
82 * We don't need all the bits, but rest of the bits
83 * must be ignored by the processor.
84 * vpn cover upto 65 bits of va. (0...65) and we need
85 * 58..64 bits of va.
86 */
87 va |= (vpn & 0xfe);
88 }
Milton Miller60dbf432009-04-29 20:58:01 +000089 va |= 1; /* L */
Michael Neulinga32e2522011-04-06 18:23:29 +000090 asm volatile(ASM_FTR_IFCLR("tlbie %0,1", PPC_TLBIE(%1,%0), %2)
Paul Mackerras969391c2011-06-29 00:26:11 +000091 : : "r" (va), "r"(0), "i" (CPU_FTR_ARCH_206)
Milton Miller60dbf432009-04-29 20:58:01 +000092 : "memory");
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110093 break;
94 }
95}
96
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +000097static inline void __tlbiel(unsigned long vpn, int psize, int apsize, int ssize)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110098{
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +000099 unsigned long va;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100100 unsigned int penc;
101
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000102 /* VPN_SHIFT can be atmost 12 */
103 va = vpn << VPN_SHIFT;
104 /*
105 * clear top 16 bits of 64 bit va, non SLS segment
106 * Older versions of the architecture (2.02 and earler) require the
107 * masking of the top 16 bits.
108 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100109 va &= ~(0xffffULL << 48);
110
111 switch (psize) {
112 case MMU_PAGE_4K:
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +0000113 /* clear out bits after(52) [0....52.....63] */
114 va &= ~((1ul << (64 - 52)) - 1);
Paul Mackerras1189be62007-10-11 20:37:10 +1000115 va |= ssize << 8;
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +0000116 va |= mmu_psize_defs[apsize].sllp << 6;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100117 asm volatile(".long 0x7c000224 | (%0 << 11) | (0 << 21)"
118 : : "r"(va) : "memory");
119 break;
120 default:
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000121 /* We need 14 to 14 + i bits of va */
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000122 penc = mmu_psize_defs[psize].penc[apsize];
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +0000123 va &= ~((1ul << mmu_psize_defs[apsize].shift) - 1);
Arnd Bergmann19242b22006-06-15 21:15:44 +1000124 va |= penc << 12;
Paul Mackerras1189be62007-10-11 20:37:10 +1000125 va |= ssize << 8;
Aneesh Kumar K.V1f6aaac2013-04-28 09:37:39 +0000126 /* Add AVAL part */
127 if (psize != apsize) {
128 /*
129 * MPSS, 64K base page size and 16MB parge page size
130 * We don't need all the bits, but rest of the bits
131 * must be ignored by the processor.
132 * vpn cover upto 65 bits of va. (0...65) and we need
133 * 58..64 bits of va.
134 */
135 va |= (vpn & 0xfe);
136 }
Milton Miller60dbf432009-04-29 20:58:01 +0000137 va |= 1; /* L */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100138 asm volatile(".long 0x7c000224 | (%0 << 11) | (1 << 21)"
139 : : "r"(va) : "memory");
140 break;
141 }
142
143}
144
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000145static inline void tlbie(unsigned long vpn, int psize, int apsize,
146 int ssize, int local)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100147{
Matt Evans44ae3ab2011-04-06 19:48:50 +0000148 unsigned int use_local = local && mmu_has_feature(MMU_FTR_TLBIEL);
149 int lock_tlbie = !mmu_has_feature(MMU_FTR_LOCKLESS_TLBIE);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100150
151 if (use_local)
152 use_local = mmu_psize_defs[psize].tlbiel;
153 if (lock_tlbie && !use_local)
Thomas Gleixner6b9c9b82010-02-18 02:22:35 +0000154 raw_spin_lock(&native_tlbie_lock);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100155 asm volatile("ptesync": : :"memory");
156 if (use_local) {
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000157 __tlbiel(vpn, psize, apsize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100158 asm volatile("ptesync": : :"memory");
159 } else {
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000160 __tlbie(vpn, psize, apsize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100161 asm volatile("eieio; tlbsync; ptesync": : :"memory");
162 }
163 if (lock_tlbie && !use_local)
Thomas Gleixner6b9c9b82010-02-18 02:22:35 +0000164 raw_spin_unlock(&native_tlbie_lock);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100165}
166
David Gibson8e561e72007-06-13 14:52:56 +1000167static inline void native_lock_hpte(struct hash_pte *hptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168{
David Gibson96e28442005-07-13 01:11:42 -0700169 unsigned long *word = &hptep->v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
171 while (1) {
Anton Blanchard66d99b82010-02-10 01:03:06 +0000172 if (!test_and_set_bit_lock(HPTE_LOCK_BIT, word))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 break;
174 while(test_bit(HPTE_LOCK_BIT, word))
175 cpu_relax();
176 }
177}
178
David Gibson8e561e72007-06-13 14:52:56 +1000179static inline void native_unlock_hpte(struct hash_pte *hptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
David Gibson96e28442005-07-13 01:11:42 -0700181 unsigned long *word = &hptep->v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Anton Blanchard66d99b82010-02-10 01:03:06 +0000183 clear_bit_unlock(HPTE_LOCK_BIT, word);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184}
185
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000186static long native_hpte_insert(unsigned long hpte_group, unsigned long vpn,
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100187 unsigned long pa, unsigned long rflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000188 unsigned long vflags, int psize, int apsize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189{
David Gibson8e561e72007-06-13 14:52:56 +1000190 struct hash_pte *hptep = htab_address + hpte_group;
David Gibson96e28442005-07-13 01:11:42 -0700191 unsigned long hpte_v, hpte_r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 int i;
193
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100194 if (!(vflags & HPTE_V_BOLTED)) {
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000195 DBG_LOW(" insert(group=%lx, vpn=%016lx, pa=%016lx,"
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100196 " rflags=%lx, vflags=%lx, psize=%d)\n",
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000197 hpte_group, vpn, pa, rflags, vflags, psize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100198 }
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 for (i = 0; i < HPTES_PER_GROUP; i++) {
David Gibson96e28442005-07-13 01:11:42 -0700201 if (! (hptep->v & HPTE_V_VALID)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 /* retry with lock held */
203 native_lock_hpte(hptep);
David Gibson96e28442005-07-13 01:11:42 -0700204 if (! (hptep->v & HPTE_V_VALID))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 break;
206 native_unlock_hpte(hptep);
207 }
208
209 hptep++;
210 }
211
212 if (i == HPTES_PER_GROUP)
213 return -1;
214
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000215 hpte_v = hpte_encode_v(vpn, psize, apsize, ssize) | vflags | HPTE_V_VALID;
216 hpte_r = hpte_encode_r(pa, psize, apsize) | rflags;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100217
218 if (!(vflags & HPTE_V_BOLTED)) {
219 DBG_LOW(" i=%x hpte_v=%016lx, hpte_r=%016lx\n",
220 i, hpte_v, hpte_r);
221 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
David Gibson96e28442005-07-13 01:11:42 -0700223 hptep->r = hpte_r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 /* Guarantee the second dword is visible before the valid bit */
Kumar Gala74a0ba62007-07-09 23:49:09 -0500225 eieio();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 /*
227 * Now set the first dword including the valid bit
228 * NOTE: this also unlocks the hpte
229 */
David Gibson96e28442005-07-13 01:11:42 -0700230 hptep->v = hpte_v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
232 __asm__ __volatile__ ("ptesync" : : : "memory");
233
David Gibson96e28442005-07-13 01:11:42 -0700234 return i | (!!(vflags & HPTE_V_SECONDARY) << 3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235}
236
237static long native_hpte_remove(unsigned long hpte_group)
238{
David Gibson8e561e72007-06-13 14:52:56 +1000239 struct hash_pte *hptep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 int i;
241 int slot_offset;
David Gibson96e28442005-07-13 01:11:42 -0700242 unsigned long hpte_v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100244 DBG_LOW(" remove(group=%lx)\n", hpte_group);
245
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 /* pick a random entry to start at */
247 slot_offset = mftb() & 0x7;
248
249 for (i = 0; i < HPTES_PER_GROUP; i++) {
250 hptep = htab_address + hpte_group + slot_offset;
David Gibson96e28442005-07-13 01:11:42 -0700251 hpte_v = hptep->v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
David Gibson96e28442005-07-13 01:11:42 -0700253 if ((hpte_v & HPTE_V_VALID) && !(hpte_v & HPTE_V_BOLTED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 /* retry with lock held */
255 native_lock_hpte(hptep);
David Gibson96e28442005-07-13 01:11:42 -0700256 hpte_v = hptep->v;
257 if ((hpte_v & HPTE_V_VALID)
258 && !(hpte_v & HPTE_V_BOLTED))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 break;
260 native_unlock_hpte(hptep);
261 }
262
263 slot_offset++;
264 slot_offset &= 0x7;
265 }
266
267 if (i == HPTES_PER_GROUP)
268 return -1;
269
270 /* Invalidate the hpte. NOTE: this also unlocks it */
David Gibson96e28442005-07-13 01:11:42 -0700271 hptep->v = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
273 return i;
274}
275
Aneesh Kumar K.V7e74c392013-04-28 09:37:36 +0000276static inline int __hpte_actual_psize(unsigned int lp, int psize)
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000277{
278 int i, shift;
279 unsigned int mask;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000280
281 /* start from 1 ignoring MMU_PAGE_4K */
282 for (i = 1; i < MMU_PAGE_COUNT; i++) {
283
284 /* invalid penc */
285 if (mmu_psize_defs[psize].penc[i] == -1)
286 continue;
287 /*
288 * encoding bits per actual page size
289 * PTE LP actual page size
290 * rrrr rrrz >=8KB
291 * rrrr rrzz >=16KB
292 * rrrr rzzz >=32KB
293 * rrrr zzzz >=64KB
294 * .......
295 */
296 shift = mmu_psize_defs[i].shift - LP_SHIFT;
297 if (shift > LP_BITS)
298 shift = LP_BITS;
299 mask = (1 << shift) - 1;
300 if ((lp & mask) == mmu_psize_defs[psize].penc[i])
301 return i;
302 }
303 return -1;
304}
305
Aneesh Kumar K.V7e74c392013-04-28 09:37:36 +0000306static inline int hpte_actual_psize(struct hash_pte *hptep, int psize)
307{
308 /* Look at the 8 bit LP value */
309 unsigned int lp = (hptep->r >> LP_SHIFT) & ((1 << LP_BITS) - 1);
310
311 if (!(hptep->v & HPTE_V_VALID))
312 return -1;
313
314 /* First check if it is large page */
315 if (!(hptep->v & HPTE_V_LARGE))
316 return MMU_PAGE_4K;
317
318 return __hpte_actual_psize(lp, psize);
319}
320
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100321static long native_hpte_updatepp(unsigned long slot, unsigned long newpp,
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000322 unsigned long vpn, int psize, int ssize,
Paul Mackerras1189be62007-10-11 20:37:10 +1000323 int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324{
David Gibson8e561e72007-06-13 14:52:56 +1000325 struct hash_pte *hptep = htab_address + slot;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100326 unsigned long hpte_v, want_v;
327 int ret = 0;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000328 int actual_psize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Aneesh Kumar K.V74f227b2013-04-28 09:37:34 +0000330 want_v = hpte_encode_avpn(vpn, psize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100331
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000332 DBG_LOW(" update(vpn=%016lx, avpnv=%016lx, group=%lx, newpp=%lx)",
333 vpn, want_v & HPTE_V_AVPN, slot, newpp);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100334
335 native_lock_hpte(hptep);
336
337 hpte_v = hptep->v;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000338 actual_psize = hpte_actual_psize(hptep, psize);
339 if (actual_psize < 0) {
340 native_unlock_hpte(hptep);
341 return -1;
342 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100343 /* Even if we miss, we need to invalidate the TLB */
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000344 if (!HPTE_V_COMPARE(hpte_v, want_v)) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100345 DBG_LOW(" -> miss\n");
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100346 ret = -1;
347 } else {
348 DBG_LOW(" -> hit\n");
349 /* Update the HPTE */
350 hptep->r = (hptep->r & ~(HPTE_R_PP | HPTE_R_N)) |
Benjamin Herrenschmidtc5cf0e32006-05-30 14:14:19 +1000351 (newpp & (HPTE_R_PP | HPTE_R_N | HPTE_R_C));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100352 }
Jon Tollefson3f1df7a2007-05-18 04:49:22 +1000353 native_unlock_hpte(hptep);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100354
355 /* Ensure it is out of the tlb too. */
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000356 tlbie(vpn, psize, actual_psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100357
358 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359}
360
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000361static long native_hpte_find(unsigned long vpn, int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362{
David Gibson8e561e72007-06-13 14:52:56 +1000363 struct hash_pte *hptep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +1000365 unsigned long i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 long slot;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100367 unsigned long want_v, hpte_v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000369 hash = hpt_hash(vpn, mmu_psize_defs[psize].shift, ssize);
Aneesh Kumar K.V74f227b2013-04-28 09:37:34 +0000370 want_v = hpte_encode_avpn(vpn, psize, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Paul Mackerras1189be62007-10-11 20:37:10 +1000372 /* Bolted mappings are only ever in the primary group */
373 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
374 for (i = 0; i < HPTES_PER_GROUP; i++) {
375 hptep = htab_address + slot;
376 hpte_v = hptep->v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Paul Mackerras1189be62007-10-11 20:37:10 +1000378 if (HPTE_V_COMPARE(hpte_v, want_v) && (hpte_v & HPTE_V_VALID))
379 /* HPTE matches */
380 return slot;
381 ++slot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 }
383
384 return -1;
385}
386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387/*
388 * Update the page protection bits. Intended to be used to create
389 * guard pages for kernel data structures on pages which are bolted
390 * in the HPT. Assumes pages being operated on will not be stolen.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 *
392 * No need to lock here because we should be the only user.
393 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100394static void native_hpte_updateboltedpp(unsigned long newpp, unsigned long ea,
Paul Mackerras1189be62007-10-11 20:37:10 +1000395 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396{
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000397 int actual_psize;
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000398 unsigned long vpn;
399 unsigned long vsid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 long slot;
David Gibson8e561e72007-06-13 14:52:56 +1000401 struct hash_pte *hptep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
Paul Mackerras1189be62007-10-11 20:37:10 +1000403 vsid = get_kernel_vsid(ea, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000404 vpn = hpt_vpn(ea, vsid, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000406 slot = native_hpte_find(vpn, psize, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 if (slot == -1)
408 panic("could not find page to bolt\n");
409 hptep = htab_address + slot;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000410 actual_psize = hpte_actual_psize(hptep, psize);
411 if (actual_psize < 0)
412 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100414 /* Update the HPTE */
415 hptep->r = (hptep->r & ~(HPTE_R_PP | HPTE_R_N)) |
416 (newpp & (HPTE_R_PP | HPTE_R_N));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100418 /* Ensure it is out of the tlb too. */
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000419 tlbie(vpn, psize, actual_psize, ssize, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420}
421
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000422static void native_hpte_invalidate(unsigned long slot, unsigned long vpn,
Paul Mackerras1189be62007-10-11 20:37:10 +1000423 int psize, int ssize, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424{
David Gibson8e561e72007-06-13 14:52:56 +1000425 struct hash_pte *hptep = htab_address + slot;
David Gibson96e28442005-07-13 01:11:42 -0700426 unsigned long hpte_v;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100427 unsigned long want_v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 unsigned long flags;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000429 int actual_psize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
431 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000433 DBG_LOW(" invalidate(vpn=%016lx, hash: %lx)\n", vpn, slot);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100434
Aneesh Kumar K.V74f227b2013-04-28 09:37:34 +0000435 want_v = hpte_encode_avpn(vpn, psize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100436 native_lock_hpte(hptep);
David Gibson96e28442005-07-13 01:11:42 -0700437 hpte_v = hptep->v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000439 actual_psize = hpte_actual_psize(hptep, psize);
440 if (actual_psize < 0) {
441 native_unlock_hpte(hptep);
442 local_irq_restore(flags);
443 return;
444 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 /* Even if we miss, we need to invalidate the TLB */
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000446 if (!HPTE_V_COMPARE(hpte_v, want_v))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 native_unlock_hpte(hptep);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100448 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 /* Invalidate the hpte. NOTE: this also unlocks it */
David Gibson96e28442005-07-13 01:11:42 -0700450 hptep->v = 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100451
452 /* Invalidate the TLB */
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000453 tlbie(vpn, psize, actual_psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100454
455 local_irq_restore(flags);
456}
457
David Gibson8e561e72007-06-13 14:52:56 +1000458static void hpte_decode(struct hash_pte *hpte, unsigned long slot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000459 int *psize, int *apsize, int *ssize, unsigned long *vpn)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100460{
Aneesh Kumar K.Vdcda2872012-09-10 02:52:49 +0000461 unsigned long avpn, pteg, vpi;
Luke Browning71bf08b2007-05-03 00:19:11 +1000462 unsigned long hpte_v = hpte->v;
Aneesh Kumar K.Vdcda2872012-09-10 02:52:49 +0000463 unsigned long vsid, seg_off;
Aneesh Kumar K.V7e74c392013-04-28 09:37:36 +0000464 int size, a_size, shift;
465 /* Look at the 8 bit LP value */
466 unsigned int lp = (hpte->r >> LP_SHIFT) & ((1 << LP_BITS) - 1);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100467
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000468 if (!(hpte_v & HPTE_V_LARGE)) {
469 size = MMU_PAGE_4K;
470 a_size = MMU_PAGE_4K;
471 } else {
Luke Browning71bf08b2007-05-03 00:19:11 +1000472 for (size = 0; size < MMU_PAGE_COUNT; size++) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100473
Luke Browning71bf08b2007-05-03 00:19:11 +1000474 /* valid entries have a shift value */
475 if (!mmu_psize_defs[size].shift)
476 continue;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100477
Aneesh Kumar K.V7e74c392013-04-28 09:37:36 +0000478 a_size = __hpte_actual_psize(lp, size);
479 if (a_size != -1)
480 break;
Luke Browning71bf08b2007-05-03 00:19:11 +1000481 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 }
Paul Mackerras2454c7e2007-05-10 15:28:44 +1000483 /* This works for all page sizes, and for 256M and 1T segments */
Paul Mackerras1189be62007-10-11 20:37:10 +1000484 *ssize = hpte_v >> HPTE_V_SSIZE_SHIFT;
Aneesh Kumar K.Vdcda2872012-09-10 02:52:49 +0000485 shift = mmu_psize_defs[size].shift;
486
487 avpn = (HPTE_V_AVPN_VAL(hpte_v) & ~mmu_psize_defs[size].avpnm);
488 pteg = slot / HPTES_PER_GROUP;
489 if (hpte_v & HPTE_V_SECONDARY)
490 pteg = ~pteg;
491
492 switch (*ssize) {
493 case MMU_SEGSIZE_256M:
494 /* We only have 28 - 23 bits of seg_off in avpn */
495 seg_off = (avpn & 0x1f) << 23;
496 vsid = avpn >> 5;
497 /* We can find more bits from the pteg value */
498 if (shift < 23) {
499 vpi = (vsid ^ pteg) & htab_hash_mask;
500 seg_off |= vpi << shift;
501 }
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000502 *vpn = vsid << (SID_SHIFT - VPN_SHIFT) | seg_off >> VPN_SHIFT;
Aneesh Kumar K.Vdcda2872012-09-10 02:52:49 +0000503 case MMU_SEGSIZE_1T:
504 /* We only have 40 - 23 bits of seg_off in avpn */
505 seg_off = (avpn & 0x1ffff) << 23;
506 vsid = avpn >> 17;
507 if (shift < 23) {
508 vpi = (vsid ^ (vsid << 25) ^ pteg) & htab_hash_mask;
509 seg_off |= vpi << shift;
510 }
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000511 *vpn = vsid << (SID_SHIFT_1T - VPN_SHIFT) | seg_off >> VPN_SHIFT;
Aneesh Kumar K.Vdcda2872012-09-10 02:52:49 +0000512 default:
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000513 *vpn = size = 0;
Aneesh Kumar K.Vdcda2872012-09-10 02:52:49 +0000514 }
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000515 *psize = size;
516 *apsize = a_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517}
518
R Sharadaf4c82d52005-06-25 14:58:08 -0700519/*
520 * clear all mappings on kexec. All cpus are in real mode (or they will
521 * be when they isi), and we are the only one left. We rely on our kernel
522 * mapping being 0xC0's and the hardware ignoring those two real bits.
523 *
524 * TODO: add batching support when enabled. remember, no dynamic memory here,
525 * athough there is the control page available...
526 */
527static void native_hpte_clear(void)
528{
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000529 unsigned long vpn = 0;
R Sharadaf4c82d52005-06-25 14:58:08 -0700530 unsigned long slot, slots, flags;
David Gibson8e561e72007-06-13 14:52:56 +1000531 struct hash_pte *hptep = htab_address;
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000532 unsigned long hpte_v;
R Sharadaf4c82d52005-06-25 14:58:08 -0700533 unsigned long pteg_count;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000534 int psize, apsize, ssize;
R Sharadaf4c82d52005-06-25 14:58:08 -0700535
536 pteg_count = htab_hash_mask + 1;
537
538 local_irq_save(flags);
539
540 /* we take the tlbie lock and hold it. Some hardware will
541 * deadlock if we try to tlbie from two processors at once.
542 */
Thomas Gleixner6b9c9b82010-02-18 02:22:35 +0000543 raw_spin_lock(&native_tlbie_lock);
R Sharadaf4c82d52005-06-25 14:58:08 -0700544
545 slots = pteg_count * HPTES_PER_GROUP;
546
547 for (slot = 0; slot < slots; slot++, hptep++) {
548 /*
549 * we could lock the pte here, but we are the only cpu
550 * running, right? and for crash dump, we probably
551 * don't want to wait for a maybe bad cpu.
552 */
David Gibson96e28442005-07-13 01:11:42 -0700553 hpte_v = hptep->v;
R Sharadaf4c82d52005-06-25 14:58:08 -0700554
R Sharada47f78a42006-02-22 21:43:08 +0530555 /*
556 * Call __tlbie() here rather than tlbie() since we
557 * already hold the native_tlbie_lock.
558 */
David Gibson96e28442005-07-13 01:11:42 -0700559 if (hpte_v & HPTE_V_VALID) {
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000560 hpte_decode(hptep, slot, &psize, &apsize, &ssize, &vpn);
David Gibson96e28442005-07-13 01:11:42 -0700561 hptep->v = 0;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000562 __tlbie(vpn, psize, apsize, ssize);
R Sharadaf4c82d52005-06-25 14:58:08 -0700563 }
564 }
565
R Sharada47f78a42006-02-22 21:43:08 +0530566 asm volatile("eieio; tlbsync; ptesync":::"memory");
Thomas Gleixner6b9c9b82010-02-18 02:22:35 +0000567 raw_spin_unlock(&native_tlbie_lock);
R Sharadaf4c82d52005-06-25 14:58:08 -0700568 local_irq_restore(flags);
569}
570
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100571/*
572 * Batched hash table flush, we batch the tlbie's to avoid taking/releasing
573 * the lock all the time
574 */
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +1000575static void native_flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576{
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000577 unsigned long vpn;
578 unsigned long hash, index, hidx, shift, slot;
David Gibson8e561e72007-06-13 14:52:56 +1000579 struct hash_pte *hptep;
David Gibson96e28442005-07-13 01:11:42 -0700580 unsigned long hpte_v;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100581 unsigned long want_v;
582 unsigned long flags;
583 real_pte_t pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 struct ppc64_tlb_batch *batch = &__get_cpu_var(ppc64_tlb_batch);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100585 unsigned long psize = batch->psize;
Paul Mackerras1189be62007-10-11 20:37:10 +1000586 int ssize = batch->ssize;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100587 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
589 local_irq_save(flags);
590
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 for (i = 0; i < number; i++) {
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000592 vpn = batch->vpn[i];
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100593 pte = batch->pte[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000595 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
596 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100597 hidx = __rpte_to_hidx(pte, index);
598 if (hidx & _PTEIDX_SECONDARY)
599 hash = ~hash;
600 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
601 slot += hidx & _PTEIDX_GROUP_IX;
602 hptep = htab_address + slot;
Aneesh Kumar K.V74f227b2013-04-28 09:37:34 +0000603 want_v = hpte_encode_avpn(vpn, psize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100604 native_lock_hpte(hptep);
605 hpte_v = hptep->v;
606 if (!HPTE_V_COMPARE(hpte_v, want_v) ||
607 !(hpte_v & HPTE_V_VALID))
608 native_unlock_hpte(hptep);
609 else
610 hptep->v = 0;
611 } pte_iterate_hashed_end();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 }
613
Matt Evans44ae3ab2011-04-06 19:48:50 +0000614 if (mmu_has_feature(MMU_FTR_TLBIEL) &&
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100615 mmu_psize_defs[psize].tlbiel && local) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 asm volatile("ptesync":::"memory");
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100617 for (i = 0; i < number; i++) {
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000618 vpn = batch->vpn[i];
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100619 pte = batch->pte[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000621 pte_iterate_hashed_subpages(pte, psize,
622 vpn, index, shift) {
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000623 __tlbiel(vpn, psize, psize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100624 } pte_iterate_hashed_end();
625 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 asm volatile("ptesync":::"memory");
627 } else {
Matt Evans44ae3ab2011-04-06 19:48:50 +0000628 int lock_tlbie = !mmu_has_feature(MMU_FTR_LOCKLESS_TLBIE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629
630 if (lock_tlbie)
Thomas Gleixner6b9c9b82010-02-18 02:22:35 +0000631 raw_spin_lock(&native_tlbie_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
633 asm volatile("ptesync":::"memory");
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100634 for (i = 0; i < number; i++) {
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000635 vpn = batch->vpn[i];
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100636 pte = batch->pte[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000638 pte_iterate_hashed_subpages(pte, psize,
639 vpn, index, shift) {
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000640 __tlbie(vpn, psize, psize, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100641 } pte_iterate_hashed_end();
642 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 asm volatile("eieio; tlbsync; ptesync":::"memory");
644
645 if (lock_tlbie)
Thomas Gleixner6b9c9b82010-02-18 02:22:35 +0000646 raw_spin_unlock(&native_tlbie_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 }
648
649 local_irq_restore(flags);
650}
651
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000652void __init hpte_init_native(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653{
654 ppc_md.hpte_invalidate = native_hpte_invalidate;
655 ppc_md.hpte_updatepp = native_hpte_updatepp;
656 ppc_md.hpte_updateboltedpp = native_hpte_updateboltedpp;
657 ppc_md.hpte_insert = native_hpte_insert;
R Sharadaf4c82d52005-06-25 14:58:08 -0700658 ppc_md.hpte_remove = native_hpte_remove;
659 ppc_md.hpte_clear_all = native_hpte_clear;
Michael Ellerman8e166992012-09-20 22:08:28 +0000660 ppc_md.flush_hash_range = native_flush_hash_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661}