blob: 2f0e550ad93545a5322ca744ff12e7865db025b5 [file] [log] [blame]
Michael Krufky2a83e4d2008-07-07 18:20:58 -03001/*
2 * mxl5007t.c - driver for the MaxLinear MxL5007T silicon tuner
3 *
Michael Krufky7434ca42009-01-19 01:11:49 -03004 * Copyright (C) 2008, 2009 Michael Krufky <mkrufky@linuxtv.org>
Michael Krufky2a83e4d2008-07-07 18:20:58 -03005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#include <linux/i2c.h>
22#include <linux/types.h>
23#include <linux/videodev2.h>
24#include "tuner-i2c.h"
25#include "mxl5007t.h"
26
27static DEFINE_MUTEX(mxl5007t_list_mutex);
28static LIST_HEAD(hybrid_tuner_instance_list);
29
30static int mxl5007t_debug;
31module_param_named(debug, mxl5007t_debug, int, 0644);
32MODULE_PARM_DESC(debug, "set debug level");
33
34/* ------------------------------------------------------------------------- */
35
36#define mxl_printk(kern, fmt, arg...) \
37 printk(kern "%s: " fmt "\n", __func__, ##arg)
38
39#define mxl_err(fmt, arg...) \
40 mxl_printk(KERN_ERR, "%d: " fmt, __LINE__, ##arg)
41
42#define mxl_warn(fmt, arg...) \
43 mxl_printk(KERN_WARNING, fmt, ##arg)
44
45#define mxl_info(fmt, arg...) \
46 mxl_printk(KERN_INFO, fmt, ##arg)
47
48#define mxl_debug(fmt, arg...) \
49({ \
50 if (mxl5007t_debug) \
51 mxl_printk(KERN_DEBUG, fmt, ##arg); \
52})
53
54#define mxl_fail(ret) \
55({ \
56 int __ret; \
57 __ret = (ret < 0); \
58 if (__ret) \
59 mxl_printk(KERN_ERR, "error %d on line %d", \
60 ret, __LINE__); \
61 __ret; \
62})
63
64/* ------------------------------------------------------------------------- */
65
66#define MHz 1000000
67
68enum mxl5007t_mode {
Michael Krufky7434ca42009-01-19 01:11:49 -030069 MxL_MODE_ISDBT = 0,
70 MxL_MODE_DVBT = 1,
71 MxL_MODE_ATSC = 2,
72 MxL_MODE_CABLE = 0x10,
Michael Krufky2a83e4d2008-07-07 18:20:58 -030073};
74
75enum mxl5007t_chip_version {
76 MxL_UNKNOWN_ID = 0x00,
77 MxL_5007_V1_F1 = 0x11,
78 MxL_5007_V1_F2 = 0x12,
Michael Krufky7434ca42009-01-19 01:11:49 -030079 MxL_5007_V4 = 0x14,
Michael Krufky2a83e4d2008-07-07 18:20:58 -030080 MxL_5007_V2_100_F1 = 0x21,
81 MxL_5007_V2_100_F2 = 0x22,
82 MxL_5007_V2_200_F1 = 0x23,
83 MxL_5007_V2_200_F2 = 0x24,
84};
85
86struct reg_pair_t {
87 u8 reg;
88 u8 val;
89};
90
91/* ------------------------------------------------------------------------- */
92
93static struct reg_pair_t init_tab[] = {
Michael Krufky7434ca42009-01-19 01:11:49 -030094 { 0x02, 0x06 },
95 { 0x03, 0x48 },
96 { 0x05, 0x04 },
97 { 0x06, 0x10 },
98 { 0x2e, 0x15 }, /* OVERRIDE */
99 { 0x30, 0x10 }, /* OVERRIDE */
100 { 0x45, 0x58 }, /* OVERRIDE */
101 { 0x48, 0x19 }, /* OVERRIDE */
102 { 0x52, 0x03 }, /* OVERRIDE */
103 { 0x53, 0x44 }, /* OVERRIDE */
104 { 0x6a, 0x4b }, /* OVERRIDE */
105 { 0x76, 0x00 }, /* OVERRIDE */
106 { 0x78, 0x18 }, /* OVERRIDE */
107 { 0x7a, 0x17 }, /* OVERRIDE */
108 { 0x85, 0x06 }, /* OVERRIDE */
109 { 0x01, 0x01 }, /* TOP_MASTER_ENABLE */
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300110 { 0, 0 }
111};
112
113static struct reg_pair_t init_tab_cable[] = {
Michael Krufky7434ca42009-01-19 01:11:49 -0300114 { 0x02, 0x06 },
115 { 0x03, 0x48 },
116 { 0x05, 0x04 },
117 { 0x06, 0x10 },
118 { 0x09, 0x3f },
119 { 0x0a, 0x3f },
120 { 0x0b, 0x3f },
121 { 0x2e, 0x15 }, /* OVERRIDE */
122 { 0x30, 0x10 }, /* OVERRIDE */
123 { 0x45, 0x58 }, /* OVERRIDE */
124 { 0x48, 0x19 }, /* OVERRIDE */
125 { 0x52, 0x03 }, /* OVERRIDE */
126 { 0x53, 0x44 }, /* OVERRIDE */
127 { 0x6a, 0x4b }, /* OVERRIDE */
128 { 0x76, 0x00 }, /* OVERRIDE */
129 { 0x78, 0x18 }, /* OVERRIDE */
130 { 0x7a, 0x17 }, /* OVERRIDE */
131 { 0x85, 0x06 }, /* OVERRIDE */
132 { 0x01, 0x01 }, /* TOP_MASTER_ENABLE */
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300133 { 0, 0 }
134};
135
136/* ------------------------------------------------------------------------- */
137
138static struct reg_pair_t reg_pair_rftune[] = {
Michael Krufky7434ca42009-01-19 01:11:49 -0300139 { 0x0f, 0x00 }, /* abort tune */
140 { 0x0c, 0x15 },
141 { 0x0d, 0x40 },
142 { 0x0e, 0x0e },
143 { 0x1f, 0x87 }, /* OVERRIDE */
144 { 0x20, 0x1f }, /* OVERRIDE */
145 { 0x21, 0x87 }, /* OVERRIDE */
146 { 0x22, 0x1f }, /* OVERRIDE */
147 { 0x80, 0x01 }, /* freq dependent */
148 { 0x0f, 0x01 }, /* start tune */
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300149 { 0, 0 }
150};
151
152/* ------------------------------------------------------------------------- */
153
154struct mxl5007t_state {
155 struct list_head hybrid_tuner_instance_list;
156 struct tuner_i2c_props i2c_props;
157
158 struct mutex lock;
159
160 struct mxl5007t_config *config;
161
162 enum mxl5007t_chip_version chip_id;
163
164 struct reg_pair_t tab_init[ARRAY_SIZE(init_tab)];
165 struct reg_pair_t tab_init_cable[ARRAY_SIZE(init_tab_cable)];
166 struct reg_pair_t tab_rftune[ARRAY_SIZE(reg_pair_rftune)];
167
Michael Krufkyd697b4c2011-11-03 09:12:04 -0300168 enum mxl5007t_if_freq if_freq;
169
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300170 u32 frequency;
171 u32 bandwidth;
172};
173
174/* ------------------------------------------------------------------------- */
175
176/* called by _init and _rftun to manipulate the register arrays */
177
178static void set_reg_bits(struct reg_pair_t *reg_pair, u8 reg, u8 mask, u8 val)
179{
180 unsigned int i = 0;
181
182 while (reg_pair[i].reg || reg_pair[i].val) {
183 if (reg_pair[i].reg == reg) {
184 reg_pair[i].val &= ~mask;
185 reg_pair[i].val |= val;
186 }
187 i++;
188
189 }
190 return;
191}
192
193static void copy_reg_bits(struct reg_pair_t *reg_pair1,
194 struct reg_pair_t *reg_pair2)
195{
196 unsigned int i, j;
197
198 i = j = 0;
199
200 while (reg_pair1[i].reg || reg_pair1[i].val) {
Roel Kluinc95a4192009-11-20 15:34:13 -0300201 while (reg_pair2[j].reg || reg_pair2[j].val) {
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300202 if (reg_pair1[i].reg != reg_pair2[j].reg) {
203 j++;
204 continue;
205 }
206 reg_pair2[j].val = reg_pair1[i].val;
207 break;
208 }
209 i++;
210 }
211 return;
212}
213
214/* ------------------------------------------------------------------------- */
215
216static void mxl5007t_set_mode_bits(struct mxl5007t_state *state,
217 enum mxl5007t_mode mode,
218 s32 if_diff_out_level)
219{
220 switch (mode) {
Michael Krufky7434ca42009-01-19 01:11:49 -0300221 case MxL_MODE_ATSC:
222 set_reg_bits(state->tab_init, 0x06, 0x1f, 0x12);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300223 break;
Michael Krufky7434ca42009-01-19 01:11:49 -0300224 case MxL_MODE_DVBT:
225 set_reg_bits(state->tab_init, 0x06, 0x1f, 0x11);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300226 break;
Michael Krufky7434ca42009-01-19 01:11:49 -0300227 case MxL_MODE_ISDBT:
228 set_reg_bits(state->tab_init, 0x06, 0x1f, 0x10);
229 break;
230 case MxL_MODE_CABLE:
231 set_reg_bits(state->tab_init_cable, 0x09, 0xff, 0xc1);
232 set_reg_bits(state->tab_init_cable, 0x0a, 0xff,
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300233 8 - if_diff_out_level);
Michael Krufky7434ca42009-01-19 01:11:49 -0300234 set_reg_bits(state->tab_init_cable, 0x0b, 0xff, 0x17);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300235 break;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300236 default:
237 mxl_fail(-EINVAL);
238 }
239 return;
240}
241
242static void mxl5007t_set_if_freq_bits(struct mxl5007t_state *state,
243 enum mxl5007t_if_freq if_freq,
244 int invert_if)
245{
246 u8 val;
247
248 switch (if_freq) {
249 case MxL_IF_4_MHZ:
250 val = 0x00;
251 break;
252 case MxL_IF_4_5_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300253 val = 0x02;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300254 break;
255 case MxL_IF_4_57_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300256 val = 0x03;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300257 break;
258 case MxL_IF_5_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300259 val = 0x04;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300260 break;
261 case MxL_IF_5_38_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300262 val = 0x05;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300263 break;
264 case MxL_IF_6_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300265 val = 0x06;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300266 break;
267 case MxL_IF_6_28_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300268 val = 0x07;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300269 break;
270 case MxL_IF_9_1915_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300271 val = 0x08;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300272 break;
273 case MxL_IF_35_25_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300274 val = 0x09;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300275 break;
276 case MxL_IF_36_15_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300277 val = 0x0a;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300278 break;
279 case MxL_IF_44_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300280 val = 0x0b;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300281 break;
282 default:
283 mxl_fail(-EINVAL);
284 return;
285 }
Michael Krufky7434ca42009-01-19 01:11:49 -0300286 set_reg_bits(state->tab_init, 0x02, 0x0f, val);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300287
288 /* set inverted IF or normal IF */
Michael Krufky7434ca42009-01-19 01:11:49 -0300289 set_reg_bits(state->tab_init, 0x02, 0x10, invert_if ? 0x10 : 0x00);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300290
Michael Krufkyd697b4c2011-11-03 09:12:04 -0300291 state->if_freq = if_freq;
292
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300293 return;
294}
295
296static void mxl5007t_set_xtal_freq_bits(struct mxl5007t_state *state,
297 enum mxl5007t_xtal_freq xtal_freq)
298{
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300299 switch (xtal_freq) {
300 case MxL_XTAL_16_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300301 /* select xtal freq & ref freq */
302 set_reg_bits(state->tab_init, 0x03, 0xf0, 0x00);
303 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x00);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300304 break;
305 case MxL_XTAL_20_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300306 set_reg_bits(state->tab_init, 0x03, 0xf0, 0x10);
307 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x01);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300308 break;
309 case MxL_XTAL_20_25_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300310 set_reg_bits(state->tab_init, 0x03, 0xf0, 0x20);
311 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x02);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300312 break;
313 case MxL_XTAL_20_48_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300314 set_reg_bits(state->tab_init, 0x03, 0xf0, 0x30);
315 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x03);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300316 break;
317 case MxL_XTAL_24_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300318 set_reg_bits(state->tab_init, 0x03, 0xf0, 0x40);
319 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x04);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300320 break;
321 case MxL_XTAL_25_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300322 set_reg_bits(state->tab_init, 0x03, 0xf0, 0x50);
323 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x05);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300324 break;
325 case MxL_XTAL_25_14_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300326 set_reg_bits(state->tab_init, 0x03, 0xf0, 0x60);
327 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x06);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300328 break;
329 case MxL_XTAL_27_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300330 set_reg_bits(state->tab_init, 0x03, 0xf0, 0x70);
331 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x07);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300332 break;
333 case MxL_XTAL_28_8_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300334 set_reg_bits(state->tab_init, 0x03, 0xf0, 0x80);
335 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x08);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300336 break;
337 case MxL_XTAL_32_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300338 set_reg_bits(state->tab_init, 0x03, 0xf0, 0x90);
339 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x09);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300340 break;
341 case MxL_XTAL_40_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300342 set_reg_bits(state->tab_init, 0x03, 0xf0, 0xa0);
343 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x0a);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300344 break;
345 case MxL_XTAL_44_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300346 set_reg_bits(state->tab_init, 0x03, 0xf0, 0xb0);
347 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x0b);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300348 break;
349 case MxL_XTAL_48_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300350 set_reg_bits(state->tab_init, 0x03, 0xf0, 0xc0);
351 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x0c);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300352 break;
353 case MxL_XTAL_49_3811_MHZ:
Michael Krufky7434ca42009-01-19 01:11:49 -0300354 set_reg_bits(state->tab_init, 0x03, 0xf0, 0xd0);
355 set_reg_bits(state->tab_init, 0x05, 0x0f, 0x0d);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300356 break;
357 default:
358 mxl_fail(-EINVAL);
359 return;
360 }
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300361
362 return;
363}
364
365static struct reg_pair_t *mxl5007t_calc_init_regs(struct mxl5007t_state *state,
366 enum mxl5007t_mode mode)
367{
368 struct mxl5007t_config *cfg = state->config;
369
370 memcpy(&state->tab_init, &init_tab, sizeof(init_tab));
371 memcpy(&state->tab_init_cable, &init_tab_cable, sizeof(init_tab_cable));
372
373 mxl5007t_set_mode_bits(state, mode, cfg->if_diff_out_level);
374 mxl5007t_set_if_freq_bits(state, cfg->if_freq_hz, cfg->invert_if);
375 mxl5007t_set_xtal_freq_bits(state, cfg->xtal_freq_hz);
376
Michael Krufky7434ca42009-01-19 01:11:49 -0300377 set_reg_bits(state->tab_init, 0x04, 0x01, cfg->loop_thru_enable);
378 set_reg_bits(state->tab_init, 0x03, 0x08, cfg->clk_out_enable << 3);
379 set_reg_bits(state->tab_init, 0x03, 0x07, cfg->clk_out_amp);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300380
Michael Krufky7434ca42009-01-19 01:11:49 -0300381 if (mode >= MxL_MODE_CABLE) {
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300382 copy_reg_bits(state->tab_init, state->tab_init_cable);
383 return state->tab_init_cable;
384 } else
385 return state->tab_init;
386}
387
388/* ------------------------------------------------------------------------- */
389
390enum mxl5007t_bw_mhz {
391 MxL_BW_6MHz = 6,
392 MxL_BW_7MHz = 7,
393 MxL_BW_8MHz = 8,
394};
395
396static void mxl5007t_set_bw_bits(struct mxl5007t_state *state,
397 enum mxl5007t_bw_mhz bw)
398{
399 u8 val;
400
401 switch (bw) {
402 case MxL_BW_6MHz:
403 val = 0x15; /* set DIG_MODEINDEX, DIG_MODEINDEX_A,
404 * and DIG_MODEINDEX_CSF */
405 break;
406 case MxL_BW_7MHz:
Michael Krufky7434ca42009-01-19 01:11:49 -0300407 val = 0x2a;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300408 break;
409 case MxL_BW_8MHz:
410 val = 0x3f;
411 break;
412 default:
413 mxl_fail(-EINVAL);
414 return;
415 }
Michael Krufky7434ca42009-01-19 01:11:49 -0300416 set_reg_bits(state->tab_rftune, 0x0c, 0x3f, val);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300417
418 return;
419}
420
421static struct
422reg_pair_t *mxl5007t_calc_rf_tune_regs(struct mxl5007t_state *state,
423 u32 rf_freq, enum mxl5007t_bw_mhz bw)
424{
425 u32 dig_rf_freq = 0;
426 u32 temp;
427 u32 frac_divider = 1000000;
428 unsigned int i;
429
430 memcpy(&state->tab_rftune, &reg_pair_rftune, sizeof(reg_pair_rftune));
431
432 mxl5007t_set_bw_bits(state, bw);
433
434 /* Convert RF frequency into 16 bits =>
435 * 10 bit integer (MHz) + 6 bit fraction */
436 dig_rf_freq = rf_freq / MHz;
437
438 temp = rf_freq % MHz;
439
440 for (i = 0; i < 6; i++) {
441 dig_rf_freq <<= 1;
442 frac_divider /= 2;
443 if (temp > frac_divider) {
444 temp -= frac_divider;
445 dig_rf_freq++;
446 }
447 }
448
449 /* add to have shift center point by 7.8124 kHz */
450 if (temp > 7812)
451 dig_rf_freq++;
452
Michael Krufky7434ca42009-01-19 01:11:49 -0300453 set_reg_bits(state->tab_rftune, 0x0d, 0xff, (u8) dig_rf_freq);
454 set_reg_bits(state->tab_rftune, 0x0e, 0xff, (u8) (dig_rf_freq >> 8));
455
456 if (rf_freq >= 333000000)
457 set_reg_bits(state->tab_rftune, 0x80, 0x40, 0x40);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300458
459 return state->tab_rftune;
460}
461
462/* ------------------------------------------------------------------------- */
463
464static int mxl5007t_write_reg(struct mxl5007t_state *state, u8 reg, u8 val)
465{
466 u8 buf[] = { reg, val };
467 struct i2c_msg msg = { .addr = state->i2c_props.addr, .flags = 0,
468 .buf = buf, .len = 2 };
469 int ret;
470
471 ret = i2c_transfer(state->i2c_props.adap, &msg, 1);
472 if (ret != 1) {
473 mxl_err("failed!");
474 return -EREMOTEIO;
475 }
476 return 0;
477}
478
479static int mxl5007t_write_regs(struct mxl5007t_state *state,
480 struct reg_pair_t *reg_pair)
481{
482 unsigned int i = 0;
483 int ret = 0;
484
485 while ((ret == 0) && (reg_pair[i].reg || reg_pair[i].val)) {
486 ret = mxl5007t_write_reg(state,
487 reg_pair[i].reg, reg_pair[i].val);
488 i++;
489 }
490 return ret;
491}
492
493static int mxl5007t_read_reg(struct mxl5007t_state *state, u8 reg, u8 *val)
494{
495 struct i2c_msg msg[] = {
496 { .addr = state->i2c_props.addr, .flags = 0,
497 .buf = &reg, .len = 1 },
498 { .addr = state->i2c_props.addr, .flags = I2C_M_RD,
499 .buf = val, .len = 1 },
500 };
501 int ret;
502
503 ret = i2c_transfer(state->i2c_props.adap, msg, 2);
504 if (ret != 2) {
505 mxl_err("failed!");
506 return -EREMOTEIO;
507 }
508 return 0;
509}
510
511static int mxl5007t_soft_reset(struct mxl5007t_state *state)
512{
513 u8 d = 0xff;
Michael Krufky7434ca42009-01-19 01:11:49 -0300514 struct i2c_msg msg = {
515 .addr = state->i2c_props.addr, .flags = 0,
516 .buf = &d, .len = 1
517 };
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300518 int ret = i2c_transfer(state->i2c_props.adap, &msg, 1);
519
520 if (ret != 1) {
521 mxl_err("failed!");
522 return -EREMOTEIO;
523 }
524 return 0;
525}
526
527static int mxl5007t_tuner_init(struct mxl5007t_state *state,
528 enum mxl5007t_mode mode)
529{
530 struct reg_pair_t *init_regs;
531 int ret;
532
533 ret = mxl5007t_soft_reset(state);
534 if (mxl_fail(ret))
535 goto fail;
536
537 /* calculate initialization reg array */
538 init_regs = mxl5007t_calc_init_regs(state, mode);
539
540 ret = mxl5007t_write_regs(state, init_regs);
541 if (mxl_fail(ret))
542 goto fail;
543 mdelay(1);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300544fail:
545 return ret;
546}
547
548static int mxl5007t_tuner_rf_tune(struct mxl5007t_state *state, u32 rf_freq_hz,
549 enum mxl5007t_bw_mhz bw)
550{
551 struct reg_pair_t *rf_tune_regs;
552 int ret;
553
554 /* calculate channel change reg array */
555 rf_tune_regs = mxl5007t_calc_rf_tune_regs(state, rf_freq_hz, bw);
556
557 ret = mxl5007t_write_regs(state, rf_tune_regs);
558 if (mxl_fail(ret))
559 goto fail;
560 msleep(3);
561fail:
562 return ret;
563}
564
565/* ------------------------------------------------------------------------- */
566
567static int mxl5007t_synth_lock_status(struct mxl5007t_state *state,
568 int *rf_locked, int *ref_locked)
569{
570 u8 d;
571 int ret;
572
573 *rf_locked = 0;
574 *ref_locked = 0;
575
Michael Krufky7434ca42009-01-19 01:11:49 -0300576 ret = mxl5007t_read_reg(state, 0xd8, &d);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300577 if (mxl_fail(ret))
578 goto fail;
579
580 if ((d & 0x0c) == 0x0c)
581 *rf_locked = 1;
582
583 if ((d & 0x03) == 0x03)
584 *ref_locked = 1;
585fail:
586 return ret;
587}
588
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300589/* ------------------------------------------------------------------------- */
590
591static int mxl5007t_get_status(struct dvb_frontend *fe, u32 *status)
592{
593 struct mxl5007t_state *state = fe->tuner_priv;
Michael Krufkyd90958e2009-02-28 19:42:59 -0300594 int rf_locked, ref_locked, ret;
595
596 *status = 0;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300597
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300598 if (fe->ops.i2c_gate_ctrl)
599 fe->ops.i2c_gate_ctrl(fe, 1);
600
601 ret = mxl5007t_synth_lock_status(state, &rf_locked, &ref_locked);
602 if (mxl_fail(ret))
603 goto fail;
604 mxl_debug("%s%s", rf_locked ? "rf locked " : "",
605 ref_locked ? "ref locked" : "");
Michael Krufkyd90958e2009-02-28 19:42:59 -0300606
607 if ((rf_locked) || (ref_locked))
608 *status |= TUNER_STATUS_LOCKED;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300609fail:
610 if (fe->ops.i2c_gate_ctrl)
611 fe->ops.i2c_gate_ctrl(fe, 0);
612
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300613 return ret;
614}
615
616/* ------------------------------------------------------------------------- */
617
618static int mxl5007t_set_params(struct dvb_frontend *fe,
619 struct dvb_frontend_parameters *params)
620{
621 struct mxl5007t_state *state = fe->tuner_priv;
622 enum mxl5007t_bw_mhz bw;
623 enum mxl5007t_mode mode;
624 int ret;
625 u32 freq = params->frequency;
626
627 if (fe->ops.info.type == FE_ATSC) {
628 switch (params->u.vsb.modulation) {
629 case VSB_8:
630 case VSB_16:
Michael Krufky7434ca42009-01-19 01:11:49 -0300631 mode = MxL_MODE_ATSC;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300632 break;
633 case QAM_64:
634 case QAM_256:
Michael Krufky7434ca42009-01-19 01:11:49 -0300635 mode = MxL_MODE_CABLE;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300636 break;
637 default:
638 mxl_err("modulation not set!");
639 return -EINVAL;
640 }
641 bw = MxL_BW_6MHz;
642 } else if (fe->ops.info.type == FE_OFDM) {
643 switch (params->u.ofdm.bandwidth) {
644 case BANDWIDTH_6_MHZ:
645 bw = MxL_BW_6MHz;
646 break;
647 case BANDWIDTH_7_MHZ:
648 bw = MxL_BW_7MHz;
649 break;
650 case BANDWIDTH_8_MHZ:
651 bw = MxL_BW_8MHz;
652 break;
653 default:
654 mxl_err("bandwidth not set!");
655 return -EINVAL;
656 }
Michael Krufky7434ca42009-01-19 01:11:49 -0300657 mode = MxL_MODE_DVBT;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300658 } else {
659 mxl_err("modulation type not supported!");
660 return -EINVAL;
661 }
662
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300663 if (fe->ops.i2c_gate_ctrl)
664 fe->ops.i2c_gate_ctrl(fe, 1);
665
Michael Krufkyc39c1fd2008-07-26 12:06:57 -0300666 mutex_lock(&state->lock);
667
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300668 ret = mxl5007t_tuner_init(state, mode);
669 if (mxl_fail(ret))
670 goto fail;
671
672 ret = mxl5007t_tuner_rf_tune(state, freq, bw);
673 if (mxl_fail(ret))
674 goto fail;
675
676 state->frequency = freq;
677 state->bandwidth = (fe->ops.info.type == FE_OFDM) ?
678 params->u.ofdm.bandwidth : 0;
679fail:
Michael Krufkyc39c1fd2008-07-26 12:06:57 -0300680 mutex_unlock(&state->lock);
681
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300682 if (fe->ops.i2c_gate_ctrl)
683 fe->ops.i2c_gate_ctrl(fe, 0);
684
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300685 return ret;
686}
687
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300688/* ------------------------------------------------------------------------- */
689
690static int mxl5007t_init(struct dvb_frontend *fe)
691{
692 struct mxl5007t_state *state = fe->tuner_priv;
Michael Krufky452a53a2008-07-12 18:22:38 -0300693 int ret;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300694
Michael Krufky452a53a2008-07-12 18:22:38 -0300695 if (fe->ops.i2c_gate_ctrl)
696 fe->ops.i2c_gate_ctrl(fe, 1);
697
Michael Krufky7434ca42009-01-19 01:11:49 -0300698 /* wake from standby */
699 ret = mxl5007t_write_reg(state, 0x01, 0x01);
Michael Krufky452a53a2008-07-12 18:22:38 -0300700 mxl_fail(ret);
Michael Krufky7434ca42009-01-19 01:11:49 -0300701
Michael Krufky452a53a2008-07-12 18:22:38 -0300702 if (fe->ops.i2c_gate_ctrl)
703 fe->ops.i2c_gate_ctrl(fe, 0);
704
Michael Krufky452a53a2008-07-12 18:22:38 -0300705 return ret;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300706}
707
708static int mxl5007t_sleep(struct dvb_frontend *fe)
709{
710 struct mxl5007t_state *state = fe->tuner_priv;
Michael Krufky452a53a2008-07-12 18:22:38 -0300711 int ret;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300712
Michael Krufky452a53a2008-07-12 18:22:38 -0300713 if (fe->ops.i2c_gate_ctrl)
714 fe->ops.i2c_gate_ctrl(fe, 1);
715
Michael Krufky7434ca42009-01-19 01:11:49 -0300716 /* enter standby mode */
717 ret = mxl5007t_write_reg(state, 0x01, 0x00);
Michael Krufky452a53a2008-07-12 18:22:38 -0300718 mxl_fail(ret);
Michael Krufky7434ca42009-01-19 01:11:49 -0300719 ret = mxl5007t_write_reg(state, 0x0f, 0x00);
720 mxl_fail(ret);
721
Michael Krufky452a53a2008-07-12 18:22:38 -0300722 if (fe->ops.i2c_gate_ctrl)
723 fe->ops.i2c_gate_ctrl(fe, 0);
724
Michael Krufky452a53a2008-07-12 18:22:38 -0300725 return ret;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300726}
727
728/* ------------------------------------------------------------------------- */
729
730static int mxl5007t_get_frequency(struct dvb_frontend *fe, u32 *frequency)
731{
732 struct mxl5007t_state *state = fe->tuner_priv;
733 *frequency = state->frequency;
734 return 0;
735}
736
737static int mxl5007t_get_bandwidth(struct dvb_frontend *fe, u32 *bandwidth)
738{
739 struct mxl5007t_state *state = fe->tuner_priv;
740 *bandwidth = state->bandwidth;
741 return 0;
742}
743
Michael Krufkyd697b4c2011-11-03 09:12:04 -0300744static int mxl5007t_get_if_frequency(struct dvb_frontend *fe, u32 *frequency)
745{
746 struct mxl5007t_state *state = fe->tuner_priv;
747
748 *frequency = 0;
749
750 switch (state->if_freq) {
751 case MxL_IF_4_MHZ:
752 *frequency = 4000000;
753 break;
754 case MxL_IF_4_5_MHZ:
755 *frequency = 4500000;
756 break;
757 case MxL_IF_4_57_MHZ:
758 *frequency = 4570000;
759 break;
760 case MxL_IF_5_MHZ:
761 *frequency = 5000000;
762 break;
763 case MxL_IF_5_38_MHZ:
764 *frequency = 5380000;
765 break;
766 case MxL_IF_6_MHZ:
767 *frequency = 6000000;
768 break;
769 case MxL_IF_6_28_MHZ:
770 *frequency = 6280000;
771 break;
772 case MxL_IF_9_1915_MHZ:
773 *frequency = 9191500;
774 break;
775 case MxL_IF_35_25_MHZ:
776 *frequency = 35250000;
777 break;
778 case MxL_IF_36_15_MHZ:
779 *frequency = 36150000;
780 break;
781 case MxL_IF_44_MHZ:
782 *frequency = 44000000;
783 break;
784 }
785 return 0;
786}
787
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300788static int mxl5007t_release(struct dvb_frontend *fe)
789{
790 struct mxl5007t_state *state = fe->tuner_priv;
791
792 mutex_lock(&mxl5007t_list_mutex);
793
794 if (state)
795 hybrid_tuner_release_state(state);
796
797 mutex_unlock(&mxl5007t_list_mutex);
798
799 fe->tuner_priv = NULL;
800
801 return 0;
802}
803
804/* ------------------------------------------------------------------------- */
805
806static struct dvb_tuner_ops mxl5007t_tuner_ops = {
807 .info = {
808 .name = "MaxLinear MxL5007T",
809 },
810 .init = mxl5007t_init,
811 .sleep = mxl5007t_sleep,
812 .set_params = mxl5007t_set_params,
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300813 .get_status = mxl5007t_get_status,
814 .get_frequency = mxl5007t_get_frequency,
815 .get_bandwidth = mxl5007t_get_bandwidth,
816 .release = mxl5007t_release,
Michael Krufkyd697b4c2011-11-03 09:12:04 -0300817 .get_if_frequency = mxl5007t_get_if_frequency,
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300818};
819
820static int mxl5007t_get_chip_id(struct mxl5007t_state *state)
821{
822 char *name;
823 int ret;
824 u8 id;
825
Michael Krufky7434ca42009-01-19 01:11:49 -0300826 ret = mxl5007t_read_reg(state, 0xd9, &id);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300827 if (mxl_fail(ret))
828 goto fail;
829
830 switch (id) {
831 case MxL_5007_V1_F1:
832 name = "MxL5007.v1.f1";
833 break;
834 case MxL_5007_V1_F2:
835 name = "MxL5007.v1.f2";
836 break;
837 case MxL_5007_V2_100_F1:
838 name = "MxL5007.v2.100.f1";
839 break;
840 case MxL_5007_V2_100_F2:
841 name = "MxL5007.v2.100.f2";
842 break;
843 case MxL_5007_V2_200_F1:
844 name = "MxL5007.v2.200.f1";
845 break;
846 case MxL_5007_V2_200_F2:
847 name = "MxL5007.v2.200.f2";
848 break;
Michael Krufky7434ca42009-01-19 01:11:49 -0300849 case MxL_5007_V4:
850 name = "MxL5007T.v4";
851 break;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300852 default:
853 name = "MxL5007T";
Michael Krufkyd202515b2009-02-28 19:56:30 -0300854 printk(KERN_WARNING "%s: unknown rev (%02x)\n", __func__, id);
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300855 id = MxL_UNKNOWN_ID;
856 }
857 state->chip_id = id;
858 mxl_info("%s detected @ %d-%04x", name,
859 i2c_adapter_id(state->i2c_props.adap),
860 state->i2c_props.addr);
861 return 0;
862fail:
863 mxl_warn("unable to identify device @ %d-%04x",
864 i2c_adapter_id(state->i2c_props.adap),
865 state->i2c_props.addr);
866
867 state->chip_id = MxL_UNKNOWN_ID;
868 return ret;
869}
870
871struct dvb_frontend *mxl5007t_attach(struct dvb_frontend *fe,
872 struct i2c_adapter *i2c, u8 addr,
873 struct mxl5007t_config *cfg)
874{
875 struct mxl5007t_state *state = NULL;
876 int instance, ret;
877
878 mutex_lock(&mxl5007t_list_mutex);
879 instance = hybrid_tuner_request_state(struct mxl5007t_state, state,
880 hybrid_tuner_instance_list,
Michael Krufky3d0081d2009-02-28 22:55:55 -0300881 i2c, addr, "mxl5007t");
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300882 switch (instance) {
883 case 0:
884 goto fail;
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300885 case 1:
886 /* new tuner instance */
887 state->config = cfg;
888
889 mutex_init(&state->lock);
890
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300891 if (fe->ops.i2c_gate_ctrl)
892 fe->ops.i2c_gate_ctrl(fe, 1);
893
894 ret = mxl5007t_get_chip_id(state);
895
896 if (fe->ops.i2c_gate_ctrl)
897 fe->ops.i2c_gate_ctrl(fe, 0);
898
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300899 /* check return value of mxl5007t_get_chip_id */
900 if (mxl_fail(ret))
901 goto fail;
902 break;
903 default:
904 /* existing tuner instance */
905 break;
906 }
907 fe->tuner_priv = state;
908 mutex_unlock(&mxl5007t_list_mutex);
909
910 memcpy(&fe->ops.tuner_ops, &mxl5007t_tuner_ops,
911 sizeof(struct dvb_tuner_ops));
912
913 return fe;
914fail:
915 mutex_unlock(&mxl5007t_list_mutex);
916
917 mxl5007t_release(fe);
918 return NULL;
919}
920EXPORT_SYMBOL_GPL(mxl5007t_attach);
921MODULE_DESCRIPTION("MaxLinear MxL5007T Silicon IC tuner driver");
922MODULE_AUTHOR("Michael Krufky <mkrufky@linuxtv.org>");
923MODULE_LICENSE("GPL");
Michael Krufky7434ca42009-01-19 01:11:49 -0300924MODULE_VERSION("0.2");
Michael Krufky2a83e4d2008-07-07 18:20:58 -0300925
926/*
927 * Overrides for Emacs so that we follow Linus's tabbing style.
928 * ---------------------------------------------------------------------------
929 * Local variables:
930 * c-basic-offset: 8
931 * End:
932 */