blob: dc2135be2a3a4ed2c044870e3c8c8b24881535f6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 Waldorf GMBH
7 * Copyright (C) 1995, 1996, 1997, 1998, 1999, 2001, 2002, 2003 Ralf Baechle
8 * Copyright (C) 1996 Paul M. Antoine
9 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000010 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
12#ifndef __ASM_CPU_INFO_H
13#define __ASM_CPU_INFO_H
14
David Daney6aa35242008-09-23 00:05:54 -070015#include <linux/types.h>
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/cache.h>
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019/*
20 * Descriptor for a cache
21 */
22struct cache_desc {
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 unsigned int waysize; /* Bytes per way */
Ralf Baechle6f2c3fa2006-11-30 01:14:45 +000024 unsigned short sets; /* Number of lines per set */
25 unsigned char ways; /* Number of ways */
26 unsigned char linesz; /* Size of line in bytes */
27 unsigned char waybit; /* Bits to select in a cache set */
28 unsigned char flags; /* Flags describing cache properties */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029};
30
31/*
32 * Flag definitions
33 */
34#define MIPS_CACHE_NOT_PRESENT 0x00000001
35#define MIPS_CACHE_VTAG 0x00000002 /* Virtually tagged cache */
36#define MIPS_CACHE_ALIASES 0x00000004 /* Cache could have aliases */
37#define MIPS_CACHE_IC_F_DC 0x00000008 /* Ic can refill from D-cache */
38#define MIPS_IC_SNOOPS_REMOTE 0x00000010 /* Ic snoops remote stores */
Atsushi Nemotode628932006-03-13 18:23:03 +090039#define MIPS_CACHE_PINDEX 0x00000020 /* Physically indexed cache */
Linus Torvalds1da177e2005-04-16 15:20:36 -070040
41struct cpuinfo_mips {
Ralf Baechle56369192009-02-28 09:44:28 +000042 unsigned int udelay_val;
43 unsigned int asid_cache;
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45 /*
46 * Capability and feature descriptor structure for MIPS CPU
47 */
48 unsigned long options;
Ralf Baechle41943182005-05-05 16:45:59 +000049 unsigned long ases;
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 unsigned int processor_id;
51 unsigned int fpu_id;
Paul Burtona5e9a692014-01-27 15:23:10 +000052 unsigned int msa_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 unsigned int cputype;
54 int isa_level;
55 int tlbsize;
Leonid Yegoshin75b5b5e2013-11-14 16:12:31 +000056 int tlbsizevtlb;
57 int tlbsizeftlbsets;
58 int tlbsizeftlbways;
Ralf Baechle70342282013-01-22 12:59:30 +010059 struct cache_desc icache; /* Primary I-cache */
60 struct cache_desc dcache; /* Primary D or combined I/D cache */
61 struct cache_desc scache; /* Secondary cache */
62 struct cache_desc tcache; /* Tertiary/split secondary cache */
63 int srsets; /* Shadow register sets */
Ralf Baechle0ab7aef2007-03-02 20:42:04 +000064 int core; /* physical core number */
Guenter Roeck91dfc422010-02-02 08:52:20 -080065#ifdef CONFIG_64BIT
Ralf Baechle70342282013-01-22 12:59:30 +010066 int vmbits; /* Virtual memory size in bits */
Guenter Roeck91dfc422010-02-02 08:52:20 -080067#endif
Chris Dearmand6c30482008-05-16 17:29:54 -070068#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
Ralf Baechle41c594a2006-04-05 09:45:45 +010069 /*
70 * In the MIPS MT "SMTC" model, each TC is considered
71 * to be a "CPU" for the purposes of scheduling, but
72 * exception resources, ASID spaces, etc, are common
73 * to all TCs within the same VPE.
74 */
Ralf Baechle70342282013-01-22 12:59:30 +010075 int vpe_id; /* Virtual Processor number */
Chris Dearmand6c30482008-05-16 17:29:54 -070076#endif
Ralf Baechle0ab7aef2007-03-02 20:42:04 +000077#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle70342282013-01-22 12:59:30 +010078 int tc_id; /* Thread Context number */
Ralf Baechle0ab7aef2007-03-02 20:42:04 +000079#endif
Ralf Baechle70342282013-01-22 12:59:30 +010080 void *data; /* Additional data */
David Daney6aa35242008-09-23 00:05:54 -070081 unsigned int watch_reg_count; /* Number that exist */
82 unsigned int watch_reg_use_cnt; /* Usable by ptrace */
83#define NUM_WATCH_REGS 4
84 u16 watch_reg_masks[NUM_WATCH_REGS];
David Daneye77c32f2010-12-21 14:19:09 -080085 unsigned int kscratch_mask; /* Usable KScratch mask. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070086} __attribute__((aligned(SMP_CACHE_BYTES)));
87
88extern struct cpuinfo_mips cpu_data[];
89#define current_cpu_data cpu_data[smp_processor_id()]
Atsushi Nemoto53dc8022007-03-10 01:07:45 +090090#define raw_current_cpu_data cpu_data[raw_smp_processor_id()]
Ralf Baechlec5f66592013-09-17 13:58:12 +020091#define boot_cpu_data cpu_data[0]
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93extern void cpu_probe(void);
94extern void cpu_report(void);
95
Ralf Baechle9966db252007-10-11 23:46:17 +010096extern const char *__cpu_name[];
97#define cpu_name_string() __cpu_name[smp_processor_id()]
98
Ralf Baechled6d3c9a2013-10-16 17:10:07 +020099struct seq_file;
100struct notifier_block;
101
102extern int register_proc_cpuinfo_notifier(struct notifier_block *nb);
103extern int proc_cpuinfo_notifier_call_chain(unsigned long val, void *v);
104
105#define proc_cpuinfo_notifier(fn, pri) \
106({ \
107 static struct notifier_block fn##_nb = { \
108 .notifier_call = fn, \
109 .priority = pri \
110 }; \
111 \
112 register_proc_cpuinfo_notifier(&fn##_nb); \
113})
114
115struct proc_cpuinfo_notifier_args {
116 struct seq_file *m;
117 unsigned long n;
118};
119
Paul Burtonb86c2242014-03-24 10:19:24 +0000120#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
121# define cpu_vpe_id(cpuinfo) ((cpuinfo)->vpe_id)
122#else
123# define cpu_vpe_id(cpuinfo) 0
124#endif
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126#endif /* __ASM_CPU_INFO_H */