blob: 61330c90f6a35da9a319790ab73581f7ec08133e [file] [log] [blame]
Catalin Marinas9cce7a42012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/mm/proc.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 * Copyright (C) 2012 ARM Ltd.
6 * Author: Catalin Marinas <catalin.marinas@arm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#include <linux/init.h>
22#include <linux/linkage.h>
23#include <asm/assembler.h>
24#include <asm/asm-offsets.h>
25#include <asm/hwcap.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000026#include <asm/pgtable.h>
James Morsecabe1c82016-04-27 17:47:07 +010027#include <asm/pgtable-hwdef.h>
Andrew Pinski104a0c02016-02-24 17:44:57 -080028#include <asm/cpufeature.h>
29#include <asm/alternative.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000030
Catalin Marinas35a86972014-04-02 17:55:40 +010031#ifdef CONFIG_ARM64_64K_PAGES
32#define TCR_TG_FLAGS TCR_TG0_64K | TCR_TG1_64K
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +010033#elif defined(CONFIG_ARM64_16K_PAGES)
34#define TCR_TG_FLAGS TCR_TG0_16K | TCR_TG1_16K
35#else /* CONFIG_ARM64_4K_PAGES */
Catalin Marinas35a86972014-04-02 17:55:40 +010036#define TCR_TG_FLAGS TCR_TG0_4K | TCR_TG1_4K
Catalin Marinas9cce7a42012-03-05 11:49:28 +000037#endif
38
Catalin Marinas35a86972014-04-02 17:55:40 +010039#define TCR_SMP_FLAGS TCR_SHARED
Catalin Marinas35a86972014-04-02 17:55:40 +010040
41/* PTWs cacheable, inner/outer WBWA */
42#define TCR_CACHE_FLAGS TCR_IRGN_WBWA | TCR_ORGN_WBWA
43
Catalin Marinas9cce7a42012-03-05 11:49:28 +000044#define MAIR(attr, mt) ((attr) << ((mt) * 8))
45
46/*
Rohit Vaswani5d494222016-01-04 14:08:32 -080047 * cpu_cache_off()
48 *
49 * Turn the CPU D-cache off.
50 */
51ENTRY(cpu_cache_off)
52 mrs x0, sctlr_el1
53 bic x0, x0, #1 << 2 // clear SCTLR.C
54 msr sctlr_el1, x0
55 isb
56 ret
57ENDPROC(cpu_cache_off)
58
59/*
60 * cpu_reset(loc)
61 *
62 * Perform a soft reset of the system. Put the CPU into the same state
63 * as it would be if it had been reset, and branch to what would be the
64 * reset vector. It must be executed with the flat identity mapping.
65 *
66 * - loc - location to jump to for soft reset
67 */
68 .align 5
69ENTRY(cpu_reset)
70 mrs x1, sctlr_el1
71 bic x1, x1, #1
72 msr sctlr_el1, x1 // disable the MMU
73 isb
74 ret x0
75ENDPROC(cpu_reset)
76
77ENTRY(cpu_soft_restart)
78 /* Save address of cpu_reset() and reset address */
79 mov x19, x0
80 mov x20, x1
81
82 /* Turn D-cache off */
83 bl cpu_cache_off
84
85 /* Push out all dirty data, and ensure cache is empty */
86 bl flush_cache_all
87
88 mov x0, x20
89 ret x19
90ENDPROC(cpu_soft_restart)
91
92/*
Catalin Marinas9cce7a42012-03-05 11:49:28 +000093 * cpu_do_idle()
94 *
95 * Idle the processor (wait for interrupt).
96 */
97ENTRY(cpu_do_idle)
98 dsb sy // WFI may enter a low-power mode
99 wfi
100 ret
101ENDPROC(cpu_do_idle)
102
Lorenzo Pieralisiaf3cfdb2015-01-26 18:33:44 +0000103#ifdef CONFIG_CPU_PM
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100104/**
105 * cpu_do_suspend - save CPU registers context
106 *
107 * x0: virtual address of context pointer
108 */
109ENTRY(cpu_do_suspend)
110 mrs x2, tpidr_el0
111 mrs x3, tpidrro_el0
112 mrs x4, contextidr_el1
James Morsecabe1c82016-04-27 17:47:07 +0100113 mrs x5, cpacr_el1
114 mrs x6, tcr_el1
115 mrs x7, vbar_el1
116 mrs x8, mdscr_el1
117 mrs x9, oslsr_el1
118 mrs x10, sctlr_el1
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100119 stp x2, x3, [x0]
James Morsecabe1c82016-04-27 17:47:07 +0100120 stp x4, xzr, [x0, #16]
121 stp x5, x6, [x0, #32]
122 stp x7, x8, [x0, #48]
123 stp x9, x10, [x0, #64]
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100124 ret
125ENDPROC(cpu_do_suspend)
126
127/**
128 * cpu_do_resume - restore CPU register context
129 *
James Morsecabe1c82016-04-27 17:47:07 +0100130 * x0: Address of context pointer
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100131 */
James Morseb6113032016-08-24 18:27:29 +0100132 .pushsection ".idmap.text", "ax"
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100133ENTRY(cpu_do_resume)
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100134 ldp x2, x3, [x0]
135 ldp x4, x5, [x0, #16]
James Morsecabe1c82016-04-27 17:47:07 +0100136 ldp x6, x8, [x0, #32]
137 ldp x9, x10, [x0, #48]
138 ldp x11, x12, [x0, #64]
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100139 msr tpidr_el0, x2
140 msr tpidrro_el0, x3
141 msr contextidr_el1, x4
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100142 msr cpacr_el1, x6
James Morsecabe1c82016-04-27 17:47:07 +0100143
144 /* Don't change t0sz here, mask those bits when restoring */
145 mrs x5, tcr_el1
146 bfi x8, x5, TCR_T0SZ_OFFSET, TCR_TxSZ_WIDTH
147
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100148 msr tcr_el1, x8
149 msr vbar_el1, x9
James Morse744c6c32016-08-26 16:03:42 +0100150
151 /*
152 * __cpu_setup() cleared MDSCR_EL1.MDE and friends, before unmasking
153 * debug exceptions. By restoring MDSCR_EL1 here, we may take a debug
154 * exception. Mask them until local_dbg_restore() in cpu_suspend()
155 * resets them.
156 */
157 disable_dbg
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100158 msr mdscr_el1, x10
James Morse744c6c32016-08-26 16:03:42 +0100159
James Morsecabe1c82016-04-27 17:47:07 +0100160 msr sctlr_el1, x12
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100161 /*
162 * Restore oslsr_el1 by writing oslar_el1
163 */
164 ubfx x11, x11, #1, #1
165 msr oslar_el1, x11
Lorenzo Pieralisif436b2a2016-01-13 14:50:03 +0000166 reset_pmuserenr_el0 x0 // Disable PMU access from EL0
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100167 isb
168 ret
169ENDPROC(cpu_do_resume)
James Morseb6113032016-08-24 18:27:29 +0100170 .popsection
Lorenzo Pieralisi6732bc62013-07-17 10:14:45 +0100171#endif
172
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000173/*
Jingoo Han812944e2014-01-27 07:19:32 +0000174 * cpu_do_switch_mm(pgd_phys, tsk)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000175 *
176 * Set the translation table base pointer to be pgd_phys.
177 *
178 * - pgd_phys - physical address of new TTB
179 */
180ENTRY(cpu_do_switch_mm)
Will Deacon5aec7152015-10-06 18:46:24 +0100181 mmid x1, x1 // get mm->context.id
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000182 bfi x0, x1, #48, #16 // set the ASID
183 msr ttbr0_el1, x0 // set TTBR0
184 isb
Catalin Marinas154f66c2016-07-01 15:48:55 +0100185 post_ttbr0_update_workaround
Andrew Pinski104a0c02016-02-24 17:44:57 -0800186 ret
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000187ENDPROC(cpu_do_switch_mm)
188
Mark Rutland50e18812016-01-25 11:45:01 +0000189 .pushsection ".idmap.text", "ax"
190/*
191 * void idmap_cpu_replace_ttbr1(phys_addr_t new_pgd)
192 *
193 * This is the low-level counterpart to cpu_replace_ttbr1, and should not be
194 * called by anything else. It can only be executed from a TTBR0 mapping.
195 */
196ENTRY(idmap_cpu_replace_ttbr1)
197 mrs x2, daif
198 msr daifset, #0xf
199
200 adrp x1, empty_zero_page
201 msr ttbr1_el1, x1
202 isb
203
204 tlbi vmalle1
205 dsb nsh
206 isb
207
208 msr ttbr1_el1, x0
209 isb
210
211 msr daif, x2
212
213 ret
214ENDPROC(idmap_cpu_replace_ttbr1)
215 .popsection
216
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000217/*
218 * __cpu_setup
219 *
220 * Initialise the processor for turning the MMU on. Return in x0 the
221 * value of the SCTLR_EL1 register.
222 */
James Morseb6113032016-08-24 18:27:29 +0100223 .pushsection ".idmap.text", "ax"
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000224ENTRY(__cpu_setup)
Will Deaconfa7aae82015-10-06 18:46:22 +0100225 tlbi vmalle1 // Invalidate local TLB
226 dsb nsh
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000227
228 mov x0, #3 << 20
229 msr cpacr_el1, x0 // Enable FP/ASIMD
Will Deacond8d23fa2015-08-20 11:47:13 +0100230 mov x0, #1 << 12 // Reset mdscr_el1 and disable
231 msr mdscr_el1, x0 // access to the DCC from EL0
Will Deacon2ce39ad2016-07-19 15:07:37 +0100232 isb // Unmask debug exceptions now,
233 enable_dbg // since this is per-cpu
Lorenzo Pieralisif436b2a2016-01-13 14:50:03 +0000234 reset_pmuserenr_el0 x0 // Disable PMU access from EL0
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000235 /*
236 * Memory region attributes for LPAE:
237 *
238 * n = AttrIndx[2:0]
239 * n MAIR
240 * DEVICE_nGnRnE 000 00000000
241 * DEVICE_nGnRE 001 00000100
242 * DEVICE_GRE 010 00001100
243 * NORMAL_NC 011 01000100
244 * NORMAL 100 11111111
Jonathan (Zhixiong) Zhang8d446c82015-08-07 09:36:59 +0100245 * NORMAL_WT 101 10111011
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000246 */
247 ldr x5, =MAIR(0x00, MT_DEVICE_nGnRnE) | \
248 MAIR(0x04, MT_DEVICE_nGnRE) | \
249 MAIR(0x0c, MT_DEVICE_GRE) | \
250 MAIR(0x44, MT_NORMAL_NC) | \
Jonathan (Zhixiong) Zhang8d446c82015-08-07 09:36:59 +0100251 MAIR(0xff, MT_NORMAL) | \
252 MAIR(0xbb, MT_NORMAL_WT)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000253 msr mair_el1, x5
254 /*
255 * Prepare SCTLR
256 */
257 adr x5, crval
258 ldp w5, w6, [x5]
259 mrs x0, sctlr_el1
260 bic x0, x0, x5 // clear bits
261 orr x0, x0, x6 // set bits
262 /*
263 * Set/prepare TCR and TTBR. We use 512GB (39-bit) address range for
264 * both user and kernel.
265 */
Catalin Marinas35a86972014-04-02 17:55:40 +0100266 ldr x10, =TCR_TxSZ(VA_BITS) | TCR_CACHE_FLAGS | TCR_SMP_FLAGS | \
267 TCR_TG_FLAGS | TCR_ASID16 | TCR_TBI0
Ard Biesheuveldd006da2015-03-19 16:42:27 +0000268 tcr_set_idmap_t0sz x10, x9
269
Radha Mohan Chintakuntla87366d82014-03-07 08:49:25 +0000270 /*
271 * Read the PARange bits from ID_AA64MMFR0_EL1 and set the IPS bits in
272 * TCR_EL1.
273 */
274 mrs x9, ID_AA64MMFR0_EL1
275 bfi x10, x9, #32, #3
Catalin Marinas2f4b8292015-07-10 17:24:28 +0100276#ifdef CONFIG_ARM64_HW_AFDBM
277 /*
278 * Hardware update of the Access and Dirty bits.
279 */
280 mrs x9, ID_AA64MMFR1_EL1
281 and x9, x9, #0xf
282 cbz x9, 2f
283 cmp x9, #2
284 b.lt 1f
285 orr x10, x10, #TCR_HD // hardware Dirty flag update
2861: orr x10, x10, #TCR_HA // hardware Access flag update
2872:
288#endif /* CONFIG_ARM64_HW_AFDBM */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000289 msr tcr_el1, x10
290 ret // return to head.S
291ENDPROC(__cpu_setup)
292
293 /*
Suzuki K. Poulose9f71ac92014-12-17 15:50:21 +0000294 * We set the desired value explicitly, including those of the
295 * reserved bits. The values of bits EE & E0E were set early in
296 * el2_setup, which are left untouched below.
297 *
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000298 * n n T
299 * U E WT T UD US IHBS
300 * CE0 XWHW CZ ME TEEA S
301 * .... .IEE .... NEAI TE.I ..AD DEN0 ACAM
Suzuki K. Poulose9f71ac92014-12-17 15:50:21 +0000302 * 0011 0... 1101 ..0. ..0. 10.. .0.. .... < hardware reserved
303 * .... .1.. .... 01.1 11.1 ..01 0.01 1101 < software settings
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000304 */
305 .type crval, #object
306crval:
Suzuki K. Poulose9f71ac92014-12-17 15:50:21 +0000307 .word 0xfcffffff // clear
308 .word 0x34d5d91d // set
James Morseb6113032016-08-24 18:27:29 +0100309 .popsection