blob: 169be1e2624101a43f8f6806fec0ad76d811f530 [file] [log] [blame]
Dirk Brandewiefe20ff52011-10-06 11:26:35 -07001/*
2 * Synopsys DesignWare I2C adapter driver (master only).
3 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
Andy Shevchenkoa93ac572015-02-06 13:47:02 +02009 * Copyright (C) 2011, 2015 Intel Corporation.
Dirk Brandewiefe20ff52011-10-06 11:26:35 -070010 *
11 * ----------------------------------------------------------------------------
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2 of the License, or
16 * (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
Dirk Brandewiefe20ff52011-10-06 11:26:35 -070022 * ----------------------------------------------------------------------------
23 *
24 */
25
26#include <linux/kernel.h>
27#include <linux/module.h>
28#include <linux/delay.h>
29#include <linux/i2c.h>
30#include <linux/errno.h>
31#include <linux/sched.h>
32#include <linux/err.h>
33#include <linux/interrupt.h>
34#include <linux/io.h>
35#include <linux/slab.h>
36#include <linux/pci.h>
Dirk Brandewie18dbdda2011-10-06 11:26:36 -070037#include <linux/pm_runtime.h>
Dirk Brandewiefe20ff52011-10-06 11:26:35 -070038#include "i2c-designware-core.h"
39
40#define DRIVER_NAME "i2c-designware-pci"
41
42enum dw_pci_ctl_id_t {
Dirk Brandewiefe20ff52011-10-06 11:26:35 -070043 medfield_0,
44 medfield_1,
45 medfield_2,
46 medfield_3,
47 medfield_4,
48 medfield_5,
Mika Westerberg089c7292014-02-19 16:10:29 +020049
50 baytrail,
Mika Westerberg157a8012014-05-15 17:37:24 +030051 haswell,
Dirk Brandewiefe20ff52011-10-06 11:26:35 -070052};
53
Chew, Chiau Ee8efd1e92014-03-11 19:33:45 +080054struct dw_scl_sda_cfg {
55 u32 ss_hcnt;
56 u32 fs_hcnt;
57 u32 ss_lcnt;
58 u32 fs_lcnt;
59 u32 sda_hold;
60};
61
Dirk Brandewiefe20ff52011-10-06 11:26:35 -070062struct dw_pci_controller {
63 u32 bus_num;
64 u32 bus_cfg;
65 u32 tx_fifo_depth;
66 u32 rx_fifo_depth;
67 u32 clk_khz;
Chew, Chiau Eececcd292014-03-07 22:12:50 +080068 u32 functionality;
Chew, Chiau Ee8efd1e92014-03-11 19:33:45 +080069 struct dw_scl_sda_cfg *scl_sda_cfg;
Dirk Brandewiefe20ff52011-10-06 11:26:35 -070070};
71
72#define INTEL_MID_STD_CFG (DW_IC_CON_MASTER | \
73 DW_IC_CON_SLAVE_DISABLE | \
74 DW_IC_CON_RESTART_EN)
75
Chew, Chiau Eececcd292014-03-07 22:12:50 +080076#define DW_DEFAULT_FUNCTIONALITY (I2C_FUNC_I2C | \
77 I2C_FUNC_SMBUS_BYTE | \
78 I2C_FUNC_SMBUS_BYTE_DATA | \
79 I2C_FUNC_SMBUS_WORD_DATA | \
80 I2C_FUNC_SMBUS_I2C_BLOCK)
81
Chew, Chiau Ee8efd1e92014-03-11 19:33:45 +080082/* BayTrail HCNT/LCNT/SDA hold time */
83static struct dw_scl_sda_cfg byt_config = {
84 .ss_hcnt = 0x200,
85 .fs_hcnt = 0x55,
86 .ss_lcnt = 0x200,
87 .fs_lcnt = 0x99,
88 .sda_hold = 0x6,
89};
90
Mika Westerberg157a8012014-05-15 17:37:24 +030091/* Haswell HCNT/LCNT/SDA hold time */
92static struct dw_scl_sda_cfg hsw_config = {
93 .ss_hcnt = 0x01b0,
94 .fs_hcnt = 0x48,
95 .ss_lcnt = 0x01fb,
96 .fs_lcnt = 0xa0,
97 .sda_hold = 0x9,
98};
99
Andy Shevchenkoa93ac572015-02-06 13:47:02 +0200100static struct dw_pci_controller dw_pci_controllers[] = {
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700101 [medfield_0] = {
102 .bus_num = 0,
103 .bus_cfg = INTEL_MID_STD_CFG | DW_IC_CON_SPEED_FAST,
104 .tx_fifo_depth = 32,
105 .rx_fifo_depth = 32,
106 .clk_khz = 25000,
107 },
108 [medfield_1] = {
109 .bus_num = 1,
110 .bus_cfg = INTEL_MID_STD_CFG | DW_IC_CON_SPEED_FAST,
111 .tx_fifo_depth = 32,
112 .rx_fifo_depth = 32,
113 .clk_khz = 25000,
114 },
115 [medfield_2] = {
116 .bus_num = 2,
117 .bus_cfg = INTEL_MID_STD_CFG | DW_IC_CON_SPEED_FAST,
118 .tx_fifo_depth = 32,
119 .rx_fifo_depth = 32,
120 .clk_khz = 25000,
121 },
122 [medfield_3] = {
123 .bus_num = 3,
124 .bus_cfg = INTEL_MID_STD_CFG | DW_IC_CON_SPEED_STD,
125 .tx_fifo_depth = 32,
126 .rx_fifo_depth = 32,
127 .clk_khz = 25000,
128 },
129 [medfield_4] = {
130 .bus_num = 4,
131 .bus_cfg = INTEL_MID_STD_CFG | DW_IC_CON_SPEED_FAST,
132 .tx_fifo_depth = 32,
133 .rx_fifo_depth = 32,
134 .clk_khz = 25000,
135 },
136 [medfield_5] = {
137 .bus_num = 5,
138 .bus_cfg = INTEL_MID_STD_CFG | DW_IC_CON_SPEED_FAST,
139 .tx_fifo_depth = 32,
140 .rx_fifo_depth = 32,
141 .clk_khz = 25000,
142 },
Mika Westerberg089c7292014-02-19 16:10:29 +0200143 [baytrail] = {
144 .bus_num = -1,
145 .bus_cfg = INTEL_MID_STD_CFG | DW_IC_CON_SPEED_FAST,
146 .tx_fifo_depth = 32,
147 .rx_fifo_depth = 32,
Chew, Chiau Eececcd292014-03-07 22:12:50 +0800148 .functionality = I2C_FUNC_10BIT_ADDR,
Chew, Chiau Ee8efd1e92014-03-11 19:33:45 +0800149 .scl_sda_cfg = &byt_config,
Mika Westerberg089c7292014-02-19 16:10:29 +0200150 },
Mika Westerberg157a8012014-05-15 17:37:24 +0300151 [haswell] = {
152 .bus_num = -1,
153 .bus_cfg = INTEL_MID_STD_CFG | DW_IC_CON_SPEED_FAST,
154 .tx_fifo_depth = 32,
155 .rx_fifo_depth = 32,
Mika Westerberg157a8012014-05-15 17:37:24 +0300156 .functionality = I2C_FUNC_10BIT_ADDR,
157 .scl_sda_cfg = &hsw_config,
158 },
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700159};
Alan Cox04095162014-07-23 13:06:57 +0100160
Mika Westerbergbe58eda2014-02-04 14:37:07 +0200161#ifdef CONFIG_PM
Octavian Purdila52c28432011-10-06 11:26:37 -0700162static int i2c_dw_pci_suspend(struct device *dev)
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700163{
Octavian Purdila52c28432011-10-06 11:26:37 -0700164 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700165
Mika Westerbergbe58eda2014-02-04 14:37:07 +0200166 i2c_dw_disable(pci_get_drvdata(pdev));
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700167 return 0;
168}
169
Octavian Purdila52c28432011-10-06 11:26:37 -0700170static int i2c_dw_pci_resume(struct device *dev)
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700171{
Octavian Purdila52c28432011-10-06 11:26:37 -0700172 struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700173
Mika Westerbergbe58eda2014-02-04 14:37:07 +0200174 return i2c_dw_init(pci_get_drvdata(pdev));
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700175}
Mika Westerbergbe58eda2014-02-04 14:37:07 +0200176#endif
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700177
Mika Westerbergbe58eda2014-02-04 14:37:07 +0200178static UNIVERSAL_DEV_PM_OPS(i2c_dw_pm_ops, i2c_dw_pci_suspend,
179 i2c_dw_pci_resume, NULL);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700180
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700181static u32 i2c_dw_get_clk_rate_khz(struct dw_i2c_dev *dev)
182{
183 return dev->controller->clk_khz;
184}
185
Bill Pemberton0b255e92012-11-27 15:59:38 -0500186static int i2c_dw_pci_probe(struct pci_dev *pdev,
Andy Shevchenkoca0c1ff2013-04-10 00:36:37 +0000187 const struct pci_device_id *id)
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700188{
189 struct dw_i2c_dev *dev;
190 struct i2c_adapter *adap;
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700191 int r;
192 struct dw_pci_controller *controller;
Chew, Chiau Ee8efd1e92014-03-11 19:33:45 +0800193 struct dw_scl_sda_cfg *cfg;
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700194
195 if (id->driver_data >= ARRAY_SIZE(dw_pci_controllers)) {
Andy Shevchenkoca0c1ff2013-04-10 00:36:37 +0000196 dev_err(&pdev->dev, "%s: invalid driver data %ld\n", __func__,
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700197 id->driver_data);
198 return -EINVAL;
199 }
200
201 controller = &dw_pci_controllers[id->driver_data];
202
Andy Shevchenko76cf3fc2013-04-10 00:36:38 +0000203 r = pcim_enable_device(pdev);
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700204 if (r) {
205 dev_err(&pdev->dev, "Failed to enable I2C PCI device (%d)\n",
206 r);
Andy Shevchenko76cf3fc2013-04-10 00:36:38 +0000207 return r;
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700208 }
209
Andy Shevchenko76cf3fc2013-04-10 00:36:38 +0000210 r = pcim_iomap_regions(pdev, 1 << 0, pci_name(pdev));
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700211 if (r) {
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700212 dev_err(&pdev->dev, "I/O memory remapping failed\n");
Andy Shevchenko76cf3fc2013-04-10 00:36:38 +0000213 return r;
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700214 }
215
Andy Shevchenko76cf3fc2013-04-10 00:36:38 +0000216 dev = devm_kzalloc(&pdev->dev, sizeof(struct dw_i2c_dev), GFP_KERNEL);
217 if (!dev)
218 return -ENOMEM;
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700219
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700220 dev->clk = NULL;
221 dev->controller = controller;
222 dev->get_clk_rate_khz = i2c_dw_get_clk_rate_khz;
Andy Shevchenko76cf3fc2013-04-10 00:36:38 +0000223 dev->base = pcim_iomap_table(pdev)[0];
224 dev->dev = &pdev->dev;
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300225 dev->irq = pdev->irq;
Chew, Chiau Eececcd292014-03-07 22:12:50 +0800226 dev->functionality = controller->functionality |
227 DW_DEFAULT_FUNCTIONALITY;
228
Andy Shevchenkoa93ac572015-02-06 13:47:02 +0200229 dev->master_cfg = controller->bus_cfg;
Chew, Chiau Ee8efd1e92014-03-11 19:33:45 +0800230 if (controller->scl_sda_cfg) {
231 cfg = controller->scl_sda_cfg;
232 dev->ss_hcnt = cfg->ss_hcnt;
233 dev->fs_hcnt = cfg->fs_hcnt;
234 dev->ss_lcnt = cfg->ss_lcnt;
235 dev->fs_lcnt = cfg->fs_lcnt;
236 dev->sda_hold_time = cfg->sda_hold;
237 }
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700238
239 pci_set_drvdata(pdev, dev);
240
241 dev->tx_fifo_depth = controller->tx_fifo_depth;
242 dev->rx_fifo_depth = controller->rx_fifo_depth;
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700243
244 adap = &dev->adapter;
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700245 adap->owner = THIS_MODULE;
246 adap->class = 0;
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700247 adap->nr = controller->bus_num;
Mika Westerberg089c7292014-02-19 16:10:29 +0200248
Jarkko Nikulad80d1342015-10-12 16:55:35 +0300249 r = i2c_dw_probe(dev);
250 if (r)
Andy Shevchenko76cf3fc2013-04-10 00:36:38 +0000251 return r;
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700252
Mika Westerberg43452332013-04-10 00:36:42 +0000253 pm_runtime_set_autosuspend_delay(&pdev->dev, 1000);
254 pm_runtime_use_autosuspend(&pdev->dev);
Mika Westerbergbe58eda2014-02-04 14:37:07 +0200255 pm_runtime_put_autosuspend(&pdev->dev);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700256 pm_runtime_allow(&pdev->dev);
257
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700258 return 0;
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700259}
260
Bill Pemberton0b255e92012-11-27 15:59:38 -0500261static void i2c_dw_pci_remove(struct pci_dev *pdev)
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700262{
263 struct dw_i2c_dev *dev = pci_get_drvdata(pdev);
264
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700265 i2c_dw_disable(dev);
266 pm_runtime_forbid(&pdev->dev);
267 pm_runtime_get_noresume(&pdev->dev);
268
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700269 i2c_del_adapter(&dev->adapter);
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700270}
271
272/* work with hotplug and coldplug */
273MODULE_ALIAS("i2c_designware-pci");
274
Jingoo Han392debf2013-12-03 08:11:20 +0900275static const struct pci_device_id i2_designware_pci_ids[] = {
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700276 /* Medfield */
Andy Shevchenkoa93ac572015-02-06 13:47:02 +0200277 { PCI_VDEVICE(INTEL, 0x0817), medfield_3 },
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700278 { PCI_VDEVICE(INTEL, 0x0818), medfield_4 },
279 { PCI_VDEVICE(INTEL, 0x0819), medfield_5 },
280 { PCI_VDEVICE(INTEL, 0x082C), medfield_0 },
281 { PCI_VDEVICE(INTEL, 0x082D), medfield_1 },
282 { PCI_VDEVICE(INTEL, 0x082E), medfield_2 },
Mika Westerberg089c7292014-02-19 16:10:29 +0200283 /* Baytrail */
284 { PCI_VDEVICE(INTEL, 0x0F41), baytrail },
285 { PCI_VDEVICE(INTEL, 0x0F42), baytrail },
286 { PCI_VDEVICE(INTEL, 0x0F43), baytrail },
287 { PCI_VDEVICE(INTEL, 0x0F44), baytrail },
288 { PCI_VDEVICE(INTEL, 0x0F45), baytrail },
289 { PCI_VDEVICE(INTEL, 0x0F46), baytrail },
290 { PCI_VDEVICE(INTEL, 0x0F47), baytrail },
Mika Westerberg157a8012014-05-15 17:37:24 +0300291 /* Haswell */
292 { PCI_VDEVICE(INTEL, 0x9c61), haswell },
293 { PCI_VDEVICE(INTEL, 0x9c62), haswell },
Alan Cox04095162014-07-23 13:06:57 +0100294 /* Braswell / Cherrytrail */
Andy Shevchenkoa93ac572015-02-06 13:47:02 +0200295 { PCI_VDEVICE(INTEL, 0x22C1), baytrail },
Alan Cox04095162014-07-23 13:06:57 +0100296 { PCI_VDEVICE(INTEL, 0x22C2), baytrail },
297 { PCI_VDEVICE(INTEL, 0x22C3), baytrail },
298 { PCI_VDEVICE(INTEL, 0x22C4), baytrail },
299 { PCI_VDEVICE(INTEL, 0x22C5), baytrail },
300 { PCI_VDEVICE(INTEL, 0x22C6), baytrail },
301 { PCI_VDEVICE(INTEL, 0x22C7), baytrail },
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700302 { 0,}
303};
304MODULE_DEVICE_TABLE(pci, i2_designware_pci_ids);
305
306static struct pci_driver dw_i2c_driver = {
307 .name = DRIVER_NAME,
308 .id_table = i2_designware_pci_ids,
309 .probe = i2c_dw_pci_probe,
Bill Pemberton0b255e92012-11-27 15:59:38 -0500310 .remove = i2c_dw_pci_remove,
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700311 .driver = {
312 .pm = &i2c_dw_pm_ops,
313 },
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700314};
315
Axel Lin56f21782012-07-24 14:13:56 +0200316module_pci_driver(dw_i2c_driver);
Dirk Brandewiefe20ff52011-10-06 11:26:35 -0700317
318MODULE_AUTHOR("Baruch Siach <baruch@tkos.co.il>");
319MODULE_DESCRIPTION("Synopsys DesignWare PCI I2C bus adapter");
320MODULE_LICENSE("GPL");