blob: b82863887f10ebe96a3d8db573d99d0c7ae6d9a3 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * linux/arch/arm/mach-omap2/irq.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * Interrupt handler for OMAP2 boards.
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Author: Paul Mundt <paul.mundt@nokia.com>
8 *
9 * This file is subject to the terms and conditions of the GNU General Public
10 * License. See the file "COPYING" in the main directory of this archive
11 * for more details.
12 */
13#include <linux/kernel.h>
14#include <linux/init.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000015#include <linux/interrupt.h>
Paul Walmsley2e7509e2008-10-09 17:51:28 +030016#include <linux/io.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010017#include <mach/hardware.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000018#include <asm/mach/irq.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000019
Paul Walmsley2e7509e2008-10-09 17:51:28 +030020
21/* selected INTC register offsets */
22
23#define INTC_REVISION 0x0000
24#define INTC_SYSCONFIG 0x0010
25#define INTC_SYSSTATUS 0x0014
Tony Lindgren6ccc4c02008-12-10 17:36:52 -080026#define INTC_SIR 0x0040
Paul Walmsley2e7509e2008-10-09 17:51:28 +030027#define INTC_CONTROL 0x0048
28#define INTC_MIR_CLEAR0 0x0088
29#define INTC_MIR_SET0 0x008c
30#define INTC_PENDING_IRQ0 0x0098
Paul Walmsley2e7509e2008-10-09 17:51:28 +030031/* Number of IRQ state bits in each MIR register */
32#define IRQ_BITS_PER_REG 32
Tony Lindgren1dbae812005-11-10 14:26:51 +000033
34/*
35 * OMAP2 has a number of different interrupt controllers, each interrupt
36 * controller is identified as its own "bank". Register definitions are
37 * fairly consistent for each bank, but not all registers are implemented
38 * for each bank.. when in doubt, consult the TRM.
39 */
40static struct omap_irq_bank {
Russell Kinge8a91c92008-09-01 22:07:37 +010041 void __iomem *base_reg;
Tony Lindgren1dbae812005-11-10 14:26:51 +000042 unsigned int nr_irqs;
43} __attribute__ ((aligned(4))) irq_banks[] = {
44 {
45 /* MPU INTC */
Tony Lindgren646e3ed2008-10-06 15:49:36 +030046 .base_reg = 0,
Tony Lindgren1dbae812005-11-10 14:26:51 +000047 .nr_irqs = 96,
Tony Lindgren646e3ed2008-10-06 15:49:36 +030048 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000049};
50
Paul Walmsley2e7509e2008-10-09 17:51:28 +030051/* INTC bank register get/set */
52
53static void intc_bank_write_reg(u32 val, struct omap_irq_bank *bank, u16 reg)
54{
55 __raw_writel(val, bank->base_reg + reg);
56}
57
58static u32 intc_bank_read_reg(struct omap_irq_bank *bank, u16 reg)
59{
60 return __raw_readl(bank->base_reg + reg);
61}
62
Tony Lindgren6ccc4c02008-12-10 17:36:52 -080063static int previous_irq;
64
65/*
66 * On 34xx we can get occasional spurious interrupts if the ack from
67 * an interrupt handler does not get posted before we unmask. Warn about
68 * the interrupt handlers that need to flush posted writes.
69 */
70static int omap_check_spurious(unsigned int irq)
71{
72 u32 sir, spurious;
73
74 sir = intc_bank_read_reg(&irq_banks[0], INTC_SIR);
Roger Quadros846c29f2009-04-23 11:10:50 -070075 spurious = sir >> 7;
Tony Lindgren6ccc4c02008-12-10 17:36:52 -080076
Roger Quadros846c29f2009-04-23 11:10:50 -070077 if (spurious) {
Tony Lindgren6ccc4c02008-12-10 17:36:52 -080078 printk(KERN_WARNING "Spurious irq %i: 0x%08x, please flush "
79 "posted write for irq %i\n",
80 irq, sir, previous_irq);
81 return spurious;
82 }
83
84 return 0;
85}
86
Tony Lindgren1dbae812005-11-10 14:26:51 +000087/* XXX: FIQ and additional INTC support (only MPU at the moment) */
88static void omap_ack_irq(unsigned int irq)
89{
Paul Walmsley2e7509e2008-10-09 17:51:28 +030090 intc_bank_write_reg(0x1, &irq_banks[0], INTC_CONTROL);
Tony Lindgren1dbae812005-11-10 14:26:51 +000091}
92
93static void omap_mask_irq(unsigned int irq)
94{
Paul Walmsley2e7509e2008-10-09 17:51:28 +030095 int offset = irq & (~(IRQ_BITS_PER_REG - 1));
Tony Lindgren1dbae812005-11-10 14:26:51 +000096
Tony Lindgren6ccc4c02008-12-10 17:36:52 -080097 if (cpu_is_omap34xx()) {
98 int spurious = 0;
99
100 /*
101 * INT_34XX_GPT12_IRQ is also the spurious irq. Maybe because
102 * it is the highest irq number?
103 */
104 if (irq == INT_34XX_GPT12_IRQ)
105 spurious = omap_check_spurious(irq);
106
107 if (!spurious)
108 previous_irq = irq;
109 }
110
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300111 irq &= (IRQ_BITS_PER_REG - 1);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000112
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300113 intc_bank_write_reg(1 << irq, &irq_banks[0], INTC_MIR_SET0 + offset);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000114}
115
116static void omap_unmask_irq(unsigned int irq)
117{
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300118 int offset = irq & (~(IRQ_BITS_PER_REG - 1));
Tony Lindgren1dbae812005-11-10 14:26:51 +0000119
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300120 irq &= (IRQ_BITS_PER_REG - 1);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000121
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300122 intc_bank_write_reg(1 << irq, &irq_banks[0], INTC_MIR_CLEAR0 + offset);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000123}
124
125static void omap_mask_ack_irq(unsigned int irq)
126{
127 omap_mask_irq(irq);
128 omap_ack_irq(irq);
129}
130
David Brownell38c677c2006-08-01 22:26:25 +0100131static struct irq_chip omap_irq_chip = {
132 .name = "INTC",
Tony Lindgren1dbae812005-11-10 14:26:51 +0000133 .ack = omap_mask_ack_irq,
134 .mask = omap_mask_irq,
135 .unmask = omap_unmask_irq,
136};
137
138static void __init omap_irq_bank_init_one(struct omap_irq_bank *bank)
139{
140 unsigned long tmp;
141
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300142 tmp = intc_bank_read_reg(bank, INTC_REVISION) & 0xff;
Russell Kinge8a91c92008-09-01 22:07:37 +0100143 printk(KERN_INFO "IRQ: Found an INTC at 0x%p "
Tony Lindgren1dbae812005-11-10 14:26:51 +0000144 "(revision %ld.%ld) with %d interrupts\n",
145 bank->base_reg, tmp >> 4, tmp & 0xf, bank->nr_irqs);
146
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300147 tmp = intc_bank_read_reg(bank, INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000148 tmp |= 1 << 1; /* soft reset */
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300149 intc_bank_write_reg(tmp, bank, INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000150
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300151 while (!(intc_bank_read_reg(bank, INTC_SYSSTATUS) & 0x1))
Tony Lindgren1dbae812005-11-10 14:26:51 +0000152 /* Wait for reset to complete */;
Juha Yrjola375e12a2006-12-06 17:13:50 -0800153
154 /* Enable autoidle */
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300155 intc_bank_write_reg(1 << 0, bank, INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000156}
157
Jouni Hogander94434532009-02-03 15:49:04 -0800158int omap_irq_pending(void)
159{
160 int i;
161
162 for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {
163 struct omap_irq_bank *bank = irq_banks + i;
164 int irq;
165
166 for (irq = 0; irq < bank->nr_irqs; irq += 32)
167 if (intc_bank_read_reg(bank, INTC_PENDING_IRQ0 +
168 ((irq >> 5) << 5)))
169 return 1;
170 }
171 return 0;
172}
173
Tony Lindgren1dbae812005-11-10 14:26:51 +0000174void __init omap_init_irq(void)
175{
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200176 unsigned long nr_of_irqs = 0;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000177 unsigned int nr_banks = 0;
178 int i;
179
180 for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {
181 struct omap_irq_bank *bank = irq_banks + i;
182
Tony Lindgren646e3ed2008-10-06 15:49:36 +0300183 if (cpu_is_omap24xx())
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300184 bank->base_reg = OMAP2_IO_ADDRESS(OMAP24XX_IC_BASE);
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300185 else if (cpu_is_omap34xx())
186 bank->base_reg = OMAP2_IO_ADDRESS(OMAP34XX_IC_BASE);
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300187
Tony Lindgren1dbae812005-11-10 14:26:51 +0000188 omap_irq_bank_init_one(bank);
189
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200190 nr_of_irqs += bank->nr_irqs;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000191 nr_banks++;
192 }
193
194 printk(KERN_INFO "Total of %ld interrupts on %d active controller%s\n",
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200195 nr_of_irqs, nr_banks, nr_banks > 1 ? "s" : "");
Tony Lindgren1dbae812005-11-10 14:26:51 +0000196
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200197 for (i = 0; i < nr_of_irqs; i++) {
Tony Lindgren1dbae812005-11-10 14:26:51 +0000198 set_irq_chip(i, &omap_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +0000199 set_irq_handler(i, handle_level_irq);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000200 set_irq_flags(i, IRQF_VALID);
201 }
202}
203