blob: 752b6d6dde040adb7322e0dad59fb62b2bd2f213 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Sergei Shtylyov6273d262007-02-07 18:18:20 +01002 * linux/drivers/ide/pci/hpt366.c Version 1.01 Dec 23, 2006
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
5 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
6 * Portions Copyright (C) 2003 Red Hat Inc
Sergei Shtylyov836c0062006-12-13 00:35:47 -08007 * Portions Copyright (C) 2005-2006 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Thanks to HighPoint Technologies for their assistance, and hardware.
10 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
11 * donation of an ABit BP6 mainboard, processor, and memory acellerated
12 * development and support.
13 *
Alan Coxb39b01f2005-06-27 15:24:27 -070014 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080015 * HighPoint has its own drivers (open source except for the RAID part)
16 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
17 * This may be useful to anyone wanting to work on this driver, however do not
18 * trust them too much since the code tends to become less and less meaningful
19 * as the time passes... :-/
Alan Coxb39b01f2005-06-27 15:24:27 -070020 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 * Note that final HPT370 support was done by force extraction of GPL.
22 *
23 * - add function for getting/setting power status of drive
24 * - the HPT370's state machine can get confused. reset it before each dma
25 * xfer to prevent that from happening.
26 * - reset state engine whenever we get an error.
27 * - check for busmaster state at end of dma.
28 * - use new highpoint timings.
29 * - detect bus speed using highpoint register.
30 * - use pll if we don't have a clock table. added a 66MHz table that's
31 * just 2x the 33MHz table.
32 * - removed turnaround. NOTE: we never want to switch between pll and
33 * pci clocks as the chip can glitch in those cases. the highpoint
34 * approved workaround slows everything down too much to be useful. in
35 * addition, we would have to serialize access to each chip.
36 * Adrian Sun <a.sun@sun.com>
37 *
38 * add drive timings for 66MHz PCI bus,
39 * fix ATA Cable signal detection, fix incorrect /proc info
40 * add /proc display for per-drive PIO/DMA/UDMA mode and
41 * per-channel ATA-33/66 Cable detect.
42 * Duncan Laurie <void@sun.com>
43 *
44 * fixup /proc output for multiple controllers
45 * Tim Hockin <thockin@sun.com>
46 *
47 * On hpt366:
48 * Reset the hpt366 on error, reset on dma
49 * Fix disabling Fast Interrupt hpt366.
50 * Mike Waychison <crlf@sun.com>
51 *
52 * Added support for 372N clocking and clock switching. The 372N needs
53 * different clocks on read/write. This requires overloading rw_disk and
54 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
55 * keeping me sane.
56 * Alan Cox <alan@redhat.com>
57 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080058 * - fix the clock turnaround code: it was writing to the wrong ports when
59 * called for the secondary channel, caching the current clock mode per-
60 * channel caused the cached register value to get out of sync with the
61 * actual one, the channels weren't serialized, the turnaround shouldn't
62 * be done on 66 MHz PCI bus
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010063 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
64 * does not allow for this speed anyway
65 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
66 * their primary channel is kind of virtual, it isn't tied to any pins)
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -080067 * - fix/remove bad/unused timing tables and use one set of tables for the whole
68 * HPT37x chip family; save space by introducing the separate transfer mode
69 * table in which the mode lookup is done
Sergei Shtylyov26c068d2006-12-13 00:35:52 -080070 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
71 * the wrong PCI frequency since DPLL has already been calibrated by BIOS
Sergei Shtylyov33b18a62006-12-13 00:35:50 -080072 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -080074 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010076 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
Sergei Shtylyov90778572007-02-07 18:17:51 +010078 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
Sergei Shtylyove139b0b2007-02-07 18:17:37 +010080 * - optimize the rate masking/filtering and the drive list lookup code
Sergei Shtylyovb4586712007-02-07 18:17:54 +010081 * - use pci_get_slot() to get to the function 1 of HPT36x/374
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010082 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
85 * function 1
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +010086 * - rename all the register related variables consistently
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010087 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
89 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
90 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +010094 * - clean up DMA timeout handling for HPT370
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010095 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
97 * init_setup stage
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
102 * supported DMA mode, and the chip settings table pointer filled, then, at
103 * the init_chipset stage, allocate per-chip instance and fill it with the
104 * rest of the necessary information
105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
107 * frequency
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
109 * anything newer than HPT370/A
Sergei Shtylyov6273d262007-02-07 18:18:20 +0100110 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
111 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100112 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
113 * the register setting lists into the table indexed by the clock selected
114 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 */
116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117#include <linux/types.h>
118#include <linux/module.h>
119#include <linux/kernel.h>
120#include <linux/delay.h>
121#include <linux/timer.h>
122#include <linux/mm.h>
123#include <linux/ioport.h>
124#include <linux/blkdev.h>
125#include <linux/hdreg.h>
126
127#include <linux/interrupt.h>
128#include <linux/pci.h>
129#include <linux/init.h>
130#include <linux/ide.h>
131
132#include <asm/uaccess.h>
133#include <asm/io.h>
134#include <asm/irq.h>
135
136/* various tuning parameters */
137#define HPT_RESET_STATE_ENGINE
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800138#undef HPT_DELAY_INTERRUPT
139#define HPT_SERIALIZE_IO 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
141static const char *quirk_drives[] = {
142 "QUANTUM FIREBALLlct08 08",
143 "QUANTUM FIREBALLP KA6.4",
144 "QUANTUM FIREBALLP LM20.4",
145 "QUANTUM FIREBALLP LM20.5",
146 NULL
147};
148
149static const char *bad_ata100_5[] = {
150 "IBM-DTLA-307075",
151 "IBM-DTLA-307060",
152 "IBM-DTLA-307045",
153 "IBM-DTLA-307030",
154 "IBM-DTLA-307020",
155 "IBM-DTLA-307015",
156 "IBM-DTLA-305040",
157 "IBM-DTLA-305030",
158 "IBM-DTLA-305020",
159 "IC35L010AVER07-0",
160 "IC35L020AVER07-0",
161 "IC35L030AVER07-0",
162 "IC35L040AVER07-0",
163 "IC35L060AVER07-0",
164 "WDC AC310200R",
165 NULL
166};
167
168static const char *bad_ata66_4[] = {
169 "IBM-DTLA-307075",
170 "IBM-DTLA-307060",
171 "IBM-DTLA-307045",
172 "IBM-DTLA-307030",
173 "IBM-DTLA-307020",
174 "IBM-DTLA-307015",
175 "IBM-DTLA-305040",
176 "IBM-DTLA-305030",
177 "IBM-DTLA-305020",
178 "IC35L010AVER07-0",
179 "IC35L020AVER07-0",
180 "IC35L030AVER07-0",
181 "IC35L040AVER07-0",
182 "IC35L060AVER07-0",
183 "WDC AC310200R",
184 NULL
185};
186
187static const char *bad_ata66_3[] = {
188 "WDC AC310200R",
189 NULL
190};
191
192static const char *bad_ata33[] = {
193 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
194 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
195 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
196 "Maxtor 90510D4",
197 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
198 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
199 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
200 NULL
201};
202
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800203static u8 xfer_speeds[] = {
204 XFER_UDMA_6,
205 XFER_UDMA_5,
206 XFER_UDMA_4,
207 XFER_UDMA_3,
208 XFER_UDMA_2,
209 XFER_UDMA_1,
210 XFER_UDMA_0,
211
212 XFER_MW_DMA_2,
213 XFER_MW_DMA_1,
214 XFER_MW_DMA_0,
215
216 XFER_PIO_4,
217 XFER_PIO_3,
218 XFER_PIO_2,
219 XFER_PIO_1,
220 XFER_PIO_0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221};
222
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800223/* Key for bus clock timings
224 * 36x 37x
225 * bits bits
226 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
227 * cycles = value + 1
228 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
229 * cycles = value + 1
230 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
231 * register access.
232 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
233 * register access.
234 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
235 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
236 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
237 * MW DMA xfer.
238 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
239 * task file register access.
240 * 28 28 UDMA enable.
241 * 29 29 DMA enable.
242 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
243 * PIO xfer.
244 * 31 31 FIFO enable.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800247static u32 forty_base_hpt36x[] = {
248 /* XFER_UDMA_6 */ 0x900fd943,
249 /* XFER_UDMA_5 */ 0x900fd943,
250 /* XFER_UDMA_4 */ 0x900fd943,
251 /* XFER_UDMA_3 */ 0x900ad943,
252 /* XFER_UDMA_2 */ 0x900bd943,
253 /* XFER_UDMA_1 */ 0x9008d943,
254 /* XFER_UDMA_0 */ 0x9008d943,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800256 /* XFER_MW_DMA_2 */ 0xa008d943,
257 /* XFER_MW_DMA_1 */ 0xa010d955,
258 /* XFER_MW_DMA_0 */ 0xa010d9fc,
259
260 /* XFER_PIO_4 */ 0xc008d963,
261 /* XFER_PIO_3 */ 0xc010d974,
262 /* XFER_PIO_2 */ 0xc010d997,
263 /* XFER_PIO_1 */ 0xc010d9c7,
264 /* XFER_PIO_0 */ 0xc018d9d9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265};
266
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800267static u32 thirty_three_base_hpt36x[] = {
268 /* XFER_UDMA_6 */ 0x90c9a731,
269 /* XFER_UDMA_5 */ 0x90c9a731,
270 /* XFER_UDMA_4 */ 0x90c9a731,
271 /* XFER_UDMA_3 */ 0x90cfa731,
272 /* XFER_UDMA_2 */ 0x90caa731,
273 /* XFER_UDMA_1 */ 0x90cba731,
274 /* XFER_UDMA_0 */ 0x90c8a731,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800276 /* XFER_MW_DMA_2 */ 0xa0c8a731,
277 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
278 /* XFER_MW_DMA_0 */ 0xa0c8a797,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800280 /* XFER_PIO_4 */ 0xc0c8a731,
281 /* XFER_PIO_3 */ 0xc0c8a742,
282 /* XFER_PIO_2 */ 0xc0d0a753,
283 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
284 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285};
286
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800287static u32 twenty_five_base_hpt36x[] = {
288 /* XFER_UDMA_6 */ 0x90c98521,
289 /* XFER_UDMA_5 */ 0x90c98521,
290 /* XFER_UDMA_4 */ 0x90c98521,
291 /* XFER_UDMA_3 */ 0x90cf8521,
292 /* XFER_UDMA_2 */ 0x90cf8521,
293 /* XFER_UDMA_1 */ 0x90cb8521,
294 /* XFER_UDMA_0 */ 0x90cb8521,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800296 /* XFER_MW_DMA_2 */ 0xa0ca8521,
297 /* XFER_MW_DMA_1 */ 0xa0ca8532,
298 /* XFER_MW_DMA_0 */ 0xa0ca8575,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800300 /* XFER_PIO_4 */ 0xc0ca8521,
301 /* XFER_PIO_3 */ 0xc0ca8532,
302 /* XFER_PIO_2 */ 0xc0ca8542,
303 /* XFER_PIO_1 */ 0xc0d08572,
304 /* XFER_PIO_0 */ 0xc0d08585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305};
306
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800307static u32 thirty_three_base_hpt37x[] = {
308 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
309 /* XFER_UDMA_5 */ 0x12446231,
310 /* XFER_UDMA_4 */ 0x12446231,
311 /* XFER_UDMA_3 */ 0x126c6231,
312 /* XFER_UDMA_2 */ 0x12486231,
313 /* XFER_UDMA_1 */ 0x124c6233,
314 /* XFER_UDMA_0 */ 0x12506297,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800316 /* XFER_MW_DMA_2 */ 0x22406c31,
317 /* XFER_MW_DMA_1 */ 0x22406c33,
318 /* XFER_MW_DMA_0 */ 0x22406c97,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800320 /* XFER_PIO_4 */ 0x06414e31,
321 /* XFER_PIO_3 */ 0x06414e42,
322 /* XFER_PIO_2 */ 0x06414e53,
323 /* XFER_PIO_1 */ 0x06814e93,
324 /* XFER_PIO_0 */ 0x06814ea7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325};
326
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800327static u32 fifty_base_hpt37x[] = {
328 /* XFER_UDMA_6 */ 0x12848242,
329 /* XFER_UDMA_5 */ 0x12848242,
330 /* XFER_UDMA_4 */ 0x12ac8242,
331 /* XFER_UDMA_3 */ 0x128c8242,
332 /* XFER_UDMA_2 */ 0x120c8242,
333 /* XFER_UDMA_1 */ 0x12148254,
334 /* XFER_UDMA_0 */ 0x121882ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800336 /* XFER_MW_DMA_2 */ 0x22808242,
337 /* XFER_MW_DMA_1 */ 0x22808254,
338 /* XFER_MW_DMA_0 */ 0x228082ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800340 /* XFER_PIO_4 */ 0x0a81f442,
341 /* XFER_PIO_3 */ 0x0a81f443,
342 /* XFER_PIO_2 */ 0x0a81f454,
343 /* XFER_PIO_1 */ 0x0ac1f465,
344 /* XFER_PIO_0 */ 0x0ac1f48a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345};
346
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800347static u32 sixty_six_base_hpt37x[] = {
348 /* XFER_UDMA_6 */ 0x1c869c62,
349 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
350 /* XFER_UDMA_4 */ 0x1c8a9c62,
351 /* XFER_UDMA_3 */ 0x1c8e9c62,
352 /* XFER_UDMA_2 */ 0x1c929c62,
353 /* XFER_UDMA_1 */ 0x1c9a9c62,
354 /* XFER_UDMA_0 */ 0x1c829c62,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800356 /* XFER_MW_DMA_2 */ 0x2c829c62,
357 /* XFER_MW_DMA_1 */ 0x2c829c66,
358 /* XFER_MW_DMA_0 */ 0x2c829d2e,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800360 /* XFER_PIO_4 */ 0x0c829c62,
361 /* XFER_PIO_3 */ 0x0c829c84,
362 /* XFER_PIO_2 */ 0x0c829ca6,
363 /* XFER_PIO_1 */ 0x0d029d26,
364 /* XFER_PIO_0 */ 0x0d029d5e
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365};
366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367#define HPT366_DEBUG_DRIVE_INFO 0
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100368#define HPT374_ALLOW_ATA133_6 1
369#define HPT371_ALLOW_ATA133_6 1
370#define HPT302_ALLOW_ATA133_6 1
371#define HPT372_ALLOW_ATA133_6 1
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100372#define HPT370_ALLOW_ATA100_5 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#define HPT366_ALLOW_ATA66_4 1
374#define HPT366_ALLOW_ATA66_3 1
375#define HPT366_MAX_DEVS 8
376
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100377/* Supported ATA clock frequencies */
378enum ata_clock {
379 ATA_CLOCK_25MHZ,
380 ATA_CLOCK_33MHZ,
381 ATA_CLOCK_40MHZ,
382 ATA_CLOCK_50MHZ,
383 ATA_CLOCK_66MHZ,
384 NUM_ATA_CLOCKS
Alan Coxb39b01f2005-06-27 15:24:27 -0700385};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Alan Coxb39b01f2005-06-27 15:24:27 -0700387/*
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100388 * Hold all the HighPoint chip information in one place.
Alan Coxb39b01f2005-06-27 15:24:27 -0700389 */
390
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100391struct hpt_info {
392 u8 chip_type; /* Chip type */
393 u8 max_mode; /* Speeds allowed */
394 u8 dpll_clk; /* DPLL clock in MHz */
395 u8 pci_clk; /* PCI clock in MHz */
396 u32 **settings; /* Chipset settings table */
397};
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100398
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100399/* Supported HighPoint chips */
400enum {
401 HPT36x,
402 HPT370,
403 HPT370A,
404 HPT374,
405 HPT372,
406 HPT372A,
407 HPT302,
408 HPT371,
409 HPT372N,
410 HPT302N,
411 HPT371N
412};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100414static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
415 twenty_five_base_hpt36x,
416 thirty_three_base_hpt36x,
417 forty_base_hpt36x,
418 NULL,
419 NULL
420};
421
422static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
423 NULL,
424 thirty_three_base_hpt37x,
425 NULL,
426 fifty_base_hpt37x,
427 sixty_six_base_hpt37x
428};
429
430static struct hpt_info hpt36x __devinitdata = {
431 .chip_type = HPT36x,
432 .max_mode = (HPT366_ALLOW_ATA66_4 || HPT366_ALLOW_ATA66_3) ? 2 : 1,
433 .dpll_clk = 0, /* no DPLL */
434 .settings = hpt36x_settings
435};
436
437static struct hpt_info hpt370 __devinitdata = {
438 .chip_type = HPT370,
439 .max_mode = HPT370_ALLOW_ATA100_5 ? 3 : 2,
440 .dpll_clk = 48,
441 .settings = hpt37x_settings
442};
443
444static struct hpt_info hpt370a __devinitdata = {
445 .chip_type = HPT370A,
446 .max_mode = HPT370_ALLOW_ATA100_5 ? 3 : 2,
447 .dpll_clk = 48,
448 .settings = hpt37x_settings
449};
450
451static struct hpt_info hpt374 __devinitdata = {
452 .chip_type = HPT374,
453 .max_mode = HPT374_ALLOW_ATA133_6 ? 4 : 3,
454 .dpll_clk = 48,
455 .settings = hpt37x_settings
456};
457
458static struct hpt_info hpt372 __devinitdata = {
459 .chip_type = HPT372,
460 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
461 .dpll_clk = 55,
462 .settings = hpt37x_settings
463};
464
465static struct hpt_info hpt372a __devinitdata = {
466 .chip_type = HPT372A,
467 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
468 .dpll_clk = 66,
469 .settings = hpt37x_settings
470};
471
472static struct hpt_info hpt302 __devinitdata = {
473 .chip_type = HPT302,
474 .max_mode = HPT302_ALLOW_ATA133_6 ? 4 : 3,
475 .dpll_clk = 66,
476 .settings = hpt37x_settings
477};
478
479static struct hpt_info hpt371 __devinitdata = {
480 .chip_type = HPT371,
481 .max_mode = HPT371_ALLOW_ATA133_6 ? 4 : 3,
482 .dpll_clk = 66,
483 .settings = hpt37x_settings
484};
485
486static struct hpt_info hpt372n __devinitdata = {
487 .chip_type = HPT372N,
488 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
489 .dpll_clk = 77,
490 .settings = hpt37x_settings
491};
492
493static struct hpt_info hpt302n __devinitdata = {
494 .chip_type = HPT302N,
495 .max_mode = HPT302_ALLOW_ATA133_6 ? 4 : 3,
496 .dpll_clk = 77,
497};
498
499static struct hpt_info hpt371n __devinitdata = {
500 .chip_type = HPT371N,
501 .max_mode = HPT371_ALLOW_ATA133_6 ? 4 : 3,
502 .dpll_clk = 77,
503 .settings = hpt37x_settings
504};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100506static int check_in_drive_list(ide_drive_t *drive, const char **list)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100508 struct hd_driveid *id = drive->id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100510 while (*list)
511 if (!strcmp(*list++,id->model))
512 return 1;
513 return 0;
514}
Alan Coxb39b01f2005-06-27 15:24:27 -0700515
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100516static u8 hpt3xx_ratemask(ide_drive_t *drive)
517{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100518 struct hpt_info *info = pci_get_drvdata(HWIF(drive)->pci_dev);
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100519 u8 mode = info->max_mode;
520
Alan Coxb39b01f2005-06-27 15:24:27 -0700521 if (!eighty_ninty_three(drive) && mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 mode = min(mode, (u8)1);
523 return mode;
524}
525
526/*
527 * Note for the future; the SATA hpt37x we must set
528 * either PIO or UDMA modes 0,4,5
529 */
530
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100531static u8 hpt3xx_ratefilter(ide_drive_t *drive, u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100533 struct hpt_info *info = pci_get_drvdata(HWIF(drive)->pci_dev);
534 u8 chip_type = info->chip_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 u8 mode = hpt3xx_ratemask(drive);
536
537 if (drive->media != ide_disk)
538 return min(speed, (u8)XFER_PIO_4);
539
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100540 switch (mode) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 case 0x04:
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100542 speed = min_t(u8, speed, XFER_UDMA_6);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 break;
544 case 0x03:
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100545 speed = min_t(u8, speed, XFER_UDMA_5);
546 if (chip_type >= HPT374)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 break;
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100548 if (!check_in_drive_list(drive, bad_ata100_5))
549 goto check_bad_ata33;
550 /* fall thru */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 case 0x02:
Andrew Mortonf36702b2007-02-07 18:17:37 +0100552 speed = min_t(u8, speed, XFER_UDMA_4);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100553
554 /*
555 * CHECK ME, Does this need to be changed to HPT374 ??
556 */
557 if (chip_type >= HPT370)
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100558 goto check_bad_ata33;
559 if (HPT366_ALLOW_ATA66_4 &&
560 !check_in_drive_list(drive, bad_ata66_4))
561 goto check_bad_ata33;
562
Andrew Mortonf36702b2007-02-07 18:17:37 +0100563 speed = min_t(u8, speed, XFER_UDMA_3);
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100564 if (HPT366_ALLOW_ATA66_3 &&
565 !check_in_drive_list(drive, bad_ata66_3))
566 goto check_bad_ata33;
567 /* fall thru */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 case 0x01:
Andrew Mortonf36702b2007-02-07 18:17:37 +0100569 speed = min_t(u8, speed, XFER_UDMA_2);
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100570
571 check_bad_ata33:
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100572 if (chip_type >= HPT370A)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 break;
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100574 if (!check_in_drive_list(drive, bad_ata33))
575 break;
576 /* fall thru */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 case 0x00:
578 default:
Andrew Mortonf36702b2007-02-07 18:17:37 +0100579 speed = min_t(u8, speed, XFER_MW_DMA_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 break;
581 }
582 return speed;
583}
584
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100585static u32 get_speed_setting(u8 speed, struct hpt_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586{
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800587 int i;
588
589 /*
590 * Lookup the transfer mode table to get the index into
591 * the timing table.
592 *
593 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
594 */
595 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
596 if (xfer_speeds[i] == speed)
597 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100598 /*
599 * NOTE: info->settings only points to the pointer
600 * to the list of the actual register values
601 */
602 return (*info->settings)[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603}
604
605static int hpt36x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
606{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100607 ide_hwif_t *hwif = HWIF(drive);
608 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100609 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100610 u8 speed = hpt3xx_ratefilter(drive, xferspeed);
611 u8 itr_addr = drive->dn ? 0x44 : 0x40;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100612 u32 itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
613 (speed < XFER_UDMA_0 ? 0xc0070000 : 0xc03800ff);
614 u32 new_itr = get_speed_setting(speed, info);
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100615 u32 old_itr = 0;
Alan Coxb39b01f2005-06-27 15:24:27 -0700616
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 /*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100618 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
619 * to avoid problems handling I/O errors later
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100621 pci_read_config_dword(dev, itr_addr, &old_itr);
622 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
623 new_itr &= ~0xc0000000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100625 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
627 return ide_config_drive_speed(drive, speed);
628}
629
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100630static int hpt37x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100632 ide_hwif_t *hwif = HWIF(drive);
633 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100634 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100635 u8 speed = hpt3xx_ratefilter(drive, xferspeed);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100636 u8 itr_addr = 0x40 + (drive->dn * 4);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100637 u32 itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
638 (speed < XFER_UDMA_0 ? 0xc03c0000 : 0xc1c001ff);
639 u32 new_itr = get_speed_setting(speed, info);
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100640 u32 old_itr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100642 pci_read_config_dword(dev, itr_addr, &old_itr);
643 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Alan Coxb39b01f2005-06-27 15:24:27 -0700645 if (speed < XFER_MW_DMA_0)
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100646 new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
647 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648
649 return ide_config_drive_speed(drive, speed);
650}
651
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100652static int hpt3xx_tune_chipset(ide_drive_t *drive, u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100654 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100655 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100657 if (info->chip_type >= HPT370)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100658 return hpt37x_tune_chipset(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 else /* hpt368: hpt_minimum_revision(dev, 2) */
660 return hpt36x_tune_chipset(drive, speed);
661}
662
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100663static void hpt3xx_tune_drive(ide_drive_t *drive, u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100665 pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
666 (void) hpt3xx_tune_chipset (drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667}
668
669/*
670 * This allows the configuration of ide_pci chipset registers
671 * for cards that learn about the drive's UDMA, DMA, PIO capabilities
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100672 * after the drive is reported by the OS. Initially designed for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 * HPT366 UDMA chipset by HighPoint|Triones Technologies, Inc.
674 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 */
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100676static int config_chipset_for_dma(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677{
678 u8 speed = ide_dma_speed(drive, hpt3xx_ratemask(drive));
679
Alan Coxb39b01f2005-06-27 15:24:27 -0700680 if (!speed)
681 return 0;
682
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 (void) hpt3xx_tune_chipset(drive, speed);
684 return ide_dma_enable(drive);
685}
686
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100687static int hpt3xx_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100689 struct hd_driveid *id = drive->id;
690 const char **list = quirk_drives;
691
692 while (*list)
693 if (strstr(id->model, *list++))
694 return 1;
695 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696}
697
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100698static void hpt3xx_intrproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100700 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701
702 if (drive->quirk_list)
703 return;
704 /* drives in the quirk_list may not like intr setups/cleanups */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100705 hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706}
707
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100708static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100710 ide_hwif_t *hwif = HWIF(drive);
711 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100712 struct hpt_info *info = pci_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
714 if (drive->quirk_list) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100715 if (info->chip_type >= HPT370) {
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100716 u8 scr1 = 0;
717
718 pci_read_config_byte(dev, 0x5a, &scr1);
719 if (((scr1 & 0x10) >> 4) != mask) {
720 if (mask)
721 scr1 |= 0x10;
722 else
723 scr1 &= ~0x10;
724 pci_write_config_byte(dev, 0x5a, scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100726 } else {
727 if (mask)
728 disable_irq(hwif->irq);
729 else
730 enable_irq (hwif->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100732 } else
733 hwif->OUTB(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
734 IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735}
736
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100737static int hpt366_config_drive_xfer_rate(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100739 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
741 drive->init_speed = 0;
742
Bartlomiej Zolnierkiewicz7569e8d2007-02-17 02:40:25 +0100743 if (ide_use_dma(drive) && config_chipset_for_dma(drive))
744 return hwif->ide_dma_on(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100746 if (ide_use_fast_pio(drive))
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100747 hpt3xx_tune_drive(drive, 255);
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100748
749 return hwif->ide_dma_off_quietly(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750}
751
752/*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100753 * This is specific to the HPT366 UDMA chipset
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 * by HighPoint|Triones Technologies, Inc.
755 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100756static int hpt366_ide_dma_lostirq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100758 struct pci_dev *dev = HWIF(drive)->pci_dev;
759 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100761 pci_read_config_byte(dev, 0x50, &mcr1);
762 pci_read_config_byte(dev, 0x52, &mcr3);
763 pci_read_config_byte(dev, 0x5a, &scr1);
764 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
765 drive->name, __FUNCTION__, mcr1, mcr3, scr1);
766 if (scr1 & 0x10)
767 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 return __ide_dma_lostirq(drive);
769}
770
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100771static void hpt370_clear_engine(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100773 ide_hwif_t *hwif = HWIF(drive);
774
775 pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 udelay(10);
777}
778
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100779static void hpt370_irq_timeout(ide_drive_t *drive)
780{
781 ide_hwif_t *hwif = HWIF(drive);
782 u16 bfifo = 0;
783 u8 dma_cmd;
784
785 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
786 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
787
788 /* get DMA command mode */
789 dma_cmd = hwif->INB(hwif->dma_command);
790 /* stop DMA */
791 hwif->OUTB(dma_cmd & ~0x1, hwif->dma_command);
792 hpt370_clear_engine(drive);
793}
794
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795static void hpt370_ide_dma_start(ide_drive_t *drive)
796{
797#ifdef HPT_RESET_STATE_ENGINE
798 hpt370_clear_engine(drive);
799#endif
800 ide_dma_start(drive);
801}
802
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100803static int hpt370_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804{
805 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100806 u8 dma_stat = hwif->INB(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
808 if (dma_stat & 0x01) {
809 /* wait a little */
810 udelay(20);
811 dma_stat = hwif->INB(hwif->dma_status);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100812 if (dma_stat & 0x01)
813 hpt370_irq_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 return __ide_dma_end(drive);
816}
817
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100818static int hpt370_ide_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819{
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100820 hpt370_irq_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 return __ide_dma_timeout(drive);
822}
823
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824/* returns 1 if DMA IRQ issued, 0 otherwise */
825static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
826{
827 ide_hwif_t *hwif = HWIF(drive);
828 u16 bfifo = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100829 u8 dma_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100831 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 if (bfifo & 0x1FF) {
833// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
834 return 0;
835 }
836
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100837 dma_stat = inb(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 /* return 1 if INTR asserted */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100839 if (dma_stat & 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 return 1;
841
842 if (!drive->waiting_for_dma)
843 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
844 drive->name, __FUNCTION__);
845 return 0;
846}
847
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100848static int hpt374_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100851 struct pci_dev *dev = hwif->pci_dev;
852 u8 mcr = 0, mcr_addr = hwif->select_data;
853 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100855 pci_read_config_byte(dev, 0x6a, &bwsr);
856 pci_read_config_byte(dev, mcr_addr, &mcr);
857 if (bwsr & mask)
858 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 return __ide_dma_end(drive);
860}
861
862/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800863 * hpt3xxn_set_clock - perform clock switching dance
864 * @hwif: hwif to switch
865 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800867 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800869
870static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100872 u8 scr2 = hwif->INB(hwif->dma_master + 0x7b);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800873
874 if ((scr2 & 0x7f) == mode)
875 return;
876
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 /* Tristate the bus */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100878 hwif->OUTB(0x80, hwif->dma_master + 0x73);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800879 hwif->OUTB(0x80, hwif->dma_master + 0x77);
880
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 /* Switch clock and reset channels */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800882 hwif->OUTB(mode, hwif->dma_master + 0x7b);
883 hwif->OUTB(0xc0, hwif->dma_master + 0x79);
884
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100885 /*
886 * Reset the state machines.
887 * NOTE: avoid accidentally enabling the disabled channels.
888 */
889 hwif->OUTB(hwif->INB(hwif->dma_master + 0x70) | 0x32,
890 hwif->dma_master + 0x70);
891 hwif->OUTB(hwif->INB(hwif->dma_master + 0x74) | 0x32,
892 hwif->dma_master + 0x74);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800893
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 /* Complete reset */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800895 hwif->OUTB(0x00, hwif->dma_master + 0x79);
896
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 /* Reconnect channels to bus */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100898 hwif->OUTB(0x00, hwif->dma_master + 0x73);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800899 hwif->OUTB(0x00, hwif->dma_master + 0x77);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900}
901
902/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800903 * hpt3xxn_rw_disk - prepare for I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 * @drive: drive for command
905 * @rq: block request structure
906 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800907 * This is called when a disk I/O is issued to HPT3xxN.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 * We need it because of the clock switching.
909 */
910
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800911static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100913 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914}
915
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916/*
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800917 * Set/get power state for a drive.
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100918 * NOTE: affects both drives on each channel.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 *
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800920 * When we turn the power back on, we need to re-initialize things.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 */
922#define TRISTATE_BIT 0x8000
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800923
924static int hpt3xx_busproc(ide_drive_t *drive, int state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100926 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100928 u8 mcr_addr = hwif->select_data + 2;
929 u8 resetmask = hwif->channel ? 0x80 : 0x40;
930 u8 bsr2 = 0;
931 u16 mcr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932
933 hwif->bus_state = state;
934
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800935 /* Grab the status. */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100936 pci_read_config_word(dev, mcr_addr, &mcr);
937 pci_read_config_byte(dev, 0x59, &bsr2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800939 /*
940 * Set the state. We don't set it if we don't need to do so.
941 * Make sure that the drive knows that it has failed if it's off.
942 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 switch (state) {
944 case BUSSTATE_ON:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100945 if (!(bsr2 & resetmask))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 return 0;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800947 hwif->drives[0].failures = hwif->drives[1].failures = 0;
948
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100949 pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
950 pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800951 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 case BUSSTATE_OFF:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100953 if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100955 mcr &= ~TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 break;
957 case BUSSTATE_TRISTATE:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100958 if ((bsr2 & resetmask) && (mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100960 mcr |= TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 break;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800962 default:
963 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800966 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
967 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
968
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100969 pci_write_config_word(dev, mcr_addr, mcr);
970 pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 return 0;
972}
973
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100974/**
975 * hpt37x_calibrate_dpll - calibrate the DPLL
976 * @dev: PCI device
977 *
978 * Perform a calibration cycle on the DPLL.
979 * Returns 1 if this succeeds
980 */
981static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100983 u32 dpll = (f_high << 16) | f_low | 0x100;
984 u8 scr2;
985 int i;
Alan Coxb39b01f2005-06-27 15:24:27 -0700986
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100987 pci_write_config_dword(dev, 0x5c, dpll);
Alan Coxb39b01f2005-06-27 15:24:27 -0700988
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100989 /* Wait for oscillator ready */
990 for(i = 0; i < 0x5000; ++i) {
991 udelay(50);
992 pci_read_config_byte(dev, 0x5b, &scr2);
993 if (scr2 & 0x80)
Alan Coxb39b01f2005-06-27 15:24:27 -0700994 break;
995 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100996 /* See if it stays ready (we'll just bail out if it's not yet) */
997 for(i = 0; i < 0x1000; ++i) {
998 pci_read_config_byte(dev, 0x5b, &scr2);
999 /* DPLL destabilized? */
1000 if(!(scr2 & 0x80))
1001 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001002 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001003 /* Turn off tuning, we have the DPLL set */
1004 pci_read_config_dword (dev, 0x5c, &dpll);
1005 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
1006 return 1;
Alan Coxb39b01f2005-06-27 15:24:27 -07001007}
1008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
1010{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001011 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
1012 unsigned long io_base = pci_resource_start(dev, 4);
1013 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
1014 enum ata_clock clock;
1015
1016 if (info == NULL) {
1017 printk(KERN_ERR "%s: out of memory!\n", name);
1018 return -ENOMEM;
1019 }
1020
1021 /*
1022 * Copy everything from a static "template" structure
1023 * to just allocated per-chip hpt_info structure.
1024 */
1025 *info = *(struct hpt_info *)pci_get_drvdata(dev);
1026
Linus Torvalds9ec4ff42005-09-11 09:22:50 -07001027 /*
1028 * FIXME: Not portable. Also, why do we enable the ROM in the first place?
1029 * We don't seem to be using it.
1030 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 if (dev->resource[PCI_ROM_RESOURCE].start)
Linus Torvalds9ec4ff42005-09-11 09:22:50 -07001032 pci_write_config_dword(dev, PCI_ROM_ADDRESS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
1034
Alan Coxb39b01f2005-06-27 15:24:27 -07001035 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1036 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1037 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1038 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001040 /*
1041 * First, try to estimate the PCI clock frequency...
1042 */
1043 if (info->chip_type >= HPT370) {
1044 u8 scr1 = 0;
1045 u16 f_cnt = 0;
1046 u32 temp = 0;
Alan Coxb39b01f2005-06-27 15:24:27 -07001047
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001048 /* Interrupt force enable. */
1049 pci_read_config_byte(dev, 0x5a, &scr1);
1050 if (scr1 & 0x10)
1051 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001052
1053 /*
1054 * HighPoint does this for HPT372A.
1055 * NOTE: This register is only writeable via I/O space.
1056 */
1057 if (info->chip_type == HPT372A)
1058 outb(0x0e, io_base + 0x9c);
1059
1060 /*
1061 * Default to PCI clock. Make sure MA15/16 are set to output
1062 * to prevent drives having problems with 40-pin cables.
1063 */
1064 pci_write_config_byte(dev, 0x5b, 0x23);
1065
1066 /*
1067 * We'll have to read f_CNT value in order to determine
1068 * the PCI clock frequency according to the following ratio:
1069 *
1070 * f_CNT = Fpci * 192 / Fdpll
1071 *
1072 * First try reading the register in which the HighPoint BIOS
1073 * saves f_CNT value before reprogramming the DPLL from its
1074 * default setting (which differs for the various chips).
1075 * NOTE: This register is only accessible via I/O space.
1076 *
1077 * In case the signature check fails, we'll have to resort to
1078 * reading the f_CNT register itself in hopes that nobody has
1079 * touched the DPLL yet...
1080 */
1081 temp = inl(io_base + 0x90);
1082 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1083 int i;
1084
1085 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1086 name);
1087
1088 /* Calculate the average value of f_CNT. */
1089 for (temp = i = 0; i < 128; i++) {
1090 pci_read_config_word(dev, 0x78, &f_cnt);
1091 temp += f_cnt & 0x1ff;
1092 mdelay(1);
1093 }
1094 f_cnt = temp / 128;
1095 } else
1096 f_cnt = temp & 0x1ff;
1097
1098 dpll_clk = info->dpll_clk;
1099 pci_clk = (f_cnt * dpll_clk) / 192;
1100
1101 /* Clamp PCI clock to bands. */
1102 if (pci_clk < 40)
1103 pci_clk = 33;
1104 else if(pci_clk < 45)
1105 pci_clk = 40;
1106 else if(pci_clk < 55)
1107 pci_clk = 50;
1108 else
1109 pci_clk = 66;
1110
1111 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1112 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1113 } else {
1114 u32 itr1 = 0;
1115
1116 pci_read_config_dword(dev, 0x40, &itr1);
1117
1118 /* Detect PCI clock by looking at cmd_high_time. */
1119 switch((itr1 >> 8) & 0x07) {
1120 case 0x09:
1121 pci_clk = 40;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001122 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001123 case 0x05:
1124 pci_clk = 25;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001125 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001126 case 0x07:
1127 default:
1128 pci_clk = 33;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001129 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001130 }
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001131 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001133 /* Let's assume we'll use PCI clock for the ATA clock... */
1134 switch (pci_clk) {
1135 case 25:
1136 clock = ATA_CLOCK_25MHZ;
1137 break;
1138 case 33:
1139 default:
1140 clock = ATA_CLOCK_33MHZ;
1141 break;
1142 case 40:
1143 clock = ATA_CLOCK_40MHZ;
1144 break;
1145 case 50:
1146 clock = ATA_CLOCK_50MHZ;
1147 break;
1148 case 66:
1149 clock = ATA_CLOCK_66MHZ;
1150 break;
1151 }
1152
1153 /*
1154 * Only try the DPLL if we don't have a table for the PCI clock that
1155 * we are running at for HPT370/A, always use it for anything newer...
1156 *
1157 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1158 * We also don't like using the DPLL because this causes glitches
1159 * on PRST-/SRST- when the state engine gets reset...
1160 */
1161 if (info->chip_type >= HPT374 || info->settings[clock] == NULL) {
1162 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1163 int adjust;
1164
1165 /*
1166 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1167 * supported/enabled, use 50 MHz DPLL clock otherwise...
1168 */
1169 if (info->max_mode == 0x04) {
1170 dpll_clk = 66;
1171 clock = ATA_CLOCK_66MHZ;
1172 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1173 dpll_clk = 50;
1174 clock = ATA_CLOCK_50MHZ;
1175 }
1176
1177 if (info->settings[clock] == NULL) {
1178 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1179 kfree(info);
1180 return -EIO;
1181 }
1182
1183 /* Select the DPLL clock. */
1184 pci_write_config_byte(dev, 0x5b, 0x21);
1185
1186 /*
1187 * Adjust the DPLL based upon PCI clock, enable it,
1188 * and wait for stabilization...
1189 */
1190 f_low = (pci_clk * 48) / dpll_clk;
1191
1192 for (adjust = 0; adjust < 8; adjust++) {
1193 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1194 break;
1195
1196 /*
1197 * See if it'll settle at a fractionally different clock
1198 */
1199 if (adjust & 1)
1200 f_low -= adjust >> 1;
1201 else
1202 f_low += adjust >> 1;
1203 }
1204 if (adjust == 8) {
1205 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1206 kfree(info);
1207 return -EIO;
1208 }
1209
1210 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1211 } else {
1212 /* Mark the fact that we're not using the DPLL. */
1213 dpll_clk = 0;
1214
1215 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1216 }
1217
1218 /*
1219 * Advance the table pointer to a slot which points to the list
1220 * of the register values settings matching the clock being used.
1221 */
1222 info->settings += clock;
1223
1224 /* Store the clock frequencies. */
1225 info->dpll_clk = dpll_clk;
1226 info->pci_clk = pci_clk;
1227
1228 /* Point to this chip's own instance of the hpt_info structure. */
1229 pci_set_drvdata(dev, info);
1230
1231 if (info->chip_type >= HPT370) {
1232 u8 mcr1, mcr4;
1233
1234 /*
1235 * Reset the state engines.
1236 * NOTE: Avoid accidentally enabling the disabled channels.
1237 */
1238 pci_read_config_byte (dev, 0x50, &mcr1);
1239 pci_read_config_byte (dev, 0x54, &mcr4);
1240 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1241 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1242 udelay(100);
1243 }
1244
1245 /*
1246 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1247 * the MISC. register to stretch the UltraDMA Tss timing.
1248 * NOTE: This register is only writeable via I/O space.
1249 */
1250 if (info->chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
1251
1252 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 return dev->irq;
1255}
1256
1257static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1258{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001259 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001260 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001261 int serialize = HPT_SERIALIZE_IO;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001262 u8 scr1 = 0, ata66 = (hwif->channel) ? 0x01 : 0x02;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001263 u8 chip_type = info->chip_type;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001264 u8 new_mcr, old_mcr = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001265
1266 /* Cache the channel's MISC. control registers' offset */
1267 hwif->select_data = hwif->channel ? 0x54 : 0x50;
1268
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 hwif->tuneproc = &hpt3xx_tune_drive;
1270 hwif->speedproc = &hpt3xx_tune_chipset;
1271 hwif->quirkproc = &hpt3xx_quirkproc;
1272 hwif->intrproc = &hpt3xx_intrproc;
1273 hwif->maskproc = &hpt3xx_maskproc;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001274 hwif->busproc = &hpt3xx_busproc;
1275
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001276 /*
1277 * HPT3xxN chips have some complications:
1278 *
1279 * - on 33 MHz PCI we must clock switch
1280 * - on 66 MHz PCI we must NOT use the PCI clock
1281 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001282 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001283 /*
1284 * Clock is shared between the channels,
1285 * so we'll have to serialize them... :-(
1286 */
1287 serialize = 1;
1288 hwif->rw_disk = &hpt3xxn_rw_disk;
1289 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001291 /* Serialize access to this device if needed */
1292 if (serialize && hwif->mate)
1293 hwif->serialized = hwif->mate->serialized = 1;
1294
1295 /*
1296 * Disable the "fast interrupt" prediction. Don't hold off
1297 * on interrupts. (== 0x01 despite what the docs say)
1298 */
1299 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1300
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001301 if (info->chip_type >= HPT374)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001302 new_mcr = old_mcr & ~0x07;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001303 else if (info->chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001304 new_mcr = old_mcr;
1305 new_mcr &= ~0x02;
1306
1307#ifdef HPT_DELAY_INTERRUPT
1308 new_mcr &= ~0x01;
1309#else
1310 new_mcr |= 0x01;
1311#endif
1312 } else /* HPT366 and HPT368 */
1313 new_mcr = old_mcr & ~0x80;
1314
1315 if (new_mcr != old_mcr)
1316 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1317
1318 if (!hwif->dma_base) {
1319 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
1320 return;
1321 }
1322
1323 hwif->ultra_mask = 0x7f;
1324 hwif->mwdma_mask = 0x07;
1325
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 /*
1327 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001328 * address lines to access an external EEPROM. To read valid
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 * cable detect state the pins must be enabled as inputs.
1330 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001331 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 /*
1333 * HPT374 PCI function 1
1334 * - set bit 15 of reg 0x52 to enable TCBLID as input
1335 * - set bit 15 of reg 0x56 to enable FCBLID as input
1336 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001337 u8 mcr_addr = hwif->select_data + 2;
1338 u16 mcr;
1339
1340 pci_read_config_word (dev, mcr_addr, &mcr);
1341 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342 /* now read cable id register */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001343 pci_read_config_byte (dev, 0x5a, &scr1);
1344 pci_write_config_word(dev, mcr_addr, mcr);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001345 } else if (chip_type >= HPT370) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 /*
1347 * HPT370/372 and 374 pcifn 0
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001348 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001350 u8 scr2 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001352 pci_read_config_byte (dev, 0x5b, &scr2);
1353 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1354 /* now read cable id register */
1355 pci_read_config_byte (dev, 0x5a, &scr1);
1356 pci_write_config_byte(dev, 0x5b, scr2);
1357 } else
1358 pci_read_config_byte (dev, 0x5a, &scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001360 if (!hwif->udma_four)
1361 hwif->udma_four = (scr1 & ata66) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001363 hwif->ide_dma_check = &hpt366_config_drive_xfer_rate;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001365 if (chip_type >= HPT374) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001366 hwif->ide_dma_test_irq = &hpt374_ide_dma_test_irq;
1367 hwif->ide_dma_end = &hpt374_ide_dma_end;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001368 } else if (chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001369 hwif->dma_start = &hpt370_ide_dma_start;
1370 hwif->ide_dma_end = &hpt370_ide_dma_end;
1371 hwif->ide_dma_timeout = &hpt370_ide_dma_timeout;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001372 } else
1373 hwif->ide_dma_lostirq = &hpt366_ide_dma_lostirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374
1375 if (!noautodma)
1376 hwif->autodma = 1;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001377 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378}
1379
1380static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
1381{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001382 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001383 u8 masterdma = 0, slavedma = 0;
1384 u8 dma_new = 0, dma_old = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 unsigned long flags;
1386
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001387 dma_old = hwif->INB(dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388
1389 local_irq_save(flags);
1390
1391 dma_new = dma_old;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001392 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1393 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394
1395 if (masterdma & 0x30) dma_new |= 0x20;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001396 if ( slavedma & 0x30) dma_new |= 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 if (dma_new != dma_old)
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001398 hwif->OUTB(dma_new, dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399
1400 local_irq_restore(flags);
1401
1402 ide_setup_dma(hwif, dmabase, 8);
1403}
1404
1405static int __devinit init_setup_hpt374(struct pci_dev *dev, ide_pci_device_t *d)
1406{
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001407 struct pci_dev *dev2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408
1409 if (PCI_FUNC(dev->devfn) & 1)
1410 return -ENODEV;
1411
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001412 pci_set_drvdata(dev, &hpt374);
1413
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001414 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1415 int ret;
1416
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001417 pci_set_drvdata(dev2, &hpt374);
1418
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001419 if (dev2->irq != dev->irq) {
1420 /* FIXME: we need a core pci_set_interrupt() */
1421 dev2->irq = dev->irq;
1422 printk(KERN_WARNING "%s: PCI config space interrupt "
1423 "fixed.\n", d->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 }
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001425 ret = ide_setup_pci_devices(dev, dev2, d);
1426 if (ret < 0)
1427 pci_dev_put(dev2);
1428 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429 }
1430 return ide_setup_pci_device(dev, d);
1431}
1432
Sergei Shtylyov90778572007-02-07 18:17:51 +01001433static int __devinit init_setup_hpt372n(struct pci_dev *dev, ide_pci_device_t *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001435 pci_set_drvdata(dev, &hpt372n);
1436
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 return ide_setup_pci_device(dev, d);
1438}
1439
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001440static int __devinit init_setup_hpt371(struct pci_dev *dev, ide_pci_device_t *d)
1441{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001442 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001443 u8 rev = 0, mcr1 = 0;
1444
1445 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1446
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001447 if (rev > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001448 d->name = "HPT371N";
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001449
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001450 info = &hpt371n;
1451 } else
1452 info = &hpt371;
1453
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001454 /*
1455 * HPT371 chips physically have only one channel, the secondary one,
1456 * but the primary channel registers do exist! Go figure...
1457 * So, we manually disable the non-existing channel here
1458 * (if the BIOS hasn't done this already).
1459 */
1460 pci_read_config_byte(dev, 0x50, &mcr1);
1461 if (mcr1 & 0x04)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001462 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
1463
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001464 pci_set_drvdata(dev, info);
1465
Sergei Shtylyov90778572007-02-07 18:17:51 +01001466 return ide_setup_pci_device(dev, d);
1467}
1468
1469static int __devinit init_setup_hpt372a(struct pci_dev *dev, ide_pci_device_t *d)
1470{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001471 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001472 u8 rev = 0;
1473
1474 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1475
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001476 if (rev > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001477 d->name = "HPT372N";
1478
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001479 info = &hpt372n;
1480 } else
1481 info = &hpt372a;
1482 pci_set_drvdata(dev, info);
1483
Sergei Shtylyov90778572007-02-07 18:17:51 +01001484 return ide_setup_pci_device(dev, d);
1485}
1486
1487static int __devinit init_setup_hpt302(struct pci_dev *dev, ide_pci_device_t *d)
1488{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001489 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001490 u8 rev = 0;
1491
1492 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1493
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001494 if (rev > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001495 d->name = "HPT302N";
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001496
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001497 info = &hpt302n;
1498 } else
1499 info = &hpt302;
1500 pci_set_drvdata(dev, info);
1501
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001502 return ide_setup_pci_device(dev, d);
1503}
1504
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505static int __devinit init_setup_hpt366(struct pci_dev *dev, ide_pci_device_t *d)
1506{
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001507 struct pci_dev *dev2;
1508 u8 rev = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001509 static char *chipset_names[] = { "HPT366", "HPT366", "HPT368",
1510 "HPT370", "HPT370A", "HPT372",
1511 "HPT372N" };
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001512 static struct hpt_info *info[] = { &hpt36x, &hpt36x, &hpt36x,
1513 &hpt370, &hpt370a, &hpt372,
1514 &hpt372n };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515
1516 if (PCI_FUNC(dev->devfn) & 1)
1517 return -ENODEV;
1518
Sergei Shtylyove139b0b2007-02-07 18:17:37 +01001519 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
Sergei Shtylyov90778572007-02-07 18:17:51 +01001521 if (rev > 6)
Sergei Shtylyove139b0b2007-02-07 18:17:37 +01001522 rev = 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523
Sergei Shtylyov90778572007-02-07 18:17:51 +01001524 d->name = chipset_names[rev];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001526 pci_set_drvdata(dev, info[rev]);
1527
Sergei Shtylyov90778572007-02-07 18:17:51 +01001528 if (rev > 2)
1529 goto init_single;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530
1531 d->channels = 1;
1532
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001533 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1534 u8 pin1 = 0, pin2 = 0;
1535 int ret;
1536
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001537 pci_set_drvdata(dev2, info[rev]);
1538
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001539 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1540 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1541 if (pin1 != pin2 && dev->irq == dev2->irq) {
1542 d->bootable = ON_BOARD;
1543 printk("%s: onboard version of chipset, pin1=%d pin2=%d\n",
1544 d->name, pin1, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545 }
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001546 ret = ide_setup_pci_devices(dev, dev2, d);
1547 if (ret < 0)
1548 pci_dev_put(dev2);
1549 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 }
1551init_single:
1552 return ide_setup_pci_device(dev, d);
1553}
1554
1555static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
1556 { /* 0 */
1557 .name = "HPT366",
1558 .init_setup = init_setup_hpt366,
1559 .init_chipset = init_chipset_hpt366,
1560 .init_hwif = init_hwif_hpt366,
1561 .init_dma = init_dma_hpt366,
1562 .channels = 2,
1563 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001564 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 .bootable = OFF_BOARD,
1566 .extra = 240
1567 },{ /* 1 */
1568 .name = "HPT372A",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001569 .init_setup = init_setup_hpt372a,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 .init_chipset = init_chipset_hpt366,
1571 .init_hwif = init_hwif_hpt366,
1572 .init_dma = init_dma_hpt366,
1573 .channels = 2,
1574 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001575 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001577 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578 },{ /* 2 */
1579 .name = "HPT302",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001580 .init_setup = init_setup_hpt302,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 .init_chipset = init_chipset_hpt366,
1582 .init_hwif = init_hwif_hpt366,
1583 .init_dma = init_dma_hpt366,
1584 .channels = 2,
1585 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001586 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001588 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 },{ /* 3 */
1590 .name = "HPT371",
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001591 .init_setup = init_setup_hpt371,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 .init_chipset = init_chipset_hpt366,
1593 .init_hwif = init_hwif_hpt366,
1594 .init_dma = init_dma_hpt366,
1595 .channels = 2,
1596 .autodma = AUTODMA,
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001597 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001599 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 },{ /* 4 */
1601 .name = "HPT374",
1602 .init_setup = init_setup_hpt374,
1603 .init_chipset = init_chipset_hpt366,
1604 .init_hwif = init_hwif_hpt366,
1605 .init_dma = init_dma_hpt366,
1606 .channels = 2, /* 4 */
1607 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001608 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001610 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 },{ /* 5 */
1612 .name = "HPT372N",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001613 .init_setup = init_setup_hpt372n,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614 .init_chipset = init_chipset_hpt366,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615 .init_hwif = init_hwif_hpt366,
1616 .init_dma = init_dma_hpt366,
1617 .channels = 2, /* 4 */
1618 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001619 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001621 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 }
1623};
1624
1625/**
1626 * hpt366_init_one - called when an HPT366 is found
1627 * @dev: the hpt366 device
1628 * @id: the matching pci id
1629 *
1630 * Called when the PCI registration layer (or the IDE initialization)
1631 * finds a device matching our IDE device tables.
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001632 *
1633 * NOTE: since we'll have to modify some fields of the ide_pci_device_t
1634 * structure depending on the chip's revision, we'd better pass a local
1635 * copy down the call chain...
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001637static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1638{
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001639 ide_pci_device_t d = hpt366_chipsets[id->driver_data];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001641 return d.init_setup(dev, &d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642}
1643
1644static struct pci_device_id hpt366_pci_tbl[] = {
1645 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT366, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1646 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
1647 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT302, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
1648 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
1649 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT374, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
1650 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372N, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
1651 { 0, },
1652};
1653MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1654
1655static struct pci_driver driver = {
1656 .name = "HPT366_IDE",
1657 .id_table = hpt366_pci_tbl,
1658 .probe = hpt366_init_one,
1659};
1660
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +01001661static int __init hpt366_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662{
1663 return ide_pci_register_driver(&driver);
1664}
1665
1666module_init(hpt366_ide_init);
1667
1668MODULE_AUTHOR("Andre Hedrick");
1669MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1670MODULE_LICENSE("GPL");