blob: 7e3e93caafd0030e51f83dae00f51fa914a68d9f [file] [log] [blame]
Kou Ishizakibde18a22007-02-17 02:40:22 +01001/*
2 * Support for IDE interfaces on Celleb platform
3 *
4 * (C) Copyright 2006 TOSHIBA CORPORATION
5 *
6 * This code is based on drivers/ide/pci/siimage.c:
7 * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
8 * Copyright (C) 2003 Red Hat <alan@redhat.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License along
21 * with this program; if not, write to the Free Software Foundation, Inc.,
22 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
23 */
24
25#include <linux/types.h>
26#include <linux/module.h>
27#include <linux/pci.h>
28#include <linux/delay.h>
29#include <linux/hdreg.h>
30#include <linux/ide.h>
31#include <linux/init.h>
32
33#define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
34
35#define SCC_PATA_NAME "scc IDE"
36
37#define TDVHSEL_MASTER 0x00000001
38#define TDVHSEL_SLAVE 0x00000004
39
40#define MODE_JCUSFEN 0x00000080
41
42#define CCKCTRL_ATARESET 0x00040000
43#define CCKCTRL_BUFCNT 0x00020000
44#define CCKCTRL_CRST 0x00010000
45#define CCKCTRL_OCLKEN 0x00000100
46#define CCKCTRL_ATACLKOEN 0x00000002
47#define CCKCTRL_LCLKEN 0x00000001
48
49#define QCHCD_IOS_SS 0x00000001
50
51#define QCHSD_STPDIAG 0x00020000
52
53#define INTMASK_MSK 0xD1000012
54#define INTSTS_SERROR 0x80000000
55#define INTSTS_PRERR 0x40000000
56#define INTSTS_RERR 0x10000000
57#define INTSTS_ICERR 0x01000000
58#define INTSTS_BMSINT 0x00000010
59#define INTSTS_BMHE 0x00000008
60#define INTSTS_IOIRQS 0x00000004
61#define INTSTS_INTRQ 0x00000002
62#define INTSTS_ACTEINT 0x00000001
63
64#define ECMODE_VALUE 0x01
65
66static struct scc_ports {
67 unsigned long ctl, dma;
68 unsigned char hwif_id; /* for removing hwif from system */
69} scc_ports[MAX_HWIFS];
70
71/* PIO transfer mode table */
72/* JCHST */
73static unsigned long JCHSTtbl[2][7] = {
74 {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
75 {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
76};
77
78/* JCHHT */
79static unsigned long JCHHTtbl[2][7] = {
80 {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
81 {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
82};
83
84/* JCHCT */
85static unsigned long JCHCTtbl[2][7] = {
86 {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
87 {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
88};
89
90
91/* DMA transfer mode table */
92/* JCHDCTM/JCHDCTS */
93static unsigned long JCHDCTxtbl[2][7] = {
94 {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
95 {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
96};
97
98/* JCSTWTM/JCSTWTS */
99static unsigned long JCSTWTxtbl[2][7] = {
100 {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
101 {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
102};
103
104/* JCTSS */
105static unsigned long JCTSStbl[2][7] = {
106 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
107 {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
108};
109
110/* JCENVT */
111static unsigned long JCENVTtbl[2][7] = {
112 {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
113 {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
114};
115
116/* JCACTSELS/JCACTSELM */
117static unsigned long JCACTSELtbl[2][7] = {
118 {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
119 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
120};
121
122
123static u8 scc_ide_inb(unsigned long port)
124{
125 u32 data = in_be32((void*)port);
126 return (u8)data;
127}
128
129static u16 scc_ide_inw(unsigned long port)
130{
131 u32 data = in_be32((void*)port);
132 return (u16)data;
133}
134
Kou Ishizakibde18a22007-02-17 02:40:22 +0100135static void scc_ide_insw(unsigned long port, void *addr, u32 count)
136{
137 u16 *ptr = (u16 *)addr;
138 while (count--) {
139 *ptr++ = le16_to_cpu(in_be32((void*)port));
140 }
141}
142
143static void scc_ide_insl(unsigned long port, void *addr, u32 count)
144{
145 u16 *ptr = (u16 *)addr;
146 while (count--) {
147 *ptr++ = le16_to_cpu(in_be32((void*)port));
148 *ptr++ = le16_to_cpu(in_be32((void*)port));
149 }
150}
151
152static void scc_ide_outb(u8 addr, unsigned long port)
153{
154 out_be32((void*)port, addr);
155}
156
157static void scc_ide_outw(u16 addr, unsigned long port)
158{
159 out_be32((void*)port, addr);
160}
161
Kou Ishizakibde18a22007-02-17 02:40:22 +0100162static void
163scc_ide_outbsync(ide_drive_t * drive, u8 addr, unsigned long port)
164{
165 ide_hwif_t *hwif = HWIF(drive);
166
167 out_be32((void*)port, addr);
168 __asm__ __volatile__("eieio":::"memory");
169 in_be32((void*)(hwif->dma_base + 0x01c));
170 __asm__ __volatile__("eieio":::"memory");
171}
172
173static void
174scc_ide_outsw(unsigned long port, void *addr, u32 count)
175{
176 u16 *ptr = (u16 *)addr;
177 while (count--) {
178 out_be32((void*)port, cpu_to_le16(*ptr++));
179 }
180}
181
182static void
183scc_ide_outsl(unsigned long port, void *addr, u32 count)
184{
185 u16 *ptr = (u16 *)addr;
186 while (count--) {
187 out_be32((void*)port, cpu_to_le16(*ptr++));
188 out_be32((void*)port, cpu_to_le16(*ptr++));
189 }
190}
191
192/**
193 * scc_ratemask - Compute available modes
194 * @drive: IDE drive
195 *
196 * Compute the available speeds for the devices on the interface.
197 * Enforce UDMA33 as a limit if there is no 80pin cable present.
198 */
199
200static u8 scc_ratemask(ide_drive_t *drive)
201{
202 u8 mode = 4;
203
204 if (!eighty_ninty_three(drive))
205 mode = min(mode, (u8)1);
206 return mode;
207}
208
209/**
210 * scc_tuneproc - tune a drive PIO mode
211 * @drive: drive to tune
212 * @mode_wanted: the target operating mode
213 *
214 * Load the timing settings for this device mode into the
215 * controller.
216 */
217
218static void scc_tuneproc(ide_drive_t *drive, byte mode_wanted)
219{
220 ide_hwif_t *hwif = HWIF(drive);
221 struct scc_ports *ports = ide_get_hwifdata(hwif);
222 unsigned long ctl_base = ports->ctl;
223 unsigned long cckctrl_port = ctl_base + 0xff0;
224 unsigned long piosht_port = ctl_base + 0x000;
225 unsigned long pioct_port = ctl_base + 0x004;
226 unsigned long reg;
227 unsigned char speed = XFER_PIO_0;
228 int offset;
229
230 mode_wanted = ide_get_best_pio_mode(drive, mode_wanted, 4, NULL);
231 switch (mode_wanted) {
232 case 4:
233 speed = XFER_PIO_4;
234 break;
235 case 3:
236 speed = XFER_PIO_3;
237 break;
238 case 2:
239 speed = XFER_PIO_2;
240 break;
241 case 1:
242 speed = XFER_PIO_1;
243 break;
244 case 0:
245 default:
246 speed = XFER_PIO_0;
247 break;
248 }
249
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100250 reg = in_be32((void __iomem *)cckctrl_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100251 if (reg & CCKCTRL_ATACLKOEN) {
252 offset = 1; /* 133MHz */
253 } else {
254 offset = 0; /* 100MHz */
255 }
256 reg = JCHSTtbl[offset][mode_wanted] << 16 | JCHHTtbl[offset][mode_wanted];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100257 out_be32((void __iomem *)piosht_port, reg);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100258 reg = JCHCTtbl[offset][mode_wanted];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100259 out_be32((void __iomem *)pioct_port, reg);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100260
261 ide_config_drive_speed(drive, speed);
262}
263
264/**
265 * scc_tune_chipset - tune a drive DMA mode
266 * @drive: Drive to set up
267 * @xferspeed: speed we want to achieve
268 *
269 * Load the timing settings for this device mode into the
270 * controller.
271 */
272
273static int scc_tune_chipset(ide_drive_t *drive, byte xferspeed)
274{
275 ide_hwif_t *hwif = HWIF(drive);
276 u8 speed = ide_rate_filter(scc_ratemask(drive), xferspeed);
277 struct scc_ports *ports = ide_get_hwifdata(hwif);
278 unsigned long ctl_base = ports->ctl;
279 unsigned long cckctrl_port = ctl_base + 0xff0;
280 unsigned long mdmact_port = ctl_base + 0x008;
281 unsigned long mcrcst_port = ctl_base + 0x00c;
282 unsigned long sdmact_port = ctl_base + 0x010;
283 unsigned long scrcst_port = ctl_base + 0x014;
284 unsigned long udenvt_port = ctl_base + 0x018;
285 unsigned long tdvhsel_port = ctl_base + 0x020;
286 int is_slave = (&hwif->drives[1] == drive);
287 int offset, idx;
288 unsigned long reg;
289 unsigned long jcactsel;
290
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100291 reg = in_be32((void __iomem *)cckctrl_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100292 if (reg & CCKCTRL_ATACLKOEN) {
293 offset = 1; /* 133MHz */
294 } else {
295 offset = 0; /* 100MHz */
296 }
297
298 switch (speed) {
299 case XFER_UDMA_6:
300 idx = 6;
301 break;
302 case XFER_UDMA_5:
303 idx = 5;
304 break;
305 case XFER_UDMA_4:
306 idx = 4;
307 break;
308 case XFER_UDMA_3:
309 idx = 3;
310 break;
311 case XFER_UDMA_2:
312 idx = 2;
313 break;
314 case XFER_UDMA_1:
315 idx = 1;
316 break;
317 case XFER_UDMA_0:
318 idx = 0;
319 break;
320 default:
321 return 1;
322 }
323
324 jcactsel = JCACTSELtbl[offset][idx];
325 if (is_slave) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100326 out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
327 out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
328 jcactsel = jcactsel << 2;
329 out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100330 } else {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100331 out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
332 out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
333 out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100334 }
335 reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100336 out_be32((void __iomem *)udenvt_port, reg);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100337
338 return ide_config_drive_speed(drive, speed);
339}
340
341/**
342 * scc_config_chipset_for_dma - configure for DMA
343 * @drive: drive to configure
344 *
345 * Called by scc_config_drive_for_dma().
346 */
347
348static int scc_config_chipset_for_dma(ide_drive_t *drive)
349{
350 u8 speed = ide_dma_speed(drive, scc_ratemask(drive));
351
352 if (!speed)
353 return 0;
354
Bartlomiej Zolnierkiewicz056a6972007-02-17 02:40:24 +0100355 if (scc_tune_chipset(drive, speed))
Kou Ishizakibde18a22007-02-17 02:40:22 +0100356 return 0;
357
Kou Ishizakibde18a22007-02-17 02:40:22 +0100358 return ide_dma_enable(drive);
359}
360
361/**
362 * scc_configure_drive_for_dma - set up for DMA transfers
363 * @drive: drive we are going to set up
364 *
365 * Set up the drive for DMA, tune the controller and drive as
366 * required.
367 * If the drive isn't suitable for DMA or we hit other problems
368 * then we will drop down to PIO and set up PIO appropriately.
369 * (return 1)
370 */
371
372static int scc_config_drive_for_dma(ide_drive_t *drive)
373{
374 ide_hwif_t *hwif = HWIF(drive);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100375
Bartlomiej Zolnierkiewicz7569e8d2007-02-17 02:40:25 +0100376 if (ide_use_dma(drive) && scc_config_chipset_for_dma(drive))
377 return hwif->ide_dma_on(drive);
378
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100379 if (ide_use_fast_pio(drive))
Kou Ishizakibde18a22007-02-17 02:40:22 +0100380 hwif->tuneproc(drive, 4);
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100381
382 return hwif->ide_dma_off_quietly(drive);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100383}
384
385/**
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100386 * scc_ide_dma_setup - begin a DMA phase
387 * @drive: target device
388 *
389 * Build an IDE DMA PRD (IDE speak for scatter gather table)
390 * and then set up the DMA transfer registers.
391 *
392 * Returns 0 on success. If a PIO fallback is required then 1
393 * is returned.
394 */
395
396static int scc_dma_setup(ide_drive_t *drive)
397{
398 ide_hwif_t *hwif = drive->hwif;
399 struct request *rq = HWGROUP(drive)->rq;
400 unsigned int reading;
401 u8 dma_stat;
402
403 if (rq_data_dir(rq))
404 reading = 0;
405 else
406 reading = 1 << 3;
407
408 /* fall back to pio! */
409 if (!ide_build_dmatable(drive, rq)) {
410 ide_map_sg(drive, rq);
411 return 1;
412 }
413
414 /* PRD table */
415 out_be32((void __iomem *)hwif->dma_prdtable, hwif->dmatable_dma);
416
417 /* specify r/w */
418 out_be32((void __iomem *)hwif->dma_command, reading);
419
420 /* read dma_status for INTR & ERROR flags */
421 dma_stat = in_be32((void __iomem *)hwif->dma_status);
422
423 /* clear INTR & ERROR flags */
424 out_be32((void __iomem *)hwif->dma_status, dma_stat|6);
425 drive->waiting_for_dma = 1;
426 return 0;
427}
428
429
430/**
Kou Ishizakibde18a22007-02-17 02:40:22 +0100431 * scc_ide_dma_end - Stop DMA
432 * @drive: IDE drive
433 *
434 * Check and clear INT Status register.
435 * Then call __ide_dma_end().
436 */
437
438static int scc_ide_dma_end(ide_drive_t * drive)
439{
440 ide_hwif_t *hwif = HWIF(drive);
441 unsigned long intsts_port = hwif->dma_base + 0x014;
442 u32 reg;
443
444 while (1) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100445 reg = in_be32((void __iomem *)intsts_port);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100446
447 if (reg & INTSTS_SERROR) {
448 printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100449 out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100450
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100451 out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100452 continue;
453 }
454
455 if (reg & INTSTS_PRERR) {
456 u32 maea0, maec0;
457 unsigned long ctl_base = hwif->config_data;
458
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100459 maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
460 maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
Kou Ishizakibde18a22007-02-17 02:40:22 +0100461
462 printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
463
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100464 out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100465
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100466 out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100467 continue;
468 }
469
470 if (reg & INTSTS_RERR) {
471 printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100472 out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100473
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100474 out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100475 continue;
476 }
477
478 if (reg & INTSTS_ICERR) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100479 out_be32((void __iomem *)hwif->dma_command, in_be32((void __iomem *)hwif->dma_command) & ~QCHCD_IOS_SS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100480
481 printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100482 out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100483 continue;
484 }
485
486 if (reg & INTSTS_BMSINT) {
487 printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100488 out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100489
490 ide_do_reset(drive);
491 continue;
492 }
493
494 if (reg & INTSTS_BMHE) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100495 out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100496 continue;
497 }
498
499 if (reg & INTSTS_ACTEINT) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100500 out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100501 continue;
502 }
503
504 if (reg & INTSTS_IOIRQS) {
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100505 out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100506 continue;
507 }
508 break;
509 }
510
511 return __ide_dma_end(drive);
512}
513
514/**
515 * setup_mmio_scc - map CTRL/BMID region
516 * @dev: PCI device we are configuring
517 * @name: device name
518 *
519 */
520
521static int setup_mmio_scc (struct pci_dev *dev, const char *name)
522{
523 unsigned long ctl_base = pci_resource_start(dev, 0);
524 unsigned long dma_base = pci_resource_start(dev, 1);
525 unsigned long ctl_size = pci_resource_len(dev, 0);
526 unsigned long dma_size = pci_resource_len(dev, 1);
527 void *ctl_addr;
528 void *dma_addr;
529 int i;
530
531 for (i = 0; i < MAX_HWIFS; i++) {
532 if (scc_ports[i].ctl == 0)
533 break;
534 }
535 if (i >= MAX_HWIFS)
536 return -ENOMEM;
537
538 if (!request_mem_region(ctl_base, ctl_size, name)) {
539 printk(KERN_WARNING "%s: IDE controller MMIO ports not available.\n", SCC_PATA_NAME);
540 goto fail_0;
541 }
542
543 if (!request_mem_region(dma_base, dma_size, name)) {
544 printk(KERN_WARNING "%s: IDE controller MMIO ports not available.\n", SCC_PATA_NAME);
545 goto fail_1;
546 }
547
548 if ((ctl_addr = ioremap(ctl_base, ctl_size)) == NULL)
549 goto fail_2;
550
551 if ((dma_addr = ioremap(dma_base, dma_size)) == NULL)
552 goto fail_3;
553
554 pci_set_master(dev);
555 scc_ports[i].ctl = (unsigned long)ctl_addr;
556 scc_ports[i].dma = (unsigned long)dma_addr;
557 pci_set_drvdata(dev, (void *) &scc_ports[i]);
558
559 return 1;
560
561 fail_3:
562 iounmap(ctl_addr);
563 fail_2:
564 release_mem_region(dma_base, dma_size);
565 fail_1:
566 release_mem_region(ctl_base, ctl_size);
567 fail_0:
568 return -ENOMEM;
569}
570
571/**
572 * init_setup_scc - set up an SCC PATA Controller
573 * @dev: PCI device
574 * @d: IDE PCI device
575 *
576 * Perform the initial set up for this device.
577 */
578
579static int __devinit init_setup_scc(struct pci_dev *dev, ide_pci_device_t *d)
580{
581 unsigned long ctl_base;
582 unsigned long dma_base;
583 unsigned long cckctrl_port;
584 unsigned long intmask_port;
585 unsigned long mode_port;
586 unsigned long ecmode_port;
587 unsigned long dma_status_port;
588 u32 reg = 0;
589 struct scc_ports *ports;
590 int rc;
591
592 rc = setup_mmio_scc(dev, d->name);
593 if (rc < 0) {
594 return rc;
595 }
596
597 ports = pci_get_drvdata(dev);
598 ctl_base = ports->ctl;
599 dma_base = ports->dma;
600 cckctrl_port = ctl_base + 0xff0;
601 intmask_port = dma_base + 0x010;
602 mode_port = ctl_base + 0x024;
603 ecmode_port = ctl_base + 0xf00;
604 dma_status_port = dma_base + 0x004;
605
606 /* controller initialization */
607 reg = 0;
608 out_be32((void*)cckctrl_port, reg);
609 reg |= CCKCTRL_ATACLKOEN;
610 out_be32((void*)cckctrl_port, reg);
611 reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
612 out_be32((void*)cckctrl_port, reg);
613 reg |= CCKCTRL_CRST;
614 out_be32((void*)cckctrl_port, reg);
615
616 for (;;) {
617 reg = in_be32((void*)cckctrl_port);
618 if (reg & CCKCTRL_CRST)
619 break;
620 udelay(5000);
621 }
622
623 reg |= CCKCTRL_ATARESET;
624 out_be32((void*)cckctrl_port, reg);
625
626 out_be32((void*)ecmode_port, ECMODE_VALUE);
627 out_be32((void*)mode_port, MODE_JCUSFEN);
628 out_be32((void*)intmask_port, INTMASK_MSK);
629
630 return ide_setup_pci_device(dev, d);
631}
632
633/**
634 * init_mmio_iops_scc - set up the iops for MMIO
635 * @hwif: interface to set up
636 *
637 */
638
639static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
640{
641 struct pci_dev *dev = hwif->pci_dev;
642 struct scc_ports *ports = pci_get_drvdata(dev);
643 unsigned long dma_base = ports->dma;
644
645 ide_set_hwifdata(hwif, ports);
646
647 hwif->INB = scc_ide_inb;
648 hwif->INW = scc_ide_inw;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100649 hwif->INSW = scc_ide_insw;
650 hwif->INSL = scc_ide_insl;
651 hwif->OUTB = scc_ide_outb;
652 hwif->OUTBSYNC = scc_ide_outbsync;
653 hwif->OUTW = scc_ide_outw;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100654 hwif->OUTSW = scc_ide_outsw;
655 hwif->OUTSL = scc_ide_outsl;
656
657 hwif->io_ports[IDE_DATA_OFFSET] = dma_base + 0x20;
658 hwif->io_ports[IDE_ERROR_OFFSET] = dma_base + 0x24;
659 hwif->io_ports[IDE_NSECTOR_OFFSET] = dma_base + 0x28;
660 hwif->io_ports[IDE_SECTOR_OFFSET] = dma_base + 0x2c;
661 hwif->io_ports[IDE_LCYL_OFFSET] = dma_base + 0x30;
662 hwif->io_ports[IDE_HCYL_OFFSET] = dma_base + 0x34;
663 hwif->io_ports[IDE_SELECT_OFFSET] = dma_base + 0x38;
664 hwif->io_ports[IDE_STATUS_OFFSET] = dma_base + 0x3c;
665 hwif->io_ports[IDE_CONTROL_OFFSET] = dma_base + 0x40;
666
667 hwif->irq = hwif->pci_dev->irq;
668 hwif->dma_base = dma_base;
669 hwif->config_data = ports->ctl;
Bartlomiej Zolnierkiewicz2ad1e552007-02-17 02:40:25 +0100670 hwif->mmio = 1;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100671}
672
673/**
674 * init_iops_scc - set up iops
675 * @hwif: interface to set up
676 *
677 * Do the basic setup for the SCC hardware interface
678 * and then do the MMIO setup.
679 */
680
681static void __devinit init_iops_scc(ide_hwif_t *hwif)
682{
683 struct pci_dev *dev = hwif->pci_dev;
684 hwif->hwif_data = NULL;
685 if (pci_get_drvdata(dev) == NULL)
686 return;
687 init_mmio_iops_scc(hwif);
688}
689
690/**
691 * init_hwif_scc - set up hwif
692 * @hwif: interface to set up
693 *
694 * We do the basic set up of the interface structure. The SCC
695 * requires several custom handlers so we override the default
696 * ide DMA handlers appropriately.
697 */
698
699static void __devinit init_hwif_scc(ide_hwif_t *hwif)
700{
701 struct scc_ports *ports = ide_get_hwifdata(hwif);
702
703 ports->hwif_id = hwif->index;
704
705 hwif->dma_command = hwif->dma_base;
706 hwif->dma_status = hwif->dma_base + 0x04;
707 hwif->dma_prdtable = hwif->dma_base + 0x08;
708
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100709 /* PTERADD */
710 out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
Kou Ishizakibde18a22007-02-17 02:40:22 +0100711
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100712 hwif->dma_setup = scc_dma_setup;
Kou Ishizakibde18a22007-02-17 02:40:22 +0100713 hwif->ide_dma_end = scc_ide_dma_end;
714 hwif->speedproc = scc_tune_chipset;
715 hwif->tuneproc = scc_tuneproc;
716 hwif->ide_dma_check = scc_config_drive_for_dma;
717
718 hwif->drives[0].autotune = IDE_TUNE_AUTO;
719 hwif->drives[1].autotune = IDE_TUNE_AUTO;
720
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100721 if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN) {
Kou Ishizakibde18a22007-02-17 02:40:22 +0100722 hwif->ultra_mask = 0x7f; /* 133MHz */
723 } else {
724 hwif->ultra_mask = 0x3f; /* 100MHz */
725 }
726 hwif->mwdma_mask = 0x00;
727 hwif->swdma_mask = 0x00;
728 hwif->atapi_dma = 1;
729
730 /* we support 80c cable only. */
731 hwif->udma_four = 1;
732
733 hwif->autodma = 0;
734 if (!noautodma)
735 hwif->autodma = 1;
736 hwif->drives[0].autodma = hwif->autodma;
737 hwif->drives[1].autodma = hwif->autodma;
738}
739
740#define DECLARE_SCC_DEV(name_str) \
741 { \
742 .name = name_str, \
743 .init_setup = init_setup_scc, \
744 .init_iops = init_iops_scc, \
745 .init_hwif = init_hwif_scc, \
746 .channels = 1, \
747 .autodma = AUTODMA, \
748 .bootable = ON_BOARD, \
749 }
750
751static ide_pci_device_t scc_chipsets[] __devinitdata = {
752 /* 0 */ DECLARE_SCC_DEV("sccIDE"),
753};
754
755/**
756 * scc_init_one - pci layer discovery entry
757 * @dev: PCI device
758 * @id: ident table entry
759 *
760 * Called by the PCI code when it finds an SCC PATA controller.
761 * We then use the IDE PCI generic helper to do most of the work.
762 */
763
764static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
765{
766 ide_pci_device_t *d = &scc_chipsets[id->driver_data];
767 return d->init_setup(dev, d);
768}
769
770/**
771 * scc_remove - pci layer remove entry
772 * @dev: PCI device
773 *
774 * Called by the PCI code when it removes an SCC PATA controller.
775 */
776
777static void __devexit scc_remove(struct pci_dev *dev)
778{
779 struct scc_ports *ports = pci_get_drvdata(dev);
780 ide_hwif_t *hwif = &ide_hwifs[ports->hwif_id];
781 unsigned long ctl_base = pci_resource_start(dev, 0);
782 unsigned long dma_base = pci_resource_start(dev, 1);
783 unsigned long ctl_size = pci_resource_len(dev, 0);
784 unsigned long dma_size = pci_resource_len(dev, 1);
785
786 if (hwif->dmatable_cpu) {
787 pci_free_consistent(hwif->pci_dev,
788 PRD_ENTRIES * PRD_BYTES,
789 hwif->dmatable_cpu,
790 hwif->dmatable_dma);
791 hwif->dmatable_cpu = NULL;
792 }
793
794 ide_unregister(hwif->index);
795
796 hwif->chipset = ide_unknown;
797 iounmap((void*)ports->dma);
798 iounmap((void*)ports->ctl);
799 release_mem_region(dma_base, dma_size);
800 release_mem_region(ctl_base, ctl_size);
801 memset(ports, 0, sizeof(*ports));
802}
803
804static struct pci_device_id scc_pci_tbl[] = {
805 { PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
806 { 0, },
807};
808MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
809
810static struct pci_driver driver = {
811 .name = "SCC IDE",
812 .id_table = scc_pci_tbl,
813 .probe = scc_init_one,
814 .remove = scc_remove,
815};
816
817static int scc_ide_init(void)
818{
819 return ide_pci_register_driver(&driver);
820}
821
822module_init(scc_ide_init);
823/* -- No exit code?
824static void scc_ide_exit(void)
825{
826 ide_pci_unregister_driver(&driver);
827}
828module_exit(scc_ide_exit);
829 */
830
831
832MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
833MODULE_LICENSE("GPL");