blob: ace98929cc3d86a3897edb6c6e08b894e6de72a3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Promise TX2/TX4/TX2000/133 IDE driver
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * Split from:
10 * linux/drivers/ide/pdc202xx.c Version 0.35 Mar. 30, 2002
11 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyovb10a0682006-12-08 02:39:59 -080012 * Copyright (C) 2005-2006 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Portions Copyright (C) 1999 Promise Technology, Inc.
14 * Author: Frank Tiernan (frankt@promise.com)
15 * Released under terms of General Public License
16 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/module.h>
19#include <linux/types.h>
20#include <linux/kernel.h>
21#include <linux/delay.h>
22#include <linux/timer.h>
23#include <linux/mm.h>
24#include <linux/ioport.h>
25#include <linux/blkdev.h>
26#include <linux/hdreg.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/ide.h>
31
32#include <asm/io.h>
33#include <asm/irq.h>
34
35#ifdef CONFIG_PPC_PMAC
36#include <asm/prom.h>
37#include <asm/pci-bridge.h>
38#endif
39
40#define PDC202_DEBUG_CABLE 0
41
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080042#undef DEBUG
43
44#ifdef DEBUG
45#define DBG(fmt, args...) printk("%s: " fmt, __FUNCTION__, ## args)
46#else
47#define DBG(fmt, args...)
48#endif
49
Jesper Juhl3c6bee12006-01-09 20:54:01 -080050static const char *pdc_quirk_drives[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 "QUANTUM FIREBALLlct08 08",
52 "QUANTUM FIREBALLP KA6.4",
53 "QUANTUM FIREBALLP KA9.1",
54 "QUANTUM FIREBALLP LM20.4",
55 "QUANTUM FIREBALLP KX13.6",
56 "QUANTUM FIREBALLP KX20.5",
57 "QUANTUM FIREBALLP KX27.3",
58 "QUANTUM FIREBALLP LM20.5",
59 NULL
60};
61
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080062static u8 max_dma_rate(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070063{
64 u8 mode;
65
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080066 switch(pdev->device) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 case PCI_DEVICE_ID_PROMISE_20277:
68 case PCI_DEVICE_ID_PROMISE_20276:
69 case PCI_DEVICE_ID_PROMISE_20275:
70 case PCI_DEVICE_ID_PROMISE_20271:
71 case PCI_DEVICE_ID_PROMISE_20269:
72 mode = 4;
73 break;
74 case PCI_DEVICE_ID_PROMISE_20270:
75 case PCI_DEVICE_ID_PROMISE_20268:
76 mode = 3;
77 break;
78 default:
79 return 0;
80 }
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080081
Linus Torvalds1da177e2005-04-16 15:20:36 -070082 return mode;
83}
84
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080085static u8 pdcnew_ratemask(ide_drive_t *drive)
86{
87 u8 mode = max_dma_rate(HWIF(drive)->pci_dev);
88
89 if (!eighty_ninty_three(drive))
90 mode = min_t(u8, mode, 1);
91
92 return mode;
93}
94
Sergei Shtylyov47694bb2006-12-10 02:19:13 -080095/**
96 * get_indexed_reg - Get indexed register
97 * @hwif: for the port address
98 * @index: index of the indexed register
99 */
100static u8 get_indexed_reg(ide_hwif_t *hwif, u8 index)
101{
102 u8 value;
103
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100104 outb(index, hwif->dma_vendor1);
105 value = inb(hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800106
107 DBG("index[%02X] value[%02X]\n", index, value);
108 return value;
109}
110
111/**
112 * set_indexed_reg - Set indexed register
113 * @hwif: for the port address
114 * @index: index of the indexed register
115 */
116static void set_indexed_reg(ide_hwif_t *hwif, u8 index, u8 value)
117{
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100118 outb(index, hwif->dma_vendor1);
119 outb(value, hwif->dma_vendor3);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800120 DBG("index[%02X] value[%02X]\n", index, value);
121}
122
123/*
124 * ATA Timing Tables based on 133 MHz PLL output clock.
125 *
126 * If the PLL outputs 100 MHz clock, the ASIC hardware will set
127 * the timing registers automatically when "set features" command is
128 * issued to the device. However, if the PLL output clock is 133 MHz,
129 * the following tables must be used.
130 */
131static struct pio_timing {
132 u8 reg0c, reg0d, reg13;
133} pio_timings [] = {
134 { 0xfb, 0x2b, 0xac }, /* PIO mode 0, IORDY off, Prefetch off */
135 { 0x46, 0x29, 0xa4 }, /* PIO mode 1, IORDY off, Prefetch off */
136 { 0x23, 0x26, 0x64 }, /* PIO mode 2, IORDY off, Prefetch off */
137 { 0x27, 0x0d, 0x35 }, /* PIO mode 3, IORDY on, Prefetch off */
138 { 0x23, 0x09, 0x25 }, /* PIO mode 4, IORDY on, Prefetch off */
139};
140
141static struct mwdma_timing {
142 u8 reg0e, reg0f;
143} mwdma_timings [] = {
144 { 0xdf, 0x5f }, /* MWDMA mode 0 */
145 { 0x6b, 0x27 }, /* MWDMA mode 1 */
146 { 0x69, 0x25 }, /* MWDMA mode 2 */
147};
148
149static struct udma_timing {
150 u8 reg10, reg11, reg12;
151} udma_timings [] = {
152 { 0x4a, 0x0f, 0xd5 }, /* UDMA mode 0 */
153 { 0x3a, 0x0a, 0xd0 }, /* UDMA mode 1 */
154 { 0x2a, 0x07, 0xcd }, /* UDMA mode 2 */
155 { 0x1a, 0x05, 0xcd }, /* UDMA mode 3 */
156 { 0x1a, 0x03, 0xcd }, /* UDMA mode 4 */
157 { 0x1a, 0x02, 0xcb }, /* UDMA mode 5 */
158 { 0x1a, 0x01, 0xcb }, /* UDMA mode 6 */
159};
160
161static int pdcnew_tune_chipset(ide_drive_t *drive, u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162{
163 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800164 u8 adj = (drive->dn & 1) ? 0x08 : 0x00;
165 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800167 speed = ide_rate_filter(pdcnew_ratemask(drive), speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800169 /*
170 * Issue SETFEATURES_XFER to the drive first. PDC202xx hardware will
171 * automatically set the timing registers based on 100 MHz PLL output.
172 */
173 err = ide_config_drive_speed(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800175 /*
176 * As we set up the PLL to output 133 MHz for UltraDMA/133 capable
177 * chips, we must override the default register settings...
178 */
179 if (max_dma_rate(hwif->pci_dev) == 4) {
180 u8 mode = speed & 0x07;
181
182 switch (speed) {
183 case XFER_UDMA_6:
184 case XFER_UDMA_5:
185 case XFER_UDMA_4:
186 case XFER_UDMA_3:
187 case XFER_UDMA_2:
188 case XFER_UDMA_1:
189 case XFER_UDMA_0:
190 set_indexed_reg(hwif, 0x10 + adj,
191 udma_timings[mode].reg10);
192 set_indexed_reg(hwif, 0x11 + adj,
193 udma_timings[mode].reg11);
194 set_indexed_reg(hwif, 0x12 + adj,
195 udma_timings[mode].reg12);
196 break;
197
198 case XFER_MW_DMA_2:
199 case XFER_MW_DMA_1:
200 case XFER_MW_DMA_0:
201 set_indexed_reg(hwif, 0x0e + adj,
202 mwdma_timings[mode].reg0e);
203 set_indexed_reg(hwif, 0x0f + adj,
204 mwdma_timings[mode].reg0f);
205 break;
206 case XFER_PIO_4:
207 case XFER_PIO_3:
208 case XFER_PIO_2:
209 case XFER_PIO_1:
210 case XFER_PIO_0:
211 set_indexed_reg(hwif, 0x0c + adj,
212 pio_timings[mode].reg0c);
213 set_indexed_reg(hwif, 0x0d + adj,
214 pio_timings[mode].reg0d);
215 set_indexed_reg(hwif, 0x13 + adj,
216 pio_timings[mode].reg13);
217 break;
218 default:
219 printk(KERN_ERR "pdc202xx_new: "
220 "Unknown speed %d ignored\n", speed);
221 }
222 } else if (speed == XFER_UDMA_2) {
223 /* Set tHOLD bit to 0 if using UDMA mode 2 */
224 u8 tmp = get_indexed_reg(hwif, 0x10 + adj);
225
226 set_indexed_reg(hwif, 0x10 + adj, tmp & 0x7f);
227 }
228
229 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230}
231
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232static void pdcnew_tune_drive(ide_drive_t *drive, u8 pio)
233{
Sergei Shtylyovb10a0682006-12-08 02:39:59 -0800234 pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800235 (void)pdcnew_tune_chipset(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236}
237
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800238static u8 pdcnew_cable_detect(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239{
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800240 return get_indexed_reg(hwif, 0x0b) & 0x04;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241}
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800242
243static int config_chipset_for_dma(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244{
245 struct hd_driveid *id = drive->id;
246 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800247 u8 ultra_66 = (id->dma_ultra & 0x0078) ? 1 : 0;
248 u8 cable = pdcnew_cable_detect(hwif);
249 u8 speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250
251 if (ultra_66 && cable) {
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800252 printk(KERN_WARNING "Warning: %s channel "
253 "requires an 80-pin cable for operation.\n",
254 hwif->channel ? "Secondary" : "Primary");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 printk(KERN_WARNING "%s reduced to Ultra33 mode.\n", drive->name);
256 }
257
Albert Lee362ebd82007-03-26 23:03:19 +0200258 if (drive->media != ide_disk && drive->media != ide_cdrom)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 return 0;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800260
261 if (id->capability & 4) {
262 /*
263 * Set IORDY_EN & PREFETCH_EN (this seems to have
264 * NO real effect since this register is reloaded
265 * by hardware when the transfer mode is selected)
266 */
267 u8 tmp, adj = (drive->dn & 1) ? 0x08 : 0x00;
268
269 tmp = get_indexed_reg(hwif, 0x13 + adj);
270 set_indexed_reg(hwif, 0x13 + adj, tmp | 0x03);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 }
272
273 speed = ide_dma_speed(drive, pdcnew_ratemask(drive));
274
Sergei Shtylyovb10a0682006-12-08 02:39:59 -0800275 if (!speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
278 (void) hwif->speedproc(drive, speed);
279 return ide_dma_enable(drive);
280}
281
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800282static int pdcnew_config_drive_xfer_rate(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 drive->init_speed = 0;
285
Bartlomiej Zolnierkiewicz7569e8d2007-02-17 02:40:25 +0100286 if (ide_use_dma(drive) && config_chipset_for_dma(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100287 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100289 if (ide_use_fast_pio(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100290 pdcnew_tune_drive(drive, 255);
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100291
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100292 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293}
294
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800295static int pdcnew_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100297 const char **list, *model = drive->id->model;
298
299 for (list = pdc_quirk_drives; *list != NULL; list++)
300 if (strstr(model, *list) != NULL)
301 return 2;
302 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303}
304
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800305static void pdcnew_reset(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306{
307 /*
308 * Deleted this because it is redundant from the caller.
309 */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800310 printk(KERN_WARNING "pdc202xx_new: %s channel reset.\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 HWIF(drive)->channel ? "Secondary" : "Primary");
312}
313
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800314/**
315 * read_counter - Read the byte count registers
316 * @dma_base: for the port address
317 */
318static long __devinit read_counter(u32 dma_base)
319{
320 u32 pri_dma_base = dma_base, sec_dma_base = dma_base + 0x08;
321 u8 cnt0, cnt1, cnt2, cnt3;
322 long count = 0, last;
323 int retry = 3;
324
325 do {
326 last = count;
327
328 /* Read the current count */
329 outb(0x20, pri_dma_base + 0x01);
330 cnt0 = inb(pri_dma_base + 0x03);
331 outb(0x21, pri_dma_base + 0x01);
332 cnt1 = inb(pri_dma_base + 0x03);
333 outb(0x20, sec_dma_base + 0x01);
334 cnt2 = inb(sec_dma_base + 0x03);
335 outb(0x21, sec_dma_base + 0x01);
336 cnt3 = inb(sec_dma_base + 0x03);
337
338 count = (cnt3 << 23) | (cnt2 << 15) | (cnt1 << 8) | cnt0;
339
340 /*
341 * The 30-bit decrementing counter is read in 4 pieces.
342 * Incorrect value may be read when the most significant bytes
343 * are changing...
344 */
345 } while (retry-- && (((last ^ count) & 0x3fff8000) || last < count));
346
347 DBG("cnt0[%02X] cnt1[%02X] cnt2[%02X] cnt3[%02X]\n",
348 cnt0, cnt1, cnt2, cnt3);
349
350 return count;
351}
352
353/**
354 * detect_pll_input_clock - Detect the PLL input clock in Hz.
355 * @dma_base: for the port address
356 * E.g. 16949000 on 33 MHz PCI bus, i.e. half of the PCI clock.
357 */
358static long __devinit detect_pll_input_clock(unsigned long dma_base)
359{
360 long start_count, end_count;
361 long pll_input;
362 u8 scr1;
363
364 start_count = read_counter(dma_base);
365
366 /* Start the test mode */
367 outb(0x01, dma_base + 0x01);
368 scr1 = inb(dma_base + 0x03);
369 DBG("scr1[%02X]\n", scr1);
370 outb(scr1 | 0x40, dma_base + 0x03);
371
372 /* Let the counter run for 10 ms. */
373 mdelay(10);
374
375 end_count = read_counter(dma_base);
376
377 /* Stop the test mode */
378 outb(0x01, dma_base + 0x01);
379 scr1 = inb(dma_base + 0x03);
380 DBG("scr1[%02X]\n", scr1);
381 outb(scr1 & ~0x40, dma_base + 0x03);
382
383 /*
384 * Calculate the input clock in Hz
385 * (the clock counter is 30 bit wide and counts down)
386 */
387 pll_input = ((start_count - end_count) & 0x3ffffff) * 100;
388
389 DBG("start[%ld] end[%ld]\n", start_count, end_count);
390
391 return pll_input;
392}
393
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394#ifdef CONFIG_PPC_PMAC
395static void __devinit apple_kiwi_init(struct pci_dev *pdev)
396{
397 struct device_node *np = pci_device_to_OF_node(pdev);
398 unsigned int class_rev = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 u8 conf;
400
401 if (np == NULL || !device_is_compatible(np, "kiwi-root"))
402 return;
403
404 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class_rev);
405 class_rev &= 0xff;
406
407 if (class_rev >= 0x03) {
408 /* Setup chip magic config stuff (from darwin) */
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800409 pci_read_config_byte (pdev, 0x40, &conf);
410 pci_write_config_byte(pdev, 0x40, (conf | 0x01));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412}
413#endif /* CONFIG_PPC_PMAC */
414
415static unsigned int __devinit init_chipset_pdcnew(struct pci_dev *dev, const char *name)
416{
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800417 unsigned long dma_base = pci_resource_start(dev, 4);
418 unsigned long sec_dma_base = dma_base + 0x08;
419 long pll_input, pll_output, ratio;
420 int f, r;
421 u8 pll_ctl0, pll_ctl1;
422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 if (dev->resource[PCI_ROM_RESOURCE].start) {
424 pci_write_config_dword(dev, PCI_ROM_ADDRESS,
425 dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
Greg Kroah-Hartman08f46de2006-06-12 15:15:59 -0700426 printk(KERN_INFO "%s: ROM enabled at 0x%08lx\n", name,
427 (unsigned long)dev->resource[PCI_ROM_RESOURCE].start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 }
429
430#ifdef CONFIG_PPC_PMAC
431 apple_kiwi_init(dev);
432#endif
433
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800434 /* Calculate the required PLL output frequency */
435 switch(max_dma_rate(dev)) {
436 case 4: /* it's 133 MHz for Ultra133 chips */
437 pll_output = 133333333;
438 break;
439 case 3: /* and 100 MHz for Ultra100 chips */
440 default:
441 pll_output = 100000000;
442 break;
443 }
444
445 /*
446 * Detect PLL input clock.
447 * On some systems, where PCI bus is running at non-standard clock rate
448 * (e.g. 25 or 40 MHz), we have to adjust the cycle time.
449 * PDC20268 and newer chips employ PLL circuit to help correct timing
450 * registers setting.
451 */
452 pll_input = detect_pll_input_clock(dma_base);
453 printk("%s: PLL input clock is %ld kHz\n", name, pll_input / 1000);
454
455 /* Sanity check */
456 if (unlikely(pll_input < 5000000L || pll_input > 70000000L)) {
457 printk(KERN_ERR "%s: Bad PLL input clock %ld Hz, giving up!\n",
458 name, pll_input);
459 goto out;
460 }
461
462#ifdef DEBUG
463 DBG("pll_output is %ld Hz\n", pll_output);
464
465 /* Show the current clock value of PLL control register
466 * (maybe already configured by the BIOS)
467 */
468 outb(0x02, sec_dma_base + 0x01);
469 pll_ctl0 = inb(sec_dma_base + 0x03);
470 outb(0x03, sec_dma_base + 0x01);
471 pll_ctl1 = inb(sec_dma_base + 0x03);
472
473 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
474#endif
475
476 /*
477 * Calculate the ratio of F, R and NO
478 * POUT = (F + 2) / (( R + 2) * NO)
479 */
480 ratio = pll_output / (pll_input / 1000);
481 if (ratio < 8600L) { /* 8.6x */
482 /* Using NO = 0x01, R = 0x0d */
483 r = 0x0d;
484 } else if (ratio < 12900L) { /* 12.9x */
485 /* Using NO = 0x01, R = 0x08 */
486 r = 0x08;
487 } else if (ratio < 16100L) { /* 16.1x */
488 /* Using NO = 0x01, R = 0x06 */
489 r = 0x06;
490 } else if (ratio < 64000L) { /* 64x */
491 r = 0x00;
492 } else {
493 /* Invalid ratio */
494 printk(KERN_ERR "%s: Bad ratio %ld, giving up!\n", name, ratio);
495 goto out;
496 }
497
498 f = (ratio * (r + 2)) / 1000 - 2;
499
500 DBG("F[%d] R[%d] ratio*1000[%ld]\n", f, r, ratio);
501
502 if (unlikely(f < 0 || f > 127)) {
503 /* Invalid F */
504 printk(KERN_ERR "%s: F[%d] invalid!\n", name, f);
505 goto out;
506 }
507
508 pll_ctl0 = (u8) f;
509 pll_ctl1 = (u8) r;
510
511 DBG("Writing pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
512
513 outb(0x02, sec_dma_base + 0x01);
514 outb(pll_ctl0, sec_dma_base + 0x03);
515 outb(0x03, sec_dma_base + 0x01);
516 outb(pll_ctl1, sec_dma_base + 0x03);
517
518 /* Wait the PLL circuit to be stable */
519 mdelay(30);
520
521#ifdef DEBUG
522 /*
523 * Show the current clock value of PLL control register
524 */
525 outb(0x02, sec_dma_base + 0x01);
526 pll_ctl0 = inb(sec_dma_base + 0x03);
527 outb(0x03, sec_dma_base + 0x01);
528 pll_ctl1 = inb(sec_dma_base + 0x03);
529
530 DBG("pll_ctl[%02X][%02X]\n", pll_ctl0, pll_ctl1);
531#endif
532
533 out:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 return dev->irq;
535}
536
537static void __devinit init_hwif_pdc202new(ide_hwif_t *hwif)
538{
539 hwif->autodma = 0;
540
541 hwif->tuneproc = &pdcnew_tune_drive;
542 hwif->quirkproc = &pdcnew_quirkproc;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800543 hwif->speedproc = &pdcnew_tune_chipset;
544 hwif->resetproc = &pdcnew_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545
546 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
547
Albert Lee362ebd82007-03-26 23:03:19 +0200548 hwif->atapi_dma = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 hwif->ultra_mask = 0x7f;
550 hwif->mwdma_mask = 0x07;
551
Alan Cox3706a872006-06-28 04:27:03 -0700552 hwif->err_stops_fifo = 1;
553
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 hwif->ide_dma_check = &pdcnew_config_drive_xfer_rate;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800555
556 if (!hwif->udma_four)
557 hwif->udma_four = pdcnew_cable_detect(hwif) ? 0 : 1;
558
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 if (!noautodma)
560 hwif->autodma = 1;
561 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Sergei Shtylyov47694bb2006-12-10 02:19:13 -0800562
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563#if PDC202_DEBUG_CABLE
564 printk(KERN_DEBUG "%s: %s-pin cable\n",
565 hwif->name, hwif->udma_four ? "80" : "40");
566#endif /* PDC202_DEBUG_CABLE */
567}
568
569static int __devinit init_setup_pdcnew(struct pci_dev *dev, ide_pci_device_t *d)
570{
571 return ide_setup_pci_device(dev, d);
572}
573
574static int __devinit init_setup_pdc20270(struct pci_dev *dev,
575 ide_pci_device_t *d)
576{
577 struct pci_dev *findev = NULL;
Alan Coxb1489002006-12-08 02:39:58 -0800578 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579
580 if ((dev->bus->self &&
581 dev->bus->self->vendor == PCI_VENDOR_ID_DEC) &&
582 (dev->bus->self->device == PCI_DEVICE_ID_DEC_21150)) {
583 if (PCI_SLOT(dev->devfn) & 2)
584 return -ENODEV;
585 d->extra = 0;
Alan Coxb1489002006-12-08 02:39:58 -0800586 while ((findev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, findev)) != NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 if ((findev->vendor == dev->vendor) &&
588 (findev->device == dev->device) &&
589 (PCI_SLOT(findev->devfn) & 2)) {
590 if (findev->irq != dev->irq) {
591 findev->irq = dev->irq;
592 }
Alan Coxb1489002006-12-08 02:39:58 -0800593 ret = ide_setup_pci_devices(dev, findev, d);
594 pci_dev_put(findev);
595 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 }
597 }
598 }
599 return ide_setup_pci_device(dev, d);
600}
601
602static int __devinit init_setup_pdc20276(struct pci_dev *dev,
603 ide_pci_device_t *d)
604{
605 if ((dev->bus->self) &&
606 (dev->bus->self->vendor == PCI_VENDOR_ID_INTEL) &&
607 ((dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960) ||
608 (dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960RM))) {
609 printk(KERN_INFO "ide: Skipping Promise PDC20276 "
610 "attached to I2O RAID controller.\n");
611 return -ENODEV;
612 }
613 return ide_setup_pci_device(dev, d);
614}
615
616static ide_pci_device_t pdcnew_chipsets[] __devinitdata = {
617 { /* 0 */
618 .name = "PDC20268",
619 .init_setup = init_setup_pdcnew,
620 .init_chipset = init_chipset_pdcnew,
621 .init_hwif = init_hwif_pdc202new,
622 .channels = 2,
623 .autodma = AUTODMA,
624 .bootable = OFF_BOARD,
625 },{ /* 1 */
626 .name = "PDC20269",
627 .init_setup = init_setup_pdcnew,
628 .init_chipset = init_chipset_pdcnew,
629 .init_hwif = init_hwif_pdc202new,
630 .channels = 2,
631 .autodma = AUTODMA,
632 .bootable = OFF_BOARD,
633 },{ /* 2 */
634 .name = "PDC20270",
635 .init_setup = init_setup_pdc20270,
636 .init_chipset = init_chipset_pdcnew,
637 .init_hwif = init_hwif_pdc202new,
638 .channels = 2,
639 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 .bootable = OFF_BOARD,
641 },{ /* 3 */
642 .name = "PDC20271",
643 .init_setup = init_setup_pdcnew,
644 .init_chipset = init_chipset_pdcnew,
645 .init_hwif = init_hwif_pdc202new,
646 .channels = 2,
647 .autodma = AUTODMA,
648 .bootable = OFF_BOARD,
649 },{ /* 4 */
650 .name = "PDC20275",
651 .init_setup = init_setup_pdcnew,
652 .init_chipset = init_chipset_pdcnew,
653 .init_hwif = init_hwif_pdc202new,
654 .channels = 2,
655 .autodma = AUTODMA,
656 .bootable = OFF_BOARD,
657 },{ /* 5 */
658 .name = "PDC20276",
659 .init_setup = init_setup_pdc20276,
660 .init_chipset = init_chipset_pdcnew,
661 .init_hwif = init_hwif_pdc202new,
662 .channels = 2,
663 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 .bootable = OFF_BOARD,
665 },{ /* 6 */
666 .name = "PDC20277",
667 .init_setup = init_setup_pdcnew,
668 .init_chipset = init_chipset_pdcnew,
669 .init_hwif = init_hwif_pdc202new,
670 .channels = 2,
671 .autodma = AUTODMA,
672 .bootable = OFF_BOARD,
673 }
674};
675
676/**
677 * pdc202new_init_one - called when a pdc202xx is found
678 * @dev: the pdc202new device
679 * @id: the matching pci id
680 *
681 * Called when the PCI registration layer (or the IDE initialization)
682 * finds a device matching our IDE device tables.
683 */
684
685static int __devinit pdc202new_init_one(struct pci_dev *dev, const struct pci_device_id *id)
686{
687 ide_pci_device_t *d = &pdcnew_chipsets[id->driver_data];
688
689 return d->init_setup(dev, d);
690}
691
692static struct pci_device_id pdc202new_pci_tbl[] = {
693 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20268, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
694 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20269, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
695 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20270, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
696 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20271, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
697 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20275, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
698 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20276, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
699 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20277, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6},
700 { 0, },
701};
702MODULE_DEVICE_TABLE(pci, pdc202new_pci_tbl);
703
704static struct pci_driver driver = {
705 .name = "Promise_IDE",
706 .id_table = pdc202new_pci_tbl,
707 .probe = pdc202new_init_one,
708};
709
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100710static int __init pdc202new_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711{
712 return ide_pci_register_driver(&driver);
713}
714
715module_init(pdc202new_ide_init);
716
717MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
718MODULE_DESCRIPTION("PCI driver module for Promise PDC20268 and higher");
719MODULE_LICENSE("GPL");