blob: 8c9d01ef730d7eba47aede2bbc62d6292fb67e6f [file] [log] [blame]
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001/*
2 * AMD 10Gb Ethernet driver
3 *
4 * This file is available to you under your choice of the following two
5 * licenses:
6 *
7 * License 1: GPLv2
8 *
9 * Copyright (c) 2014 Advanced Micro Devices, Inc.
10 *
11 * This file is free software; you may copy, redistribute and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation, either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This file is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 *
24 * This file incorporates work covered by the following copyright and
25 * permission notice:
26 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28 * Inc. unless otherwise expressly agreed to in writing between Synopsys
29 * and you.
30 *
31 * The Software IS NOT an item of Licensed Software or Licensed Product
32 * under any End User Software License Agreement or Agreement for Licensed
33 * Product with Synopsys or any supplement thereto. Permission is hereby
34 * granted, free of charge, to any person obtaining a copy of this software
35 * annotated with this license and the Software, to deal in the Software
36 * without restriction, including without limitation the rights to use,
37 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38 * of the Software, and to permit persons to whom the Software is furnished
39 * to do so, subject to the following conditions:
40 *
41 * The above copyright notice and this permission notice shall be included
42 * in all copies or substantial portions of the Software.
43 *
44 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54 * THE POSSIBILITY OF SUCH DAMAGE.
55 *
56 *
57 * License 2: Modified BSD
58 *
59 * Copyright (c) 2014 Advanced Micro Devices, Inc.
60 * All rights reserved.
61 *
62 * Redistribution and use in source and binary forms, with or without
63 * modification, are permitted provided that the following conditions are met:
64 * * Redistributions of source code must retain the above copyright
65 * notice, this list of conditions and the following disclaimer.
66 * * Redistributions in binary form must reproduce the above copyright
67 * notice, this list of conditions and the following disclaimer in the
68 * documentation and/or other materials provided with the distribution.
69 * * Neither the name of Advanced Micro Devices, Inc. nor the
70 * names of its contributors may be used to endorse or promote products
71 * derived from this software without specific prior written permission.
72 *
73 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83 *
84 * This file incorporates work covered by the following copyright and
85 * permission notice:
86 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88 * Inc. unless otherwise expressly agreed to in writing between Synopsys
89 * and you.
90 *
91 * The Software IS NOT an item of Licensed Software or Licensed Product
92 * under any End User Software License Agreement or Agreement for Licensed
93 * Product with Synopsys or any supplement thereto. Permission is hereby
94 * granted, free of charge, to any person obtaining a copy of this software
95 * annotated with this license and the Software, to deal in the Software
96 * without restriction, including without limitation the rights to use,
97 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98 * of the Software, and to permit persons to whom the Software is furnished
99 * to do so, subject to the following conditions:
100 *
101 * The above copyright notice and this permission notice shall be included
102 * in all copies or substantial portions of the Software.
103 *
104 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114 * THE POSSIBILITY OF SUCH DAMAGE.
115 */
116
117#ifndef __XGBE_H__
118#define __XGBE_H__
119
120#include <linux/dma-mapping.h>
121#include <linux/netdevice.h>
122#include <linux/workqueue.h>
123#include <linux/phy.h>
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500124#include <linux/if_vlan.h>
125#include <linux/bitops.h>
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500126#include <linux/ptp_clock_kernel.h>
Richard Cochran74d23cc2014-12-21 19:46:56 +0100127#include <linux/timecounter.h>
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500128#include <linux/net_tstamp.h>
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500129#include <net/dcbnl.h>
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500130
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500131#define XGBE_DRV_NAME "amd-xgbe"
Lendacky, Thomas34bfff42015-05-14 11:44:21 -0500132#define XGBE_DRV_VERSION "1.0.2"
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500133#define XGBE_DRV_DESC "AMD 10 Gigabit Ethernet Driver"
134
135/* Descriptor related defines */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500136#define XGBE_TX_DESC_CNT 512
137#define XGBE_TX_DESC_MIN_FREE (XGBE_TX_DESC_CNT >> 3)
138#define XGBE_TX_DESC_MAX_PROC (XGBE_TX_DESC_CNT >> 1)
139#define XGBE_RX_DESC_CNT 512
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500140
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500141#define XGBE_TX_MAX_BUF_SIZE (0x3fff & ~(64 - 1))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500142
Masahiro Yamadae1c05062015-07-07 10:14:59 +0900143/* Descriptors required for maximum contiguous TSO/GSO packet */
Lendacky, Thomas16958a22014-11-20 11:04:08 -0600144#define XGBE_TX_MAX_SPLIT ((GSO_MAX_SIZE / XGBE_TX_MAX_BUF_SIZE) + 1)
145
146/* Maximum possible descriptors needed for an SKB:
147 * - Maximum number of SKB frags
148 * - Maximum descriptors for contiguous TSO/GSO packet
149 * - Possible context descriptor
150 * - Possible TSO header descriptor
151 */
152#define XGBE_TX_MAX_DESCS (MAX_SKB_FRAGS + XGBE_TX_MAX_SPLIT + 2)
153
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500154#define XGBE_RX_MIN_BUF_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
155#define XGBE_RX_BUF_ALIGN 64
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600156#define XGBE_SKB_ALLOC_SIZE 256
Lendacky, Thomas174fd252014-11-04 16:06:50 -0600157#define XGBE_SPH_HDSMS_SIZE 2 /* Keep in sync with SKB_ALLOC_SIZE */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500158
Lendacky, Thomasd5c48582014-06-09 09:19:32 -0500159#define XGBE_MAX_DMA_CHANNELS 16
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500160#define XGBE_MAX_QUEUES 16
Lendacky, Thomas16edd342014-11-20 11:03:32 -0600161#define XGBE_DMA_STOP_TIMEOUT 5
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500162
163/* DMA cache settings - Outer sharable, write-back, write-allocate */
Lendacky, Thomascfa50c72014-07-02 13:04:57 -0500164#define XGBE_DMA_OS_AXDOMAIN 0x2
165#define XGBE_DMA_OS_ARCACHE 0xb
166#define XGBE_DMA_OS_AWCACHE 0xf
167
168/* DMA cache settings - System, no caches used */
169#define XGBE_DMA_SYS_AXDOMAIN 0x3
170#define XGBE_DMA_SYS_ARCACHE 0x0
171#define XGBE_DMA_SYS_AWCACHE 0x0
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500172
173#define XGBE_DMA_INTERRUPT_MASK 0x31c7
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500174
175#define XGMAC_MIN_PACKET 60
176#define XGMAC_STD_PACKET_MTU 1500
177#define XGMAC_MAX_STD_PACKET 1518
178#define XGMAC_JUMBO_PACKET_MTU 9000
179#define XGMAC_MAX_JUMBO_PACKET 9018
180
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600181/* Common property names */
182#define XGBE_MAC_ADDR_PROPERTY "mac-address"
183#define XGBE_PHY_MODE_PROPERTY "phy-mode"
184#define XGBE_DMA_IRQS_PROPERTY "amd,per-channel-interrupt"
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500185#define XGBE_SPEEDSET_PROPERTY "amd,speed-set"
186#define XGBE_BLWC_PROPERTY "amd,serdes-blwc"
187#define XGBE_CDR_RATE_PROPERTY "amd,serdes-cdr-rate"
188#define XGBE_PQ_SKEW_PROPERTY "amd,serdes-pq-skew"
189#define XGBE_TX_AMP_PROPERTY "amd,serdes-tx-amp"
190#define XGBE_DFE_CFG_PROPERTY "amd,serdes-dfe-tap-config"
191#define XGBE_DFE_ENA_PROPERTY "amd,serdes-dfe-tap-enable"
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600192
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500193/* Device-tree clock names */
194#define XGBE_DMA_CLOCK "dma_clk"
195#define XGBE_PTP_CLOCK "ptp_clk"
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600196
197/* ACPI property names */
198#define XGBE_ACPI_DMA_FREQ "amd,dma-freq"
199#define XGBE_ACPI_PTP_FREQ "amd,ptp-freq"
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500200
201/* Timestamp support - values based on 50MHz PTP clock
202 * 50MHz => 20 nsec
203 */
204#define XGBE_TSTAMP_SSINC 20
205#define XGBE_TSTAMP_SNSINC 0
206
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500207/* Driver PMT macros */
208#define XGMAC_DRIVER_CONTEXT 1
209#define XGMAC_IOCTL_CONTEXT 2
210
Lendacky, Thomasf076f452014-08-29 13:16:56 -0500211#define XGBE_FIFO_MAX 81920
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500212#define XGBE_FIFO_SIZE_B(x) (x)
213#define XGBE_FIFO_SIZE_KB(x) (x * 1024)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500214
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500215#define XGBE_TC_MIN_QUANTUM 10
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500216
217/* Helper macro for descriptor handling
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500218 * Always use XGBE_GET_DESC_DATA to access the descriptor data
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500219 * since the index is free-running and needs to be and-ed
220 * with the descriptor count value of the ring to index to
221 * the proper descriptor data.
222 */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500223#define XGBE_GET_DESC_DATA(_ring, _idx) \
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500224 ((_ring)->rdata + \
225 ((_idx) & ((_ring)->rdesc_count - 1)))
226
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500227/* Default coalescing parameters */
Lendacky, Thomasc635eaa2015-03-20 11:50:28 -0500228#define XGMAC_INIT_DMA_TX_USECS 1000
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500229#define XGMAC_INIT_DMA_TX_FRAMES 25
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500230
231#define XGMAC_MAX_DMA_RIWT 0xff
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500232#define XGMAC_INIT_DMA_RX_USECS 30
233#define XGMAC_INIT_DMA_RX_FRAMES 25
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500234
235/* Flow control queue count */
236#define XGMAC_MAX_FLOW_CONTROL_QUEUES 8
237
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500238/* Maximum MAC address hash table size (256 bits = 8 bytes) */
239#define XGBE_MAC_HASH_TABLE_SIZE 8
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500240
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -0600241/* Receive Side Scaling */
242#define XGBE_RSS_HASH_KEY_SIZE 40
243#define XGBE_RSS_MAX_TABLE_SIZE 256
244#define XGBE_RSS_LOOKUP_TABLE_TYPE 0
245#define XGBE_RSS_HASH_KEY_TYPE 1
246
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500247/* Auto-negotiation */
248#define XGBE_AN_MS_TIMEOUT 500
249#define XGBE_LINK_TIMEOUT 10
250
251#define XGBE_AN_INT_CMPLT 0x01
252#define XGBE_AN_INC_LINK 0x02
253#define XGBE_AN_PG_RCV 0x04
254#define XGBE_AN_INT_MASK 0x07
255
256/* Rate-change complete wait/retry count */
257#define XGBE_RATECHANGE_COUNT 500
258
259/* Default SerDes settings */
260#define XGBE_SPEED_10000_BLWC 0
261#define XGBE_SPEED_10000_CDR 0x7
262#define XGBE_SPEED_10000_PLL 0x1
263#define XGBE_SPEED_10000_PQ 0x12
264#define XGBE_SPEED_10000_RATE 0x0
265#define XGBE_SPEED_10000_TXAMP 0xa
266#define XGBE_SPEED_10000_WORD 0x7
267#define XGBE_SPEED_10000_DFE_TAP_CONFIG 0x1
268#define XGBE_SPEED_10000_DFE_TAP_ENABLE 0x7f
269
270#define XGBE_SPEED_2500_BLWC 1
271#define XGBE_SPEED_2500_CDR 0x2
272#define XGBE_SPEED_2500_PLL 0x0
273#define XGBE_SPEED_2500_PQ 0xa
274#define XGBE_SPEED_2500_RATE 0x1
275#define XGBE_SPEED_2500_TXAMP 0xf
276#define XGBE_SPEED_2500_WORD 0x1
277#define XGBE_SPEED_2500_DFE_TAP_CONFIG 0x3
278#define XGBE_SPEED_2500_DFE_TAP_ENABLE 0x0
279
280#define XGBE_SPEED_1000_BLWC 1
281#define XGBE_SPEED_1000_CDR 0x2
282#define XGBE_SPEED_1000_PLL 0x0
283#define XGBE_SPEED_1000_PQ 0xa
284#define XGBE_SPEED_1000_RATE 0x3
285#define XGBE_SPEED_1000_TXAMP 0xf
286#define XGBE_SPEED_1000_WORD 0x1
287#define XGBE_SPEED_1000_DFE_TAP_CONFIG 0x3
288#define XGBE_SPEED_1000_DFE_TAP_ENABLE 0x0
289
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500290struct xgbe_prv_data;
291
292struct xgbe_packet_data {
Lendacky, Thomas16958a22014-11-20 11:04:08 -0600293 struct sk_buff *skb;
294
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500295 unsigned int attributes;
296
297 unsigned int errors;
298
299 unsigned int rdesc_count;
300 unsigned int length;
301
302 unsigned int header_len;
303 unsigned int tcp_header_len;
304 unsigned int tcp_payload_len;
305 unsigned short mss;
306
307 unsigned short vlan_ctag;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500308
309 u64 rx_tstamp;
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -0600310
311 u32 rss_hash;
312 enum pkt_hash_types rss_hash_type;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -0600313
314 unsigned int tx_packets;
315 unsigned int tx_bytes;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500316};
317
318/* Common Rx and Tx descriptor mapping */
319struct xgbe_ring_desc {
Lendacky, Thomas5226cfc2014-11-12 10:37:49 -0600320 __le32 desc0;
321 __le32 desc1;
322 __le32 desc2;
323 __le32 desc3;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500324};
325
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600326/* Page allocation related values */
327struct xgbe_page_alloc {
328 struct page *pages;
329 unsigned int pages_len;
330 unsigned int pages_offset;
331
332 dma_addr_t pages_dma;
333};
334
Lendacky, Thomas174fd252014-11-04 16:06:50 -0600335/* Ring entry buffer data */
336struct xgbe_buffer_data {
337 struct xgbe_page_alloc pa;
338 struct xgbe_page_alloc pa_unmap;
339
Lendacky, Thomascfbfd862015-07-06 11:57:37 -0500340 dma_addr_t dma_base;
341 unsigned long dma_off;
Lendacky, Thomas174fd252014-11-04 16:06:50 -0600342 unsigned int dma_len;
343};
344
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -0600345/* Tx-related ring data */
346struct xgbe_tx_ring_data {
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -0600347 unsigned int packets; /* BQL packet count */
348 unsigned int bytes; /* BQL byte count */
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -0600349};
350
351/* Rx-related ring data */
352struct xgbe_rx_ring_data {
353 struct xgbe_buffer_data hdr; /* Header locations */
354 struct xgbe_buffer_data buf; /* Payload locations */
355
356 unsigned short hdr_len; /* Length of received header */
357 unsigned short len; /* Length of received packet */
358};
359
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500360/* Structure used to hold information related to the descriptor
361 * and the packet associated with the descriptor (always use
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500362 * use the XGBE_GET_DESC_DATA macro to access this data from the ring)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500363 */
364struct xgbe_ring_data {
365 struct xgbe_ring_desc *rdesc; /* Virtual address of descriptor */
366 dma_addr_t rdesc_dma; /* DMA address of descriptor */
367
368 struct sk_buff *skb; /* Virtual address of SKB */
369 dma_addr_t skb_dma; /* DMA address of SKB data */
370 unsigned int skb_dma_len; /* Length of SKB DMA area */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500371
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -0600372 struct xgbe_tx_ring_data tx; /* Tx-related data */
373 struct xgbe_rx_ring_data rx; /* Rx-related data */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500374
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500375 unsigned int mapped_as_page;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500376
377 /* Incomplete receive save location. If the budget is exhausted
378 * or the last descriptor (last normal descriptor or a following
379 * context descriptor) has not been DMA'd yet the current state
380 * of the receive processing needs to be saved.
381 */
382 unsigned int state_saved;
383 struct {
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500384 struct sk_buff *skb;
385 unsigned int len;
386 unsigned int error;
387 } state;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500388};
389
390struct xgbe_ring {
391 /* Ring lock - used just for TX rings at the moment */
392 spinlock_t lock;
393
394 /* Per packet related information */
395 struct xgbe_packet_data packet_data;
396
397 /* Virtual/DMA addresses and count of allocated descriptor memory */
398 struct xgbe_ring_desc *rdesc;
399 dma_addr_t rdesc_dma;
400 unsigned int rdesc_count;
401
402 /* Array of descriptor data corresponding the descriptor memory
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500403 * (always use the XGBE_GET_DESC_DATA macro to access this data)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500404 */
405 struct xgbe_ring_data *rdata;
406
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600407 /* Page allocation for RX buffers */
Lendacky, Thomas174fd252014-11-04 16:06:50 -0600408 struct xgbe_page_alloc rx_hdr_pa;
409 struct xgbe_page_alloc rx_buf_pa;
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600410
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500411 /* Ring index values
412 * cur - Tx: index of descriptor to be used for current transfer
413 * Rx: index of descriptor to check for packet availability
414 * dirty - Tx: index of descriptor to check for transfer complete
Lendacky, Thomas270894e2015-01-16 12:46:50 -0600415 * Rx: index of descriptor to check for buffer reallocation
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500416 */
417 unsigned int cur;
418 unsigned int dirty;
419
420 /* Coalesce frame count used for interrupt bit setting */
421 unsigned int coalesce_count;
422
423 union {
424 struct {
425 unsigned int queue_stopped;
Lendacky, Thomas16958a22014-11-20 11:04:08 -0600426 unsigned int xmit_more;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500427 unsigned short cur_mss;
428 unsigned short cur_vlan_ctag;
429 } tx;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500430 };
431} ____cacheline_aligned;
432
433/* Structure used to describe the descriptor rings associated with
434 * a DMA channel.
435 */
436struct xgbe_channel {
437 char name[16];
438
439 /* Address of private data area for device */
440 struct xgbe_prv_data *pdata;
441
442 /* Queue index and base address of queue's DMA registers */
443 unsigned int queue_index;
444 void __iomem *dma_regs;
445
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600446 /* Per channel interrupt irq number */
447 int dma_irq;
Lendacky, Thomas54ceb9e2014-12-02 18:07:18 -0600448 char dma_irq_name[IFNAMSIZ + 32];
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600449
450 /* Netdev related settings */
451 struct napi_struct napi;
452
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500453 unsigned int saved_ier;
454
455 unsigned int tx_timer_active;
Lendacky, Thomasc635eaa2015-03-20 11:50:28 -0500456 struct timer_list tx_timer;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500457
458 struct xgbe_ring *tx_ring;
459 struct xgbe_ring *rx_ring;
460} ____cacheline_aligned;
461
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500462enum xgbe_state {
463 XGBE_DOWN,
464 XGBE_LINK,
465 XGBE_LINK_INIT,
466 XGBE_LINK_ERR,
467};
468
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500469enum xgbe_int {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500470 XGMAC_INT_DMA_CH_SR_TI,
471 XGMAC_INT_DMA_CH_SR_TPS,
472 XGMAC_INT_DMA_CH_SR_TBU,
473 XGMAC_INT_DMA_CH_SR_RI,
474 XGMAC_INT_DMA_CH_SR_RBU,
475 XGMAC_INT_DMA_CH_SR_RPS,
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500476 XGMAC_INT_DMA_CH_SR_TI_RI,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500477 XGMAC_INT_DMA_CH_SR_FBE,
478 XGMAC_INT_DMA_ALL,
479};
480
481enum xgbe_int_state {
482 XGMAC_INT_STATE_SAVE,
483 XGMAC_INT_STATE_RESTORE,
484};
485
486enum xgbe_mtl_fifo_size {
487 XGMAC_MTL_FIFO_SIZE_256 = 0x00,
488 XGMAC_MTL_FIFO_SIZE_512 = 0x01,
489 XGMAC_MTL_FIFO_SIZE_1K = 0x03,
490 XGMAC_MTL_FIFO_SIZE_2K = 0x07,
491 XGMAC_MTL_FIFO_SIZE_4K = 0x0f,
492 XGMAC_MTL_FIFO_SIZE_8K = 0x1f,
493 XGMAC_MTL_FIFO_SIZE_16K = 0x3f,
494 XGMAC_MTL_FIFO_SIZE_32K = 0x7f,
495 XGMAC_MTL_FIFO_SIZE_64K = 0xff,
496 XGMAC_MTL_FIFO_SIZE_128K = 0x1ff,
497 XGMAC_MTL_FIFO_SIZE_256K = 0x3ff,
498};
499
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500500enum xgbe_speed {
501 XGBE_SPEED_1000 = 0,
502 XGBE_SPEED_2500,
503 XGBE_SPEED_10000,
504 XGBE_SPEEDS,
505};
506
507enum xgbe_an {
508 XGBE_AN_READY = 0,
509 XGBE_AN_PAGE_RECEIVED,
510 XGBE_AN_INCOMPAT_LINK,
511 XGBE_AN_COMPLETE,
512 XGBE_AN_NO_LINK,
513 XGBE_AN_ERROR,
514};
515
516enum xgbe_rx {
517 XGBE_RX_BPA = 0,
518 XGBE_RX_XNP,
519 XGBE_RX_COMPLETE,
520 XGBE_RX_ERROR,
521};
522
523enum xgbe_mode {
524 XGBE_MODE_KR = 0,
525 XGBE_MODE_KX,
526};
527
528enum xgbe_speedset {
529 XGBE_SPEEDSET_1000_10000 = 0,
530 XGBE_SPEEDSET_2500_10000,
531};
532
533struct xgbe_phy {
534 u32 supported;
535 u32 advertising;
536 u32 lp_advertising;
537
538 int address;
539
540 int autoneg;
541 int speed;
542 int duplex;
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500543
544 int link;
Lendacky, Thomasc1ce2f72015-05-14 11:44:27 -0500545
546 int pause_autoneg;
547 int tx_pause;
548 int rx_pause;
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500549};
550
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500551struct xgbe_mmc_stats {
552 /* Tx Stats */
553 u64 txoctetcount_gb;
554 u64 txframecount_gb;
555 u64 txbroadcastframes_g;
556 u64 txmulticastframes_g;
557 u64 tx64octets_gb;
558 u64 tx65to127octets_gb;
559 u64 tx128to255octets_gb;
560 u64 tx256to511octets_gb;
561 u64 tx512to1023octets_gb;
562 u64 tx1024tomaxoctets_gb;
563 u64 txunicastframes_gb;
564 u64 txmulticastframes_gb;
565 u64 txbroadcastframes_gb;
566 u64 txunderflowerror;
567 u64 txoctetcount_g;
568 u64 txframecount_g;
569 u64 txpauseframes;
570 u64 txvlanframes_g;
571
572 /* Rx Stats */
573 u64 rxframecount_gb;
574 u64 rxoctetcount_gb;
575 u64 rxoctetcount_g;
576 u64 rxbroadcastframes_g;
577 u64 rxmulticastframes_g;
578 u64 rxcrcerror;
579 u64 rxrunterror;
580 u64 rxjabbererror;
581 u64 rxundersize_g;
582 u64 rxoversize_g;
583 u64 rx64octets_gb;
584 u64 rx65to127octets_gb;
585 u64 rx128to255octets_gb;
586 u64 rx256to511octets_gb;
587 u64 rx512to1023octets_gb;
588 u64 rx1024tomaxoctets_gb;
589 u64 rxunicastframes_g;
590 u64 rxlengtherror;
591 u64 rxoutofrangetype;
592 u64 rxpauseframes;
593 u64 rxfifooverflow;
594 u64 rxvlanframes_gb;
595 u64 rxwatchdogerror;
596};
597
Lendacky, Thomas5452b2d2015-05-14 11:43:57 -0500598struct xgbe_ext_stats {
599 u64 tx_tso_packets;
600 u64 rx_split_header_packets;
601};
602
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500603struct xgbe_hw_if {
604 int (*tx_complete)(struct xgbe_ring_desc *);
605
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500606 int (*set_mac_address)(struct xgbe_prv_data *, u8 *addr);
Lendacky, Thomasb8763822015-04-09 12:11:57 -0500607 int (*config_rx_mode)(struct xgbe_prv_data *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500608
609 int (*enable_rx_csum)(struct xgbe_prv_data *);
610 int (*disable_rx_csum)(struct xgbe_prv_data *);
611
612 int (*enable_rx_vlan_stripping)(struct xgbe_prv_data *);
613 int (*disable_rx_vlan_stripping)(struct xgbe_prv_data *);
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500614 int (*enable_rx_vlan_filtering)(struct xgbe_prv_data *);
615 int (*disable_rx_vlan_filtering)(struct xgbe_prv_data *);
616 int (*update_vlan_hash_table)(struct xgbe_prv_data *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500617
618 int (*read_mmd_regs)(struct xgbe_prv_data *, int, int);
619 void (*write_mmd_regs)(struct xgbe_prv_data *, int, int, int);
620 int (*set_gmii_speed)(struct xgbe_prv_data *);
621 int (*set_gmii_2500_speed)(struct xgbe_prv_data *);
622 int (*set_xgmii_speed)(struct xgbe_prv_data *);
623
624 void (*enable_tx)(struct xgbe_prv_data *);
625 void (*disable_tx)(struct xgbe_prv_data *);
626 void (*enable_rx)(struct xgbe_prv_data *);
627 void (*disable_rx)(struct xgbe_prv_data *);
628
629 void (*powerup_tx)(struct xgbe_prv_data *);
630 void (*powerdown_tx)(struct xgbe_prv_data *);
631 void (*powerup_rx)(struct xgbe_prv_data *);
632 void (*powerdown_rx)(struct xgbe_prv_data *);
633
634 int (*init)(struct xgbe_prv_data *);
635 int (*exit)(struct xgbe_prv_data *);
636
637 int (*enable_int)(struct xgbe_channel *, enum xgbe_int);
638 int (*disable_int)(struct xgbe_channel *, enum xgbe_int);
Lendacky, Thomasa9d41982014-11-04 16:06:32 -0600639 void (*dev_xmit)(struct xgbe_channel *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500640 int (*dev_read)(struct xgbe_channel *);
641 void (*tx_desc_init)(struct xgbe_channel *);
642 void (*rx_desc_init)(struct xgbe_channel *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500643 void (*tx_desc_reset)(struct xgbe_ring_data *);
Lendacky, Thomas8dee19e2015-04-09 12:11:51 -0500644 void (*rx_desc_reset)(struct xgbe_prv_data *, struct xgbe_ring_data *,
645 unsigned int);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500646 int (*is_last_desc)(struct xgbe_ring_desc *);
647 int (*is_context_desc)(struct xgbe_ring_desc *);
Lendacky, Thomas16958a22014-11-20 11:04:08 -0600648 void (*tx_start_xmit)(struct xgbe_channel *, struct xgbe_ring *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500649
650 /* For FLOW ctrl */
651 int (*config_tx_flow_control)(struct xgbe_prv_data *);
652 int (*config_rx_flow_control)(struct xgbe_prv_data *);
653
654 /* For RX coalescing */
655 int (*config_rx_coalesce)(struct xgbe_prv_data *);
656 int (*config_tx_coalesce)(struct xgbe_prv_data *);
657 unsigned int (*usec_to_riwt)(struct xgbe_prv_data *, unsigned int);
658 unsigned int (*riwt_to_usec)(struct xgbe_prv_data *, unsigned int);
659
660 /* For RX and TX threshold config */
661 int (*config_rx_threshold)(struct xgbe_prv_data *, unsigned int);
662 int (*config_tx_threshold)(struct xgbe_prv_data *, unsigned int);
663
664 /* For RX and TX Store and Forward Mode config */
665 int (*config_rsf_mode)(struct xgbe_prv_data *, unsigned int);
666 int (*config_tsf_mode)(struct xgbe_prv_data *, unsigned int);
667
668 /* For TX DMA Operate on Second Frame config */
669 int (*config_osp_mode)(struct xgbe_prv_data *);
670
671 /* For RX and TX PBL config */
672 int (*config_rx_pbl_val)(struct xgbe_prv_data *);
673 int (*get_rx_pbl_val)(struct xgbe_prv_data *);
674 int (*config_tx_pbl_val)(struct xgbe_prv_data *);
675 int (*get_tx_pbl_val)(struct xgbe_prv_data *);
676 int (*config_pblx8)(struct xgbe_prv_data *);
677
678 /* For MMC statistics */
679 void (*rx_mmc_int)(struct xgbe_prv_data *);
680 void (*tx_mmc_int)(struct xgbe_prv_data *);
681 void (*read_mmc_stats)(struct xgbe_prv_data *);
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500682
683 /* For Timestamp config */
684 int (*config_tstamp)(struct xgbe_prv_data *, unsigned int);
685 void (*update_tstamp_addend)(struct xgbe_prv_data *, unsigned int);
686 void (*set_tstamp_time)(struct xgbe_prv_data *, unsigned int sec,
687 unsigned int nsec);
688 u64 (*get_tstamp_time)(struct xgbe_prv_data *);
689 u64 (*get_tx_tstamp)(struct xgbe_prv_data *);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500690
691 /* For Data Center Bridging config */
692 void (*config_dcb_tc)(struct xgbe_prv_data *);
693 void (*config_dcb_pfc)(struct xgbe_prv_data *);
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -0600694
695 /* For Receive Side Scaling */
696 int (*enable_rss)(struct xgbe_prv_data *);
697 int (*disable_rss)(struct xgbe_prv_data *);
Lendacky, Thomasf6ac8622014-11-04 16:07:23 -0600698 int (*set_rss_hash_key)(struct xgbe_prv_data *, const u8 *);
699 int (*set_rss_lookup_table)(struct xgbe_prv_data *, const u32 *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500700};
701
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500702struct xgbe_phy_if {
703 /* For initial PHY setup */
704 void (*phy_init)(struct xgbe_prv_data *);
705
706 /* For PHY support when setting device up/down */
707 int (*phy_reset)(struct xgbe_prv_data *);
708 int (*phy_start)(struct xgbe_prv_data *);
709 void (*phy_stop)(struct xgbe_prv_data *);
710
711 /* For PHY support while device is up */
712 void (*phy_status)(struct xgbe_prv_data *);
713 int (*phy_config_aneg)(struct xgbe_prv_data *);
714};
715
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500716struct xgbe_desc_if {
717 int (*alloc_ring_resources)(struct xgbe_prv_data *);
718 void (*free_ring_resources)(struct xgbe_prv_data *);
719 int (*map_tx_skb)(struct xgbe_channel *, struct sk_buff *);
Lendacky, Thomas270894e2015-01-16 12:46:50 -0600720 int (*map_rx_buffer)(struct xgbe_prv_data *, struct xgbe_ring *,
721 struct xgbe_ring_data *);
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600722 void (*unmap_rdata)(struct xgbe_prv_data *, struct xgbe_ring_data *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500723 void (*wrapper_tx_desc_init)(struct xgbe_prv_data *);
724 void (*wrapper_rx_desc_init)(struct xgbe_prv_data *);
725};
726
727/* This structure contains flags that indicate what hardware features
728 * or configurations are present in the device.
729 */
730struct xgbe_hw_features {
Lendacky, Thomasa9a4a2d2014-08-29 13:16:50 -0500731 /* HW Version */
732 unsigned int version;
733
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500734 /* HW Feature Register0 */
735 unsigned int gmii; /* 1000 Mbps support */
736 unsigned int vlhash; /* VLAN Hash Filter */
737 unsigned int sma; /* SMA(MDIO) Interface */
738 unsigned int rwk; /* PMT remote wake-up packet */
739 unsigned int mgk; /* PMT magic packet */
740 unsigned int mmc; /* RMON module */
741 unsigned int aoe; /* ARP Offload */
Joe Perchesdbedd442015-03-06 20:49:12 -0800742 unsigned int ts; /* IEEE 1588-2008 Advanced Timestamp */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500743 unsigned int eee; /* Energy Efficient Ethernet */
744 unsigned int tx_coe; /* Tx Checksum Offload */
745 unsigned int rx_coe; /* Rx Checksum Offload */
746 unsigned int addn_mac; /* Additional MAC Addresses */
747 unsigned int ts_src; /* Timestamp Source */
748 unsigned int sa_vlan_ins; /* Source Address or VLAN Insertion */
749
750 /* HW Feature Register1 */
751 unsigned int rx_fifo_size; /* MTL Receive FIFO Size */
752 unsigned int tx_fifo_size; /* MTL Transmit FIFO Size */
753 unsigned int adv_ts_hi; /* Advance Timestamping High Word */
Lendacky, Thomas386d3252015-03-20 11:50:22 -0500754 unsigned int dma_width; /* DMA width */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500755 unsigned int dcb; /* DCB Feature */
756 unsigned int sph; /* Split Header Feature */
757 unsigned int tso; /* TCP Segmentation Offload */
758 unsigned int dma_debug; /* DMA Debug Registers */
759 unsigned int rss; /* Receive Side Scaling */
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500760 unsigned int tc_cnt; /* Number of Traffic Classes */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500761 unsigned int hash_table_size; /* Hash Table Size */
762 unsigned int l3l4_filter_num; /* Number of L3-L4 Filters */
763
764 /* HW Feature Register2 */
765 unsigned int rx_q_cnt; /* Number of MTL Receive Queues */
766 unsigned int tx_q_cnt; /* Number of MTL Transmit Queues */
767 unsigned int rx_ch_cnt; /* Number of DMA Receive Channels */
768 unsigned int tx_ch_cnt; /* Number of DMA Transmit Channels */
769 unsigned int pps_out_num; /* Number of PPS outputs */
770 unsigned int aux_snap_num; /* Number of Aux snapshot inputs */
771};
772
773struct xgbe_prv_data {
774 struct net_device *netdev;
775 struct platform_device *pdev;
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600776 struct acpi_device *adev;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500777 struct device *dev;
778
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600779 /* ACPI or DT flag */
780 unsigned int use_acpi;
781
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500782 /* XGMAC/XPCS related mmio registers */
783 void __iomem *xgmac_regs; /* XGMAC CSRs */
784 void __iomem *xpcs_regs; /* XPCS MMD registers */
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500785 void __iomem *rxtx_regs; /* SerDes Rx/Tx CSRs */
786 void __iomem *sir0_regs; /* SerDes integration registers (1/2) */
787 void __iomem *sir1_regs; /* SerDes integration registers (2/2) */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500788
789 /* Overall device lock */
790 spinlock_t lock;
791
792 /* XPCS indirect addressing mutex */
793 struct mutex xpcs_mutex;
794
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -0600795 /* RSS addressing mutex */
796 struct mutex rss_mutex;
797
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500798 /* Flags representing xgbe_state */
799 unsigned long dev_state;
800
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600801 int dev_irq;
802 unsigned int per_channel_irq;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500803
804 struct xgbe_hw_if hw_if;
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500805 struct xgbe_phy_if phy_if;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500806 struct xgbe_desc_if desc_if;
807
Lendacky, Thomascfa50c72014-07-02 13:04:57 -0500808 /* AXI DMA settings */
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600809 unsigned int coherent;
Lendacky, Thomascfa50c72014-07-02 13:04:57 -0500810 unsigned int axdomain;
811 unsigned int arcache;
812 unsigned int awcache;
813
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500814 /* Service routine support */
815 struct workqueue_struct *dev_workqueue;
816 struct work_struct service_work;
817 struct timer_list service_timer;
818
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500819 /* Rings for Tx/Rx on a DMA channel */
820 struct xgbe_channel *channel;
821 unsigned int channel_count;
822 unsigned int tx_ring_count;
823 unsigned int tx_desc_count;
824 unsigned int rx_ring_count;
825 unsigned int rx_desc_count;
826
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500827 unsigned int tx_q_count;
828 unsigned int rx_q_count;
829
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500830 /* Tx/Rx common settings */
831 unsigned int pblx8;
832
833 /* Tx settings */
834 unsigned int tx_sf_mode;
835 unsigned int tx_threshold;
836 unsigned int tx_pbl;
837 unsigned int tx_osp_mode;
838
839 /* Rx settings */
840 unsigned int rx_sf_mode;
841 unsigned int rx_threshold;
842 unsigned int rx_pbl;
843
844 /* Tx coalescing settings */
845 unsigned int tx_usecs;
846 unsigned int tx_frames;
847
848 /* Rx coalescing settings */
849 unsigned int rx_riwt;
Lendacky, Thomas4a57ebc2015-03-20 11:50:34 -0500850 unsigned int rx_usecs;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500851 unsigned int rx_frames;
852
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600853 /* Current Rx buffer size */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500854 unsigned int rx_buf_size;
855
856 /* Flow control settings */
857 unsigned int pause_autoneg;
858 unsigned int tx_pause;
859 unsigned int rx_pause;
860
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -0600861 /* Receive Side Scaling settings */
862 u8 rss_key[XGBE_RSS_HASH_KEY_SIZE];
863 u32 rss_table[XGBE_RSS_MAX_TABLE_SIZE];
864 u32 rss_options;
865
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500866 /* Netdev related settings */
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600867 unsigned char mac_addr[ETH_ALEN];
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500868 netdev_features_t netdev_features;
869 struct napi_struct napi;
870 struct xgbe_mmc_stats mmc_stats;
Lendacky, Thomas5452b2d2015-05-14 11:43:57 -0500871 struct xgbe_ext_stats ext_stats;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500872
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500873 /* Filtering support */
874 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
875
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500876 /* Device clocks */
877 struct clk *sysclk;
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600878 unsigned long sysclk_rate;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500879 struct clk *ptpclk;
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600880 unsigned long ptpclk_rate;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500881
882 /* Timestamp support */
883 spinlock_t tstamp_lock;
884 struct ptp_clock_info ptp_clock_info;
885 struct ptp_clock *ptp_clock;
886 struct hwtstamp_config tstamp_config;
887 struct cyclecounter tstamp_cc;
888 struct timecounter tstamp_tc;
889 unsigned int tstamp_addend;
890 struct work_struct tx_tstamp_work;
891 struct sk_buff *tx_tstamp_skb;
892 u64 tx_tstamp;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500893
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500894 /* DCB support */
895 struct ieee_ets *ets;
896 struct ieee_pfc *pfc;
897 unsigned int q2tc_map[XGBE_MAX_QUEUES];
898 unsigned int prio2q_map[IEEE_8021QAZ_MAX_TCS];
899
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500900 /* Hardware features of the device */
901 struct xgbe_hw_features hw_feat;
902
903 /* Device restart work structure */
904 struct work_struct restart_work;
905
906 /* Keeps track of power mode */
907 unsigned int power_down;
908
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500909 /* Network interface message level setting */
910 u32 msg_enable;
911
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500912 /* Current PHY settings */
913 phy_interface_t phy_mode;
914 int phy_link;
915 int phy_speed;
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500916
917 /* MDIO/PHY related settings */
918 struct xgbe_phy phy;
919 int mdio_mmd;
920 unsigned long link_check;
921
922 char an_name[IFNAMSIZ + 32];
923 struct workqueue_struct *an_workqueue;
924
925 int an_irq;
926 struct work_struct an_irq_work;
927
928 unsigned int speed_set;
929
930 /* SerDes UEFI configurable settings.
931 * Switching between modes/speeds requires new values for some
932 * SerDes settings. The values can be supplied as device
933 * properties in array format. The first array entry is for
934 * 1GbE, second for 2.5GbE and third for 10GbE
935 */
936 u32 serdes_blwc[XGBE_SPEEDS];
937 u32 serdes_cdr_rate[XGBE_SPEEDS];
938 u32 serdes_pq_skew[XGBE_SPEEDS];
939 u32 serdes_tx_amp[XGBE_SPEEDS];
940 u32 serdes_dfe_tap_cfg[XGBE_SPEEDS];
941 u32 serdes_dfe_tap_ena[XGBE_SPEEDS];
942
943 /* Auto-negotiation state machine support */
944 struct mutex an_mutex;
945 enum xgbe_an an_result;
946 enum xgbe_an an_state;
947 enum xgbe_rx kr_state;
948 enum xgbe_rx kx_state;
949 struct work_struct an_work;
950 unsigned int an_supported;
951 unsigned int parallel_detect;
952 unsigned int fec_ability;
953 unsigned long an_start;
954
955 unsigned int lpm_ctrl; /* CTRL1 for resume */
956
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500957#ifdef CONFIG_DEBUG_FS
958 struct dentry *xgbe_debugfs;
959
960 unsigned int debugfs_xgmac_reg;
961
962 unsigned int debugfs_xpcs_mmd;
963 unsigned int debugfs_xpcs_reg;
964#endif
965};
966
967/* Function prototypes*/
968
969void xgbe_init_function_ptrs_dev(struct xgbe_hw_if *);
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500970void xgbe_init_function_ptrs_phy(struct xgbe_phy_if *);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500971void xgbe_init_function_ptrs_desc(struct xgbe_desc_if *);
972struct net_device_ops *xgbe_get_netdev_ops(void);
973struct ethtool_ops *xgbe_get_ethtool_ops(void);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500974#ifdef CONFIG_AMD_XGBE_DCB
975const struct dcbnl_rtnl_ops *xgbe_get_dcbnl_ops(void);
976#endif
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500977
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500978void xgbe_ptp_register(struct xgbe_prv_data *);
979void xgbe_ptp_unregister(struct xgbe_prv_data *);
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500980void xgbe_dump_tx_desc(struct xgbe_prv_data *, struct xgbe_ring *,
981 unsigned int, unsigned int, unsigned int);
982void xgbe_dump_rx_desc(struct xgbe_prv_data *, struct xgbe_ring *,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500983 unsigned int);
984void xgbe_print_pkt(struct net_device *, struct sk_buff *, bool);
985void xgbe_get_all_hw_features(struct xgbe_prv_data *);
986int xgbe_powerup(struct net_device *, unsigned int);
987int xgbe_powerdown(struct net_device *, unsigned int);
988void xgbe_init_rx_coalesce(struct xgbe_prv_data *);
989void xgbe_init_tx_coalesce(struct xgbe_prv_data *);
990
991#ifdef CONFIG_DEBUG_FS
992void xgbe_debugfs_init(struct xgbe_prv_data *);
993void xgbe_debugfs_exit(struct xgbe_prv_data *);
994#else
995static inline void xgbe_debugfs_init(struct xgbe_prv_data *pdata) {}
996static inline void xgbe_debugfs_exit(struct xgbe_prv_data *pdata) {}
997#endif /* CONFIG_DEBUG_FS */
998
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500999/* NOTE: Uncomment for function trace log messages in KERNEL LOG */
1000#if 0
1001#define YDEBUG
1002#define YDEBUG_MDIO
1003#endif
1004
1005/* For debug prints */
1006#ifdef YDEBUG
1007#define DBGPR(x...) pr_alert(x)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001008#else
1009#define DBGPR(x...) do { } while (0)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001010#endif
1011
1012#ifdef YDEBUG_MDIO
1013#define DBGPR_MDIO(x...) pr_alert(x)
1014#else
1015#define DBGPR_MDIO(x...) do { } while (0)
1016#endif
1017
1018#endif