blob: a439d4304458da12ba0779c9f8ab666fe5d1a517 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020026#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040027#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/moduleparam.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/if_vlan.h>
35#include <linux/ip.h>
36#include <linux/delay.h>
37#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010038#include <linux/dma-mapping.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080039#include <linux/mii.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040040#include <asm/irq.h>
41
42#include "skge.h"
43
44#define DRV_NAME "skge"
Stephen Hemmingera5f8f3b2007-03-16 14:01:32 -070045#define DRV_VERSION "1.11"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040046#define PFX DRV_NAME " "
47
48#define DEFAULT_TX_RING_SIZE 128
49#define DEFAULT_RX_RING_SIZE 512
50#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070051#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040052#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070053#define RX_COPY_THRESHOLD 128
54#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040055#define PHY_RETRIES 1000
56#define ETH_JUMBO_MTU 9000
57#define TX_WATCHDOG (5 * HZ)
58#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070059#define BLINK_MS 250
Stephen Hemminger501fb722007-10-16 12:15:51 -070060#define LINK_HZ HZ
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040061
62MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -080063MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040064MODULE_LICENSE("GPL");
65MODULE_VERSION(DRV_VERSION);
66
67static const u32 default_msg
68 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
69 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
70
71static int debug = -1; /* defaults above */
72module_param(debug, int, 0);
73MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
74
75static const struct pci_device_id skge_id_table[] = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070076 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
77 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
78 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
79 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080080 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -070081 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
Stephen Hemminger275834d2005-06-27 11:33:03 -070082 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
83 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
84 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070085 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080086 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040087 { 0 }
88};
89MODULE_DEVICE_TABLE(pci, skge_id_table);
90
91static int skge_up(struct net_device *dev);
92static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -080093static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -070094static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080095static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
96static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040097static void genesis_get_stats(struct skge_port *skge, u64 *data);
98static void yukon_get_stats(struct skge_port *skge, u64 *data);
99static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400100static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700101static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400102
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700103/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400104static const int txqaddr[] = { Q_XA1, Q_XA2 };
105static const int rxqaddr[] = { Q_R1, Q_R2 };
106static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
107static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700108static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
109static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400110
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400111static int skge_get_regs_len(struct net_device *dev)
112{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700113 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400114}
115
116/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700117 * Returns copy of whole control register region
118 * Note: skip RAM address register because accessing it will
119 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400120 */
121static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
122 void *p)
123{
124 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400125 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400126
127 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700128 memset(p, 0, regs->len);
129 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400130
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700131 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
132 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400133}
134
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800135/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800136static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400137{
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700138 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingera504e642007-02-02 08:22:53 -0800139 return 0;
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700140
141 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
142 return 0;
143
144 return WAKE_MAGIC | WAKE_PHY;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800145}
146
147static u32 pci_wake_enabled(struct pci_dev *dev)
148{
149 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
150 u16 value;
151
152 /* If device doesn't support PM Capabilities, but request is to disable
153 * wake events, it's a nop; otherwise fail */
154 if (!pm)
155 return 0;
156
157 pci_read_config_word(dev, pm + PCI_PM_PMC, &value);
158
159 value &= PCI_PM_CAP_PME_MASK;
160 value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
161
162 return value != 0;
163}
164
165static void skge_wol_init(struct skge_port *skge)
166{
167 struct skge_hw *hw = skge->hw;
168 int port = skge->port;
Stephen Hemminger692412b2007-04-09 15:32:45 -0700169 u16 ctrl;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800170
Stephen Hemmingera504e642007-02-02 08:22:53 -0800171 skge_write16(hw, B0_CTST, CS_RST_CLR);
172 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
173
Stephen Hemminger692412b2007-04-09 15:32:45 -0700174 /* Turn on Vaux */
175 skge_write8(hw, B0_POWER_CTRL,
176 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
177
178 /* WA code for COMA mode -- clear PHY reset */
179 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
180 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
181 u32 reg = skge_read32(hw, B2_GP_IO);
182 reg |= GP_DIR_9;
183 reg &= ~GP_IO_9;
184 skge_write32(hw, B2_GP_IO, reg);
185 }
186
187 skge_write32(hw, SK_REG(port, GPHY_CTRL),
188 GPC_DIS_SLEEP |
189 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
190 GPC_ANEG_1 | GPC_RST_SET);
191
192 skge_write32(hw, SK_REG(port, GPHY_CTRL),
193 GPC_DIS_SLEEP |
194 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
195 GPC_ANEG_1 | GPC_RST_CLR);
196
197 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800198
199 /* Force to 10/100 skge_reset will re-enable on resume */
Stephen Hemminger692412b2007-04-09 15:32:45 -0700200 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
201 PHY_AN_100FULL | PHY_AN_100HALF |
202 PHY_AN_10FULL | PHY_AN_10HALF| PHY_AN_CSMA);
203 /* no 1000 HD/FD */
204 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
205 gm_phy_write(hw, port, PHY_MARV_CTRL,
206 PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
207 PHY_CT_RE_CFG | PHY_CT_DUP_MD);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800208
Stephen Hemmingera504e642007-02-02 08:22:53 -0800209
210 /* Set GMAC to no flow control and auto update for speed/duplex */
211 gma_write16(hw, port, GM_GP_CTRL,
212 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
213 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
214
215 /* Set WOL address */
216 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
217 skge->netdev->dev_addr, ETH_ALEN);
218
219 /* Turn on appropriate WOL control bits */
220 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
221 ctrl = 0;
222 if (skge->wol & WAKE_PHY)
223 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
224 else
225 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
226
227 if (skge->wol & WAKE_MAGIC)
228 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
229 else
230 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
231
232 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
233 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
234
235 /* block receiver */
236 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400237}
238
239static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
240{
241 struct skge_port *skge = netdev_priv(dev);
242
Stephen Hemmingera504e642007-02-02 08:22:53 -0800243 wol->supported = wol_supported(skge->hw);
244 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400245}
246
247static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
248{
249 struct skge_port *skge = netdev_priv(dev);
250 struct skge_hw *hw = skge->hw;
251
Stephen Hemminger692412b2007-04-09 15:32:45 -0700252 if (wol->wolopts & ~wol_supported(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400253 return -EOPNOTSUPP;
254
Stephen Hemmingera504e642007-02-02 08:22:53 -0800255 skge->wol = wol->wolopts;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400256 return 0;
257}
258
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800259/* Determine supported/advertised modes based on hardware.
260 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700261 */
262static u32 skge_supported_modes(const struct skge_hw *hw)
263{
264 u32 supported;
265
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700266 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700267 supported = SUPPORTED_10baseT_Half
268 | SUPPORTED_10baseT_Full
269 | SUPPORTED_100baseT_Half
270 | SUPPORTED_100baseT_Full
271 | SUPPORTED_1000baseT_Half
272 | SUPPORTED_1000baseT_Full
273 | SUPPORTED_Autoneg| SUPPORTED_TP;
274
275 if (hw->chip_id == CHIP_ID_GENESIS)
276 supported &= ~(SUPPORTED_10baseT_Half
277 | SUPPORTED_10baseT_Full
278 | SUPPORTED_100baseT_Half
279 | SUPPORTED_100baseT_Full);
280
281 else if (hw->chip_id == CHIP_ID_YUKON)
282 supported &= ~SUPPORTED_1000baseT_Half;
283 } else
Stephen Hemminger4b67be92006-10-05 15:49:51 -0700284 supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
285 | SUPPORTED_FIBRE | SUPPORTED_Autoneg;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700286
287 return supported;
288}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400289
290static int skge_get_settings(struct net_device *dev,
291 struct ethtool_cmd *ecmd)
292{
293 struct skge_port *skge = netdev_priv(dev);
294 struct skge_hw *hw = skge->hw;
295
296 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700297 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400298
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700299 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400300 ecmd->port = PORT_TP;
301 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700302 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400303 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400304
305 ecmd->advertising = skge->advertising;
306 ecmd->autoneg = skge->autoneg;
307 ecmd->speed = skge->speed;
308 ecmd->duplex = skge->duplex;
309 return 0;
310}
311
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400312static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
313{
314 struct skge_port *skge = netdev_priv(dev);
315 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700316 u32 supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400317
318 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700319 ecmd->advertising = supported;
320 skge->duplex = -1;
321 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400322 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700323 u32 setting;
324
Stephen Hemminger2c668512005-07-22 16:26:07 -0700325 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400326 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700327 if (ecmd->duplex == DUPLEX_FULL)
328 setting = SUPPORTED_1000baseT_Full;
329 else if (ecmd->duplex == DUPLEX_HALF)
330 setting = SUPPORTED_1000baseT_Half;
331 else
332 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400333 break;
334 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700335 if (ecmd->duplex == DUPLEX_FULL)
336 setting = SUPPORTED_100baseT_Full;
337 else if (ecmd->duplex == DUPLEX_HALF)
338 setting = SUPPORTED_100baseT_Half;
339 else
340 return -EINVAL;
341 break;
342
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400343 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700344 if (ecmd->duplex == DUPLEX_FULL)
345 setting = SUPPORTED_10baseT_Full;
346 else if (ecmd->duplex == DUPLEX_HALF)
347 setting = SUPPORTED_10baseT_Half;
348 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400349 return -EINVAL;
350 break;
351 default:
352 return -EINVAL;
353 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700354
355 if ((setting & supported) == 0)
356 return -EINVAL;
357
358 skge->speed = ecmd->speed;
359 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400360 }
361
362 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400363 skge->advertising = ecmd->advertising;
364
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800365 if (netif_running(dev))
366 skge_phy_reset(skge);
367
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400368 return (0);
369}
370
371static void skge_get_drvinfo(struct net_device *dev,
372 struct ethtool_drvinfo *info)
373{
374 struct skge_port *skge = netdev_priv(dev);
375
376 strcpy(info->driver, DRV_NAME);
377 strcpy(info->version, DRV_VERSION);
378 strcpy(info->fw_version, "N/A");
379 strcpy(info->bus_info, pci_name(skge->hw->pdev));
380}
381
382static const struct skge_stat {
383 char name[ETH_GSTRING_LEN];
384 u16 xmac_offset;
385 u16 gma_offset;
386} skge_stats[] = {
387 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
388 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
389
390 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
391 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
392 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
393 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
394 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
395 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
396 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
397 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
398
399 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
400 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
401 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
402 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
403 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
404 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
405
406 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
407 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
408 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
409 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
410 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
411};
412
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700413static int skge_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400414{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700415 switch (sset) {
416 case ETH_SS_STATS:
417 return ARRAY_SIZE(skge_stats);
418 default:
419 return -EOPNOTSUPP;
420 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400421}
422
423static void skge_get_ethtool_stats(struct net_device *dev,
424 struct ethtool_stats *stats, u64 *data)
425{
426 struct skge_port *skge = netdev_priv(dev);
427
428 if (skge->hw->chip_id == CHIP_ID_GENESIS)
429 genesis_get_stats(skge, data);
430 else
431 yukon_get_stats(skge, data);
432}
433
434/* Use hardware MIB variables for critical path statistics and
435 * transmit feedback not reported at interrupt.
436 * Other errors are accounted for in interrupt handler.
437 */
438static struct net_device_stats *skge_get_stats(struct net_device *dev)
439{
440 struct skge_port *skge = netdev_priv(dev);
441 u64 data[ARRAY_SIZE(skge_stats)];
442
443 if (skge->hw->chip_id == CHIP_ID_GENESIS)
444 genesis_get_stats(skge, data);
445 else
446 yukon_get_stats(skge, data);
447
Stephen Hemmingerda007722007-10-16 12:15:52 -0700448 dev->stats.tx_bytes = data[0];
449 dev->stats.rx_bytes = data[1];
450 dev->stats.tx_packets = data[2] + data[4] + data[6];
451 dev->stats.rx_packets = data[3] + data[5] + data[7];
452 dev->stats.multicast = data[3] + data[5];
453 dev->stats.collisions = data[10];
454 dev->stats.tx_aborted_errors = data[12];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400455
Stephen Hemmingerda007722007-10-16 12:15:52 -0700456 return &dev->stats;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400457}
458
459static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
460{
461 int i;
462
Stephen Hemminger95566062005-06-27 11:33:02 -0700463 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400464 case ETH_SS_STATS:
465 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
466 memcpy(data + i * ETH_GSTRING_LEN,
467 skge_stats[i].name, ETH_GSTRING_LEN);
468 break;
469 }
470}
471
472static void skge_get_ring_param(struct net_device *dev,
473 struct ethtool_ringparam *p)
474{
475 struct skge_port *skge = netdev_priv(dev);
476
477 p->rx_max_pending = MAX_RX_RING_SIZE;
478 p->tx_max_pending = MAX_TX_RING_SIZE;
479 p->rx_mini_max_pending = 0;
480 p->rx_jumbo_max_pending = 0;
481
482 p->rx_pending = skge->rx_ring.count;
483 p->tx_pending = skge->tx_ring.count;
484 p->rx_mini_pending = 0;
485 p->rx_jumbo_pending = 0;
486}
487
488static int skge_set_ring_param(struct net_device *dev,
489 struct ethtool_ringparam *p)
490{
491 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800492 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400493
494 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700495 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400496 return -EINVAL;
497
498 skge->rx_ring.count = p->rx_pending;
499 skge->tx_ring.count = p->tx_pending;
500
501 if (netif_running(dev)) {
502 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800503 err = skge_up(dev);
504 if (err)
505 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400506 }
507
508 return 0;
509}
510
511static u32 skge_get_msglevel(struct net_device *netdev)
512{
513 struct skge_port *skge = netdev_priv(netdev);
514 return skge->msg_enable;
515}
516
517static void skge_set_msglevel(struct net_device *netdev, u32 value)
518{
519 struct skge_port *skge = netdev_priv(netdev);
520 skge->msg_enable = value;
521}
522
523static int skge_nway_reset(struct net_device *dev)
524{
525 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400526
527 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
528 return -EINVAL;
529
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800530 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400531 return 0;
532}
533
534static int skge_set_sg(struct net_device *dev, u32 data)
535{
536 struct skge_port *skge = netdev_priv(dev);
537 struct skge_hw *hw = skge->hw;
538
539 if (hw->chip_id == CHIP_ID_GENESIS && data)
540 return -EOPNOTSUPP;
541 return ethtool_op_set_sg(dev, data);
542}
543
544static int skge_set_tx_csum(struct net_device *dev, u32 data)
545{
546 struct skge_port *skge = netdev_priv(dev);
547 struct skge_hw *hw = skge->hw;
548
549 if (hw->chip_id == CHIP_ID_GENESIS && data)
550 return -EOPNOTSUPP;
551
552 return ethtool_op_set_tx_csum(dev, data);
553}
554
555static u32 skge_get_rx_csum(struct net_device *dev)
556{
557 struct skge_port *skge = netdev_priv(dev);
558
559 return skge->rx_csum;
560}
561
562/* Only Yukon supports checksum offload. */
563static int skge_set_rx_csum(struct net_device *dev, u32 data)
564{
565 struct skge_port *skge = netdev_priv(dev);
566
567 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
568 return -EOPNOTSUPP;
569
570 skge->rx_csum = data;
571 return 0;
572}
573
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400574static void skge_get_pauseparam(struct net_device *dev,
575 struct ethtool_pauseparam *ecmd)
576{
577 struct skge_port *skge = netdev_priv(dev);
578
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700579 ecmd->rx_pause = (skge->flow_control == FLOW_MODE_SYMMETRIC)
580 || (skge->flow_control == FLOW_MODE_SYM_OR_REM);
581 ecmd->tx_pause = ecmd->rx_pause || (skge->flow_control == FLOW_MODE_LOC_SEND);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400582
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700583 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400584}
585
586static int skge_set_pauseparam(struct net_device *dev,
587 struct ethtool_pauseparam *ecmd)
588{
589 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700590 struct ethtool_pauseparam old;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400591
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700592 skge_get_pauseparam(dev, &old);
593
594 if (ecmd->autoneg != old.autoneg)
595 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
596 else {
597 if (ecmd->rx_pause && ecmd->tx_pause)
598 skge->flow_control = FLOW_MODE_SYMMETRIC;
599 else if (ecmd->rx_pause && !ecmd->tx_pause)
600 skge->flow_control = FLOW_MODE_SYM_OR_REM;
601 else if (!ecmd->rx_pause && ecmd->tx_pause)
602 skge->flow_control = FLOW_MODE_LOC_SEND;
603 else
604 skge->flow_control = FLOW_MODE_NONE;
605 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400606
Stephen Hemmingere8df8552005-12-14 15:47:45 -0800607 if (netif_running(dev))
608 skge_phy_reset(skge);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700609
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400610 return 0;
611}
612
613/* Chip internal frequency for clock calculations */
614static inline u32 hwkhz(const struct skge_hw *hw)
615{
Stephen Hemminger187ff3b2006-07-19 14:08:42 -0700616 return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400617}
618
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800619/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400620static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
621{
622 return (ticks * 1000) / hwkhz(hw);
623}
624
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800625/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400626static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
627{
628 return hwkhz(hw) * usec / 1000;
629}
630
631static int skge_get_coalesce(struct net_device *dev,
632 struct ethtool_coalesce *ecmd)
633{
634 struct skge_port *skge = netdev_priv(dev);
635 struct skge_hw *hw = skge->hw;
636 int port = skge->port;
637
638 ecmd->rx_coalesce_usecs = 0;
639 ecmd->tx_coalesce_usecs = 0;
640
641 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
642 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
643 u32 msk = skge_read32(hw, B2_IRQM_MSK);
644
645 if (msk & rxirqmask[port])
646 ecmd->rx_coalesce_usecs = delay;
647 if (msk & txirqmask[port])
648 ecmd->tx_coalesce_usecs = delay;
649 }
650
651 return 0;
652}
653
654/* Note: interrupt timer is per board, but can turn on/off per port */
655static int skge_set_coalesce(struct net_device *dev,
656 struct ethtool_coalesce *ecmd)
657{
658 struct skge_port *skge = netdev_priv(dev);
659 struct skge_hw *hw = skge->hw;
660 int port = skge->port;
661 u32 msk = skge_read32(hw, B2_IRQM_MSK);
662 u32 delay = 25;
663
664 if (ecmd->rx_coalesce_usecs == 0)
665 msk &= ~rxirqmask[port];
666 else if (ecmd->rx_coalesce_usecs < 25 ||
667 ecmd->rx_coalesce_usecs > 33333)
668 return -EINVAL;
669 else {
670 msk |= rxirqmask[port];
671 delay = ecmd->rx_coalesce_usecs;
672 }
673
674 if (ecmd->tx_coalesce_usecs == 0)
675 msk &= ~txirqmask[port];
676 else if (ecmd->tx_coalesce_usecs < 25 ||
677 ecmd->tx_coalesce_usecs > 33333)
678 return -EINVAL;
679 else {
680 msk |= txirqmask[port];
681 delay = min(delay, ecmd->rx_coalesce_usecs);
682 }
683
684 skge_write32(hw, B2_IRQM_MSK, msk);
685 if (msk == 0)
686 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
687 else {
688 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
689 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
690 }
691 return 0;
692}
693
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700694enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
695static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400696{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400697 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700698 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400699
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700700 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700701 if (hw->chip_id == CHIP_ID_GENESIS) {
702 switch (mode) {
703 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700704 if (hw->phy_type == SK_PHY_BCOM)
705 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
706 else {
707 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
708 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
709 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700710 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
711 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
712 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
713 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400714
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700715 case LED_MODE_ON:
716 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
717 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
718
719 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
720 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
721
722 break;
723
724 case LED_MODE_TST:
725 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
726 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
727 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
728
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700729 if (hw->phy_type == SK_PHY_BCOM)
730 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
731 else {
732 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
733 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
734 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
735 }
736
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700737 }
738 } else {
739 switch (mode) {
740 case LED_MODE_OFF:
741 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
742 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
743 PHY_M_LED_MO_DUP(MO_LED_OFF) |
744 PHY_M_LED_MO_10(MO_LED_OFF) |
745 PHY_M_LED_MO_100(MO_LED_OFF) |
746 PHY_M_LED_MO_1000(MO_LED_OFF) |
747 PHY_M_LED_MO_RX(MO_LED_OFF));
748 break;
749 case LED_MODE_ON:
750 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
751 PHY_M_LED_PULS_DUR(PULS_170MS) |
752 PHY_M_LED_BLINK_RT(BLINK_84MS) |
753 PHY_M_LEDC_TX_CTRL |
754 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700755
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700756 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
757 PHY_M_LED_MO_RX(MO_LED_OFF) |
758 (skge->speed == SPEED_100 ?
759 PHY_M_LED_MO_100(MO_LED_ON) : 0));
760 break;
761 case LED_MODE_TST:
762 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
763 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
764 PHY_M_LED_MO_DUP(MO_LED_ON) |
765 PHY_M_LED_MO_10(MO_LED_ON) |
766 PHY_M_LED_MO_100(MO_LED_ON) |
767 PHY_M_LED_MO_1000(MO_LED_ON) |
768 PHY_M_LED_MO_RX(MO_LED_ON));
769 }
770 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700771 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400772}
773
774/* blink LED's for finding board */
775static int skge_phys_id(struct net_device *dev, u32 data)
776{
777 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700778 unsigned long ms;
779 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400780
Stephen Hemminger95566062005-06-27 11:33:02 -0700781 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700782 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
783 else
784 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400785
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700786 while (ms > 0) {
787 skge_led(skge, mode);
788 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400789
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700790 if (msleep_interruptible(BLINK_MS))
791 break;
792 ms -= BLINK_MS;
793 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400794
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700795 /* back to regular LED state */
796 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400797
798 return 0;
799}
800
Jeff Garzik7282d492006-09-13 14:30:00 -0400801static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400802 .get_settings = skge_get_settings,
803 .set_settings = skge_set_settings,
804 .get_drvinfo = skge_get_drvinfo,
805 .get_regs_len = skge_get_regs_len,
806 .get_regs = skge_get_regs,
807 .get_wol = skge_get_wol,
808 .set_wol = skge_set_wol,
809 .get_msglevel = skge_get_msglevel,
810 .set_msglevel = skge_set_msglevel,
811 .nway_reset = skge_nway_reset,
812 .get_link = ethtool_op_get_link,
813 .get_ringparam = skge_get_ring_param,
814 .set_ringparam = skge_set_ring_param,
815 .get_pauseparam = skge_get_pauseparam,
816 .set_pauseparam = skge_set_pauseparam,
817 .get_coalesce = skge_get_coalesce,
818 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400819 .set_sg = skge_set_sg,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400820 .set_tx_csum = skge_set_tx_csum,
821 .get_rx_csum = skge_get_rx_csum,
822 .set_rx_csum = skge_set_rx_csum,
823 .get_strings = skge_get_strings,
824 .phys_id = skge_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700825 .get_sset_count = skge_get_sset_count,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400826 .get_ethtool_stats = skge_get_ethtool_stats,
827};
828
829/*
830 * Allocate ring elements and chain them together
831 * One-to-one association of board descriptors with ring elements
832 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800833static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400834{
835 struct skge_tx_desc *d;
836 struct skge_element *e;
837 int i;
838
Robert P. J. Daycd861282006-12-13 00:34:52 -0800839 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400840 if (!ring->start)
841 return -ENOMEM;
842
843 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
844 e->desc = d;
845 if (i == ring->count - 1) {
846 e->next = ring->start;
847 d->next_offset = base;
848 } else {
849 e->next = e + 1;
850 d->next_offset = base + (i+1) * sizeof(*d);
851 }
852 }
853 ring->to_use = ring->to_clean = ring->start;
854
855 return 0;
856}
857
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700858/* Allocate and setup a new buffer for receiving */
859static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
860 struct sk_buff *skb, unsigned int bufsize)
861{
862 struct skge_rx_desc *rd = e->desc;
863 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400864
865 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
866 PCI_DMA_FROMDEVICE);
867
868 rd->dma_lo = map;
869 rd->dma_hi = map >> 32;
870 e->skb = skb;
871 rd->csum1_start = ETH_HLEN;
872 rd->csum2_start = ETH_HLEN;
873 rd->csum1 = 0;
874 rd->csum2 = 0;
875
876 wmb();
877
878 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
879 pci_unmap_addr_set(e, mapaddr, map);
880 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400881}
882
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700883/* Resume receiving using existing skb,
884 * Note: DMA address is not changed by chip.
885 * MTU not changed while receiver active.
886 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800887static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700888{
889 struct skge_rx_desc *rd = e->desc;
890
891 rd->csum2 = 0;
892 rd->csum2_start = ETH_HLEN;
893
894 wmb();
895
896 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
897}
898
899
900/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400901static void skge_rx_clean(struct skge_port *skge)
902{
903 struct skge_hw *hw = skge->hw;
904 struct skge_ring *ring = &skge->rx_ring;
905 struct skge_element *e;
906
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700907 e = ring->start;
908 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400909 struct skge_rx_desc *rd = e->desc;
910 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700911 if (e->skb) {
912 pci_unmap_single(hw->pdev,
913 pci_unmap_addr(e, mapaddr),
914 pci_unmap_len(e, maplen),
915 PCI_DMA_FROMDEVICE);
916 dev_kfree_skb(e->skb);
917 e->skb = NULL;
918 }
919 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400920}
921
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700922
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400923/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700924 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400925 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700926static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400927{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700928 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400929 struct skge_ring *ring = &skge->rx_ring;
930 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400931
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700932 e = ring->start;
933 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -0700934 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400935
Stephen Hemmingerc54f9762006-09-01 15:53:47 -0700936 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
937 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700938 if (!skb)
939 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400940
Stephen Hemminger383181a2005-09-19 15:37:16 -0700941 skb_reserve(skb, NET_IP_ALIGN);
942 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700943 } while ( (e = e->next) != ring->start);
944
945 ring->to_clean = ring->start;
946 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400947}
948
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700949static const char *skge_pause(enum pause_status status)
950{
951 switch(status) {
952 case FLOW_STAT_NONE:
953 return "none";
954 case FLOW_STAT_REM_SEND:
955 return "rx only";
956 case FLOW_STAT_LOC_SEND:
957 return "tx_only";
958 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
959 return "both";
960 default:
961 return "indeterminated";
962 }
963}
964
965
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400966static void skge_link_up(struct skge_port *skge)
967{
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700968 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700969 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
970
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400971 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -0800972 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400973
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700974 if (netif_msg_link(skge)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400975 printk(KERN_INFO PFX
976 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
977 skge->netdev->name, skge->speed,
978 skge->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700979 skge_pause(skge->flow_status));
980 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400981}
982
983static void skge_link_down(struct skge_port *skge)
984{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -0700985 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400986 netif_carrier_off(skge->netdev);
987 netif_stop_queue(skge->netdev);
988
989 if (netif_msg_link(skge))
990 printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
991}
992
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -0700993
994static void xm_link_down(struct skge_hw *hw, int port)
995{
996 struct net_device *dev = hw->dev[port];
997 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger501fb722007-10-16 12:15:51 -0700998 u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -0700999
Stephen Hemminger501fb722007-10-16 12:15:51 -07001000 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001001
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001002 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1003 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001004
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001005 /* dummy read to ensure writing */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001006 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001007
1008 if (netif_carrier_ok(dev))
1009 skge_link_down(skge);
1010}
1011
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001012static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001013{
1014 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001015
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001016 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -08001017 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001018
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001019 if (hw->phy_type == SK_PHY_XMAC)
1020 goto ready;
1021
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001022 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001023 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001024 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001025 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001026 }
1027
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001028 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001029 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001030 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001031
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001032 return 0;
1033}
1034
1035static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1036{
1037 u16 v = 0;
1038 if (__xm_phy_read(hw, port, reg, &v))
1039 printk(KERN_WARNING PFX "%s: phy read timed out\n",
1040 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001041 return v;
1042}
1043
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001044static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001045{
1046 int i;
1047
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001048 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001049 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001050 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001051 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001052 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001053 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001054 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001055
1056 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001057 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001058 for (i = 0; i < PHY_RETRIES; i++) {
1059 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1060 return 0;
1061 udelay(1);
1062 }
1063 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001064}
1065
1066static void genesis_init(struct skge_hw *hw)
1067{
1068 /* set blink source counter */
1069 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1070 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1071
1072 /* configure mac arbiter */
1073 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1074
1075 /* configure mac arbiter timeout values */
1076 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1077 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1078 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1079 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1080
1081 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1082 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1083 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1084 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1085
1086 /* configure packet arbiter timeout */
1087 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1088 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1089 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1090 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1091 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1092}
1093
1094static void genesis_reset(struct skge_hw *hw, int port)
1095{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001096 const u8 zero[8] = { 0 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001097
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001098 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1099
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001100 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001101 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001102 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001103 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1104 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1105 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001106
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001107 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001108 if (hw->phy_type == SK_PHY_BCOM)
1109 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001110
Stephen Hemminger45bada62005-06-27 11:33:12 -07001111 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001112}
1113
1114
Stephen Hemminger45bada62005-06-27 11:33:12 -07001115/* Convert mode to MII values */
1116static const u16 phy_pause_map[] = {
1117 [FLOW_MODE_NONE] = 0,
1118 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1119 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001120 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001121};
1122
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001123/* special defines for FIBER (88E1011S only) */
1124static const u16 fiber_pause_map[] = {
1125 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1126 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1127 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001128 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001129};
1130
Stephen Hemminger45bada62005-06-27 11:33:12 -07001131
1132/* Check status of Broadcom phy link */
1133static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001134{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001135 struct net_device *dev = hw->dev[port];
1136 struct skge_port *skge = netdev_priv(dev);
1137 u16 status;
1138
1139 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001140 xm_phy_read(hw, port, PHY_BCOM_STAT);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001141 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1142
Stephen Hemminger45bada62005-06-27 11:33:12 -07001143 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001144 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001145 return;
1146 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001147
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001148 if (skge->autoneg == AUTONEG_ENABLE) {
1149 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001150
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001151 if (!(status & PHY_ST_AN_OVER))
1152 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001153
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001154 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1155 if (lpa & PHY_B_AN_RF) {
1156 printk(KERN_NOTICE PFX "%s: remote fault\n",
1157 dev->name);
1158 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001159 }
1160
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001161 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1162
1163 /* Check Duplex mismatch */
1164 switch (aux & PHY_B_AS_AN_RES_MSK) {
1165 case PHY_B_RES_1000FD:
1166 skge->duplex = DUPLEX_FULL;
1167 break;
1168 case PHY_B_RES_1000HD:
1169 skge->duplex = DUPLEX_HALF;
1170 break;
1171 default:
1172 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1173 dev->name);
1174 return;
1175 }
1176
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001177 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1178 switch (aux & PHY_B_AS_PAUSE_MSK) {
1179 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001180 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001181 break;
1182 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001183 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001184 break;
1185 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001186 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001187 break;
1188 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001189 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001190 }
1191 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001192 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001193
1194 if (!netif_carrier_ok(dev))
1195 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001196}
1197
1198/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1199 * Phy on for 100 or 10Mbit operation
1200 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001201static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001202{
1203 struct skge_hw *hw = skge->hw;
1204 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001205 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001206 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001207
1208 /* magic workaround patterns for Broadcom */
1209 static const struct {
1210 u16 reg;
1211 u16 val;
1212 } A1hack[] = {
1213 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1214 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1215 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1216 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1217 }, C0hack[] = {
1218 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1219 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1220 };
1221
Stephen Hemminger45bada62005-06-27 11:33:12 -07001222 /* read Id from external PHY (all have the same address) */
1223 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1224
1225 /* Optimize MDIO transfer by suppressing preamble. */
1226 r = xm_read16(hw, port, XM_MMU_CMD);
1227 r |= XM_MMU_NO_PRE;
1228 xm_write16(hw, port, XM_MMU_CMD,r);
1229
Stephen Hemminger2c668512005-07-22 16:26:07 -07001230 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001231 case PHY_BCOM_ID1_C0:
1232 /*
1233 * Workaround BCOM Errata for the C0 type.
1234 * Write magic patterns to reserved registers.
1235 */
1236 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1237 xm_phy_write(hw, port,
1238 C0hack[i].reg, C0hack[i].val);
1239
1240 break;
1241 case PHY_BCOM_ID1_A1:
1242 /*
1243 * Workaround BCOM Errata for the A1 type.
1244 * Write magic patterns to reserved registers.
1245 */
1246 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1247 xm_phy_write(hw, port,
1248 A1hack[i].reg, A1hack[i].val);
1249 break;
1250 }
1251
1252 /*
1253 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1254 * Disable Power Management after reset.
1255 */
1256 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1257 r |= PHY_B_AC_DIS_PM;
1258 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1259
1260 /* Dummy read */
1261 xm_read16(hw, port, XM_ISRC);
1262
1263 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1264 ctl = PHY_CT_SP1000; /* always 1000mbit */
1265
1266 if (skge->autoneg == AUTONEG_ENABLE) {
1267 /*
1268 * Workaround BCOM Errata #1 for the C5 type.
1269 * 1000Base-T Link Acquisition Failure in Slave Mode
1270 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1271 */
1272 u16 adv = PHY_B_1000C_RD;
1273 if (skge->advertising & ADVERTISED_1000baseT_Half)
1274 adv |= PHY_B_1000C_AHD;
1275 if (skge->advertising & ADVERTISED_1000baseT_Full)
1276 adv |= PHY_B_1000C_AFD;
1277 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1278
1279 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1280 } else {
1281 if (skge->duplex == DUPLEX_FULL)
1282 ctl |= PHY_CT_DUP_MD;
1283 /* Force to slave */
1284 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1285 }
1286
1287 /* Set autonegotiation pause parameters */
1288 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1289 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1290
1291 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001292 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001293 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1294 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1295
1296 ext |= PHY_B_PEC_HIGH_LA;
1297
1298 }
1299
1300 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1301 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1302
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001303 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001304 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001305}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001306
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001307static void xm_phy_init(struct skge_port *skge)
1308{
1309 struct skge_hw *hw = skge->hw;
1310 int port = skge->port;
1311 u16 ctrl = 0;
1312
1313 if (skge->autoneg == AUTONEG_ENABLE) {
1314 if (skge->advertising & ADVERTISED_1000baseT_Half)
1315 ctrl |= PHY_X_AN_HD;
1316 if (skge->advertising & ADVERTISED_1000baseT_Full)
1317 ctrl |= PHY_X_AN_FD;
1318
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001319 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001320
1321 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1322
1323 /* Restart Auto-negotiation */
1324 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1325 } else {
1326 /* Set DuplexMode in Config register */
1327 if (skge->duplex == DUPLEX_FULL)
1328 ctrl |= PHY_CT_DUP_MD;
1329 /*
1330 * Do NOT enable Auto-negotiation here. This would hold
1331 * the link down because no IDLEs are transmitted
1332 */
1333 }
1334
1335 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1336
1337 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001338 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001339}
1340
Stephen Hemminger501fb722007-10-16 12:15:51 -07001341static int xm_check_link(struct net_device *dev)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001342{
1343 struct skge_port *skge = netdev_priv(dev);
1344 struct skge_hw *hw = skge->hw;
1345 int port = skge->port;
1346 u16 status;
1347
1348 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001349 xm_phy_read(hw, port, PHY_XMAC_STAT);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001350 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1351
1352 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001353 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001354 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001355 }
1356
1357 if (skge->autoneg == AUTONEG_ENABLE) {
1358 u16 lpa, res;
1359
1360 if (!(status & PHY_ST_AN_OVER))
Stephen Hemminger501fb722007-10-16 12:15:51 -07001361 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001362
1363 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1364 if (lpa & PHY_B_AN_RF) {
1365 printk(KERN_NOTICE PFX "%s: remote fault\n",
1366 dev->name);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001367 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001368 }
1369
1370 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1371
1372 /* Check Duplex mismatch */
1373 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1374 case PHY_X_RS_FD:
1375 skge->duplex = DUPLEX_FULL;
1376 break;
1377 case PHY_X_RS_HD:
1378 skge->duplex = DUPLEX_HALF;
1379 break;
1380 default:
1381 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1382 dev->name);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001383 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001384 }
1385
1386 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001387 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1388 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1389 (lpa & PHY_X_P_SYM_MD))
1390 skge->flow_status = FLOW_STAT_SYMMETRIC;
1391 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1392 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1393 /* Enable PAUSE receive, disable PAUSE transmit */
1394 skge->flow_status = FLOW_STAT_REM_SEND;
1395 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1396 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1397 /* Disable PAUSE receive, enable PAUSE transmit */
1398 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001399 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001400 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001401
1402 skge->speed = SPEED_1000;
1403 }
1404
1405 if (!netif_carrier_ok(dev))
1406 genesis_link_up(skge);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001407 return 1;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001408}
1409
1410/* Poll to check for link coming up.
Stephen Hemminger501fb722007-10-16 12:15:51 -07001411 *
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001412 * Since internal PHY is wired to a level triggered pin, can't
Stephen Hemminger501fb722007-10-16 12:15:51 -07001413 * get an interrupt when carrier is detected, need to poll for
1414 * link coming up.
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001415 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001416static void xm_link_timer(unsigned long arg)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001417{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001418 struct skge_port *skge = (struct skge_port *) arg;
David Howellsc4028952006-11-22 14:57:56 +00001419 struct net_device *dev = skge->netdev;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001420 struct skge_hw *hw = skge->hw;
1421 int port = skge->port;
Stephen Hemminger501fb722007-10-16 12:15:51 -07001422 int i;
1423 unsigned long flags;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001424
1425 if (!netif_running(dev))
1426 return;
1427
Stephen Hemminger501fb722007-10-16 12:15:51 -07001428 spin_lock_irqsave(&hw->phy_lock, flags);
1429
1430 /*
1431 * Verify that the link by checking GPIO register three times.
1432 * This pin has the signal from the link_sync pin connected to it.
1433 */
1434 for (i = 0; i < 3; i++) {
1435 if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1436 goto link_down;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001437 }
1438
Stephen Hemminger501fb722007-10-16 12:15:51 -07001439 /* Re-enable interrupt to detect link down */
1440 if (xm_check_link(dev)) {
1441 u16 msk = xm_read16(hw, port, XM_IMSK);
1442 msk &= ~XM_IS_INP_ASS;
1443 xm_write16(hw, port, XM_IMSK, msk);
1444 xm_read16(hw, port, XM_ISRC);
1445 } else {
1446link_down:
1447 mod_timer(&skge->link_timer,
1448 round_jiffies(jiffies + LINK_HZ));
1449 }
1450 spin_unlock_irqrestore(&hw->phy_lock, flags);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001451}
1452
1453static void genesis_mac_init(struct skge_hw *hw, int port)
1454{
1455 struct net_device *dev = hw->dev[port];
1456 struct skge_port *skge = netdev_priv(dev);
1457 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1458 int i;
1459 u32 r;
1460 const u8 zero[6] = { 0 };
1461
Stephen Hemminger07811912006-02-22 10:28:34 -08001462 for (i = 0; i < 10; i++) {
1463 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1464 MFF_SET_MAC_RST);
1465 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1466 goto reset_ok;
1467 udelay(1);
1468 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001469
Stephen Hemminger07811912006-02-22 10:28:34 -08001470 printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
1471
1472 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001473 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001474 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001475
1476 /*
1477 * Perform additional initialization for external PHYs,
1478 * namely for the 1000baseTX cards that use the XMAC's
1479 * GMII mode.
1480 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001481 if (hw->phy_type != SK_PHY_XMAC) {
1482 /* Take external Phy out of reset */
1483 r = skge_read32(hw, B2_GP_IO);
1484 if (port == 0)
1485 r |= GP_DIR_0|GP_IO_0;
1486 else
1487 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001488
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001489 skge_write32(hw, B2_GP_IO, r);
1490
1491 /* Enable GMII interface */
1492 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1493 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001494
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001495
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001496 switch(hw->phy_type) {
1497 case SK_PHY_XMAC:
1498 xm_phy_init(skge);
1499 break;
1500 case SK_PHY_BCOM:
1501 bcom_phy_init(skge);
1502 bcom_check_link(hw, port);
1503 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001504
Stephen Hemminger45bada62005-06-27 11:33:12 -07001505 /* Set Station Address */
1506 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001507
Stephen Hemminger45bada62005-06-27 11:33:12 -07001508 /* We don't use match addresses so clear */
1509 for (i = 1; i < 16; i++)
1510 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001511
Stephen Hemminger07811912006-02-22 10:28:34 -08001512 /* Clear MIB counters */
1513 xm_write16(hw, port, XM_STAT_CMD,
1514 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1515 /* Clear two times according to Errata #3 */
1516 xm_write16(hw, port, XM_STAT_CMD,
1517 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1518
Stephen Hemminger45bada62005-06-27 11:33:12 -07001519 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1520 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001521
1522 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001523 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1524 if (jumbo)
1525 r |= XM_RX_BIG_PK_OK;
1526
1527 if (skge->duplex == DUPLEX_HALF) {
1528 /*
1529 * If in manual half duplex mode the other side might be in
1530 * full duplex mode, so ignore if a carrier extension is not seen
1531 * on frames received
1532 */
1533 r |= XM_RX_DIS_CEXT;
1534 }
1535 xm_write16(hw, port, XM_RX_CMD, r);
1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001537
1538 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001539 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1540
1541 /*
1542 * Bump up the transmit threshold. This helps hold off transmit
1543 * underruns when we're blasting traffic from both ports at once.
1544 */
1545 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001546
1547 /*
1548 * Enable the reception of all error frames. This is is
1549 * a necessary evil due to the design of the XMAC. The
1550 * XMAC's receive FIFO is only 8K in size, however jumbo
1551 * frames can be up to 9000 bytes in length. When bad
1552 * frame filtering is enabled, the XMAC's RX FIFO operates
1553 * in 'store and forward' mode. For this to work, the
1554 * entire frame has to fit into the FIFO, but that means
1555 * that jumbo frames larger than 8192 bytes will be
1556 * truncated. Disabling all bad frame filtering causes
1557 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001558 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001559 * RX FIFO as soon as the FIFO threshold is reached.
1560 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001561 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001562
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001563
1564 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001565 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1566 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1567 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001568 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001569 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1570
1571 /*
1572 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1573 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1574 * and 'Octets Tx OK Hi Cnt Ov'.
1575 */
1576 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001577
1578 /* Configure MAC arbiter */
1579 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1580
1581 /* configure timeout values */
1582 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1583 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1584 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1585 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1586
1587 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1588 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1589 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1590 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1591
1592 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001593 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1594 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1595 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001596
1597 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001598 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1599 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1600 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001601
Stephen Hemminger45bada62005-06-27 11:33:12 -07001602 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001603 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001604 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001605 } else {
1606 /* enable timeout timers if normal frames */
1607 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001608 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001609 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001610}
1611
1612static void genesis_stop(struct skge_port *skge)
1613{
1614 struct skge_hw *hw = skge->hw;
1615 int port = skge->port;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001616 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001617
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001618 genesis_reset(hw, port);
1619
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001620 /* Clear Tx packet arbiter timeout IRQ */
1621 skge_write16(hw, B3_PA_CTRL,
1622 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1623
1624 /*
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001625 * If the transfer sticks at the MAC the STOP command will not
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001626 * terminate if we don't flush the XMAC's transmit FIFO !
1627 */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001628 xm_write32(hw, port, XM_MODE,
1629 xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001630
1631
1632 /* Reset the MAC */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001633 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001634
1635 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001636 if (hw->phy_type != SK_PHY_XMAC) {
1637 reg = skge_read32(hw, B2_GP_IO);
1638 if (port == 0) {
1639 reg |= GP_DIR_0;
1640 reg &= ~GP_IO_0;
1641 } else {
1642 reg |= GP_DIR_2;
1643 reg &= ~GP_IO_2;
1644 }
1645 skge_write32(hw, B2_GP_IO, reg);
1646 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001647 }
1648
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001649 xm_write16(hw, port, XM_MMU_CMD,
1650 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001651 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1652
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001653 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001654}
1655
1656
1657static void genesis_get_stats(struct skge_port *skge, u64 *data)
1658{
1659 struct skge_hw *hw = skge->hw;
1660 int port = skge->port;
1661 int i;
1662 unsigned long timeout = jiffies + HZ;
1663
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001664 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001665 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1666
1667 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001668 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001669 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1670 if (time_after(jiffies, timeout))
1671 break;
1672 udelay(10);
1673 }
1674
1675 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001676 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1677 | xm_read32(hw, port, XM_TXO_OK_LO);
1678 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1679 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001680
1681 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001682 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001683}
1684
1685static void genesis_mac_intr(struct skge_hw *hw, int port)
1686{
Stephen Hemmingerda007722007-10-16 12:15:52 -07001687 struct net_device *dev = hw->dev[port];
1688 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001689 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001690
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001691 if (netif_msg_intr(skge))
1692 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
Stephen Hemmingerda007722007-10-16 12:15:52 -07001693 dev->name, status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001694
Stephen Hemminger501fb722007-10-16 12:15:51 -07001695 if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
1696 xm_link_down(hw, port);
1697 mod_timer(&skge->link_timer, jiffies + 1);
1698 }
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001699
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001700 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001701 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001702 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001703 }
Stephen Hemminger501fb722007-10-16 12:15:51 -07001704
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001705 if (status & XM_IS_RXF_OV) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001706 xm_write32(hw, port, XM_MODE, XM_MD_FRF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001707 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001708 }
1709}
1710
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001711static void genesis_link_up(struct skge_port *skge)
1712{
1713 struct skge_hw *hw = skge->hw;
1714 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001715 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001716 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001717
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001718 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001719
1720 /*
1721 * enabling pause frame reception is required for 1000BT
1722 * because the XMAC is not reset if the link is going down
1723 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001724 if (skge->flow_status == FLOW_STAT_NONE ||
1725 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001726 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001727 cmd |= XM_MMU_IGN_PF;
1728 else
1729 /* Enable Pause Frame Reception */
1730 cmd &= ~XM_MMU_IGN_PF;
1731
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001732 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001733
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001734 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001735 if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
1736 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001737 /*
1738 * Configure Pause Frame Generation
1739 * Use internal and external Pause Frame Generation.
1740 * Sending pause frames is edge triggered.
1741 * Send a Pause frame with the maximum pause time if
1742 * internal oder external FIFO full condition occurs.
1743 * Send a zero pause time frame to re-start transmission.
1744 */
1745 /* XM_PAUSE_DA = '010000C28001' (default) */
1746 /* XM_MAC_PTIME = 0xffff (maximum) */
1747 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001748 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001749
1750 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001751 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001752 } else {
1753 /*
1754 * disable pause frame generation is required for 1000BT
1755 * because the XMAC is not reset if the link is going down
1756 */
1757 /* Disable Pause Mode in Mode Register */
1758 mode &= ~XM_PAUSE_MODE;
1759
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001760 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001761 }
1762
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001763 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001764
Stephen Hemminger501fb722007-10-16 12:15:51 -07001765 /* Turn on detection of Tx underrun, Rx overrun */
1766 msk = xm_read16(hw, port, XM_IMSK);
1767 msk &= ~(XM_IS_RXF_OV | XM_IS_TXF_UR);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001768 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001769
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001770 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001771
1772 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001773 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001774 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001775 cmd |= XM_MMU_GMII_FD;
1776
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001777 /*
1778 * Workaround BCOM Errata (#10523) for all BCom Phys
1779 * Enable Power Management after link up
1780 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001781 if (hw->phy_type == SK_PHY_BCOM) {
1782 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1783 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1784 & ~PHY_B_AC_DIS_PM);
1785 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1786 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001787
1788 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001789 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001790 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1791 skge_link_up(skge);
1792}
1793
1794
Stephen Hemminger45bada62005-06-27 11:33:12 -07001795static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001796{
1797 struct skge_hw *hw = skge->hw;
1798 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001799 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001800
Stephen Hemminger45bada62005-06-27 11:33:12 -07001801 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001802 if (netif_msg_intr(skge))
1803 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
1804 skge->netdev->name, isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001805
1806 if (isrc & PHY_B_IS_PSE)
1807 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1808 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001809
1810 /* Workaround BCom Errata:
1811 * enable and disable loopback mode if "NO HCD" occurs.
1812 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001813 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001814 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1815 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001816 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001817 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001818 ctrl & ~PHY_CT_LOOP);
1819 }
1820
Stephen Hemminger45bada62005-06-27 11:33:12 -07001821 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1822 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001823
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001824}
1825
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001826static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1827{
1828 int i;
1829
1830 gma_write16(hw, port, GM_SMI_DATA, val);
1831 gma_write16(hw, port, GM_SMI_CTRL,
1832 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1833 for (i = 0; i < PHY_RETRIES; i++) {
1834 udelay(1);
1835
1836 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1837 return 0;
1838 }
1839
1840 printk(KERN_WARNING PFX "%s: phy write timeout\n",
1841 hw->dev[port]->name);
1842 return -EIO;
1843}
1844
1845static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1846{
1847 int i;
1848
1849 gma_write16(hw, port, GM_SMI_CTRL,
1850 GM_SMI_CT_PHY_AD(hw->phy_addr)
1851 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1852
1853 for (i = 0; i < PHY_RETRIES; i++) {
1854 udelay(1);
1855 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1856 goto ready;
1857 }
1858
1859 return -ETIMEDOUT;
1860 ready:
1861 *val = gma_read16(hw, port, GM_SMI_DATA);
1862 return 0;
1863}
1864
1865static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1866{
1867 u16 v = 0;
1868 if (__gm_phy_read(hw, port, reg, &v))
1869 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1870 hw->dev[port]->name);
1871 return v;
1872}
1873
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001874/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001875static void yukon_init(struct skge_hw *hw, int port)
1876{
1877 struct skge_port *skge = netdev_priv(hw->dev[port]);
1878 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001879
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001880 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001881 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001882
1883 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1884 PHY_M_EC_MAC_S_MSK);
1885 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1886
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001887 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001888
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001889 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001890 }
1891
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001892 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001893 if (skge->autoneg == AUTONEG_DISABLE)
1894 ctrl &= ~PHY_CT_ANE;
1895
1896 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001897 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001898
1899 ctrl = 0;
1900 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001901 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001902
1903 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001904 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001905 if (skge->advertising & ADVERTISED_1000baseT_Full)
1906 ct1000 |= PHY_M_1000C_AFD;
1907 if (skge->advertising & ADVERTISED_1000baseT_Half)
1908 ct1000 |= PHY_M_1000C_AHD;
1909 if (skge->advertising & ADVERTISED_100baseT_Full)
1910 adv |= PHY_M_AN_100_FD;
1911 if (skge->advertising & ADVERTISED_100baseT_Half)
1912 adv |= PHY_M_AN_100_HD;
1913 if (skge->advertising & ADVERTISED_10baseT_Full)
1914 adv |= PHY_M_AN_10_FD;
1915 if (skge->advertising & ADVERTISED_10baseT_Half)
1916 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001917
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001918 /* Set Flow-control capabilities */
1919 adv |= phy_pause_map[skge->flow_control];
1920 } else {
1921 if (skge->advertising & ADVERTISED_1000baseT_Full)
1922 adv |= PHY_M_AN_1000X_AFD;
1923 if (skge->advertising & ADVERTISED_1000baseT_Half)
1924 adv |= PHY_M_AN_1000X_AHD;
1925
1926 adv |= fiber_pause_map[skge->flow_control];
1927 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001928
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001929 /* Restart Auto-negotiation */
1930 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1931 } else {
1932 /* forced speed/duplex settings */
1933 ct1000 = PHY_M_1000C_MSE;
1934
1935 if (skge->duplex == DUPLEX_FULL)
1936 ctrl |= PHY_CT_DUP_MD;
1937
1938 switch (skge->speed) {
1939 case SPEED_1000:
1940 ctrl |= PHY_CT_SP1000;
1941 break;
1942 case SPEED_100:
1943 ctrl |= PHY_CT_SP100;
1944 break;
1945 }
1946
1947 ctrl |= PHY_CT_RESET;
1948 }
1949
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001950 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001951
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001952 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
1953 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001954
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001955 /* Enable phy interrupt on autonegotiation complete (or link up) */
1956 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001957 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001958 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07001959 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001960}
1961
1962static void yukon_reset(struct skge_hw *hw, int port)
1963{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001964 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
1965 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
1966 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
1967 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
1968 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001969
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001970 gma_write16(hw, port, GM_RX_CTRL,
1971 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001972 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
1973}
1974
Stephen Hemmingerc8868612005-09-23 09:08:30 -07001975/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
1976static int is_yukon_lite_a0(struct skge_hw *hw)
1977{
1978 u32 reg;
1979 int ret;
1980
1981 if (hw->chip_id != CHIP_ID_YUKON)
1982 return 0;
1983
1984 reg = skge_read32(hw, B2_FAR);
1985 skge_write8(hw, B2_FAR + 3, 0xff);
1986 ret = (skge_read8(hw, B2_FAR + 3) != 0);
1987 skge_write32(hw, B2_FAR, reg);
1988 return ret;
1989}
1990
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001991static void yukon_mac_init(struct skge_hw *hw, int port)
1992{
1993 struct skge_port *skge = netdev_priv(hw->dev[port]);
1994 int i;
1995 u32 reg;
1996 const u8 *addr = hw->dev[port]->dev_addr;
1997
1998 /* WA code for COMA mode -- set PHY reset */
1999 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002000 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2001 reg = skge_read32(hw, B2_GP_IO);
2002 reg |= GP_DIR_9 | GP_IO_9;
2003 skge_write32(hw, B2_GP_IO, reg);
2004 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002005
2006 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002007 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2008 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002009
2010 /* WA code for COMA mode -- clear PHY reset */
2011 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002012 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2013 reg = skge_read32(hw, B2_GP_IO);
2014 reg |= GP_DIR_9;
2015 reg &= ~GP_IO_9;
2016 skge_write32(hw, B2_GP_IO, reg);
2017 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002018
2019 /* Set hardware config mode */
2020 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2021 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002022 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002023
2024 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002025 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2026 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2027 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002028
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002029 if (skge->autoneg == AUTONEG_DISABLE) {
2030 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002031 gma_write16(hw, port, GM_GP_CTRL,
2032 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002033
2034 switch (skge->speed) {
2035 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002036 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002037 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002038 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002039 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002040 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002041 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002042 break;
2043 case SPEED_10:
2044 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2045 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002046 }
2047
2048 if (skge->duplex == DUPLEX_FULL)
2049 reg |= GM_GPCR_DUP_FULL;
2050 } else
2051 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002052
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002053 switch (skge->flow_control) {
2054 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002055 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002056 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2057 break;
2058 case FLOW_MODE_LOC_SEND:
2059 /* disable Rx flow-control */
2060 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002061 break;
2062 case FLOW_MODE_SYMMETRIC:
2063 case FLOW_MODE_SYM_OR_REM:
2064 /* enable Tx & Rx flow-control */
2065 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002066 }
2067
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002068 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002069 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002070
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002071 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002072
2073 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002074 reg = gma_read16(hw, port, GM_PHY_ADDR);
2075 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002076
2077 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002078 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2079 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002080
2081 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002082 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002083
2084 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002085 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002086 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2087
2088 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002089 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002090
2091 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002092 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002093 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2094 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2095 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2096
2097 /* serial mode register */
2098 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
2099 if (hw->dev[port]->mtu > 1500)
2100 reg |= GM_SMOD_JUMBO_ENA;
2101
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002102 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002103
2104 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002105 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002106 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002107 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002108
2109 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002110 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2111 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2112 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002113
2114 /* Initialize Mac Fifo */
2115
2116 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002117 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002118 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002119
2120 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2121 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002122 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002123
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002124 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2125 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002126 /*
2127 * because Pause Packet Truncation in GMAC is not working
2128 * we have to increase the Flush Threshold to 64 bytes
2129 * in order to flush pause packets in Rx FIFO on Yukon-1
2130 */
2131 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002132
2133 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002134 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2135 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002136}
2137
Stephen Hemminger355ec572005-11-08 10:33:43 -08002138/* Go into power down mode */
2139static void yukon_suspend(struct skge_hw *hw, int port)
2140{
2141 u16 ctrl;
2142
2143 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2144 ctrl |= PHY_M_PC_POL_R_DIS;
2145 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2146
2147 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2148 ctrl |= PHY_CT_RESET;
2149 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2150
2151 /* switch IEEE compatible power down mode on */
2152 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2153 ctrl |= PHY_CT_PDOWN;
2154 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2155}
2156
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002157static void yukon_stop(struct skge_port *skge)
2158{
2159 struct skge_hw *hw = skge->hw;
2160 int port = skge->port;
2161
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002162 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2163 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002164
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002165 gma_write16(hw, port, GM_GP_CTRL,
2166 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002167 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002168 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002169
Stephen Hemminger355ec572005-11-08 10:33:43 -08002170 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002171
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002172 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002173 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2174 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002175}
2176
2177static void yukon_get_stats(struct skge_port *skge, u64 *data)
2178{
2179 struct skge_hw *hw = skge->hw;
2180 int port = skge->port;
2181 int i;
2182
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002183 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2184 | gma_read32(hw, port, GM_TXO_OK_LO);
2185 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2186 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002187
2188 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002189 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002190 skge_stats[i].gma_offset);
2191}
2192
2193static void yukon_mac_intr(struct skge_hw *hw, int port)
2194{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002195 struct net_device *dev = hw->dev[port];
2196 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002197 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002198
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002199 if (netif_msg_intr(skge))
2200 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
2201 dev->name, status);
2202
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002203 if (status & GM_IS_RX_FF_OR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002204 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002205 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002206 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002207
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002208 if (status & GM_IS_TX_FF_UR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002209 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002210 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002211 }
2212
2213}
2214
2215static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2216{
Stephen Hemminger95566062005-06-27 11:33:02 -07002217 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002218 case PHY_M_PS_SPEED_1000:
2219 return SPEED_1000;
2220 case PHY_M_PS_SPEED_100:
2221 return SPEED_100;
2222 default:
2223 return SPEED_10;
2224 }
2225}
2226
2227static void yukon_link_up(struct skge_port *skge)
2228{
2229 struct skge_hw *hw = skge->hw;
2230 int port = skge->port;
2231 u16 reg;
2232
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002233 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002234 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002235
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002236 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002237 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2238 reg |= GM_GPCR_DUP_FULL;
2239
2240 /* enable Rx/Tx */
2241 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002242 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002243
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002244 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002245 skge_link_up(skge);
2246}
2247
2248static void yukon_link_down(struct skge_port *skge)
2249{
2250 struct skge_hw *hw = skge->hw;
2251 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002252 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002253
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002254 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2255 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2256 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002257
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002258 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2259 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2260 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002261 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002262 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002263 }
2264
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002265 skge_link_down(skge);
2266
2267 yukon_init(hw, port);
2268}
2269
2270static void yukon_phy_intr(struct skge_port *skge)
2271{
2272 struct skge_hw *hw = skge->hw;
2273 int port = skge->port;
2274 const char *reason = NULL;
2275 u16 istatus, phystat;
2276
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002277 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2278 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002279
2280 if (netif_msg_intr(skge))
2281 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
2282 skge->netdev->name, istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002283
2284 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002285 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002286 & PHY_M_AN_RF) {
2287 reason = "remote fault";
2288 goto failed;
2289 }
2290
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002291 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002292 reason = "master/slave fault";
2293 goto failed;
2294 }
2295
2296 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2297 reason = "speed/duplex";
2298 goto failed;
2299 }
2300
2301 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2302 ? DUPLEX_FULL : DUPLEX_HALF;
2303 skge->speed = yukon_speed(hw, phystat);
2304
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002305 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2306 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2307 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002308 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002309 break;
2310 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002311 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002312 break;
2313 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002314 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002315 break;
2316 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002317 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002318 }
2319
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002320 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002321 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002322 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002323 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002324 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002325 yukon_link_up(skge);
2326 return;
2327 }
2328
2329 if (istatus & PHY_M_IS_LSP_CHANGE)
2330 skge->speed = yukon_speed(hw, phystat);
2331
2332 if (istatus & PHY_M_IS_DUP_CHANGE)
2333 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2334 if (istatus & PHY_M_IS_LST_CHANGE) {
2335 if (phystat & PHY_M_PS_LINK_UP)
2336 yukon_link_up(skge);
2337 else
2338 yukon_link_down(skge);
2339 }
2340 return;
2341 failed:
2342 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
2343 skge->netdev->name, reason);
2344
2345 /* XXX restart autonegotiation? */
2346}
2347
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002348static void skge_phy_reset(struct skge_port *skge)
2349{
2350 struct skge_hw *hw = skge->hw;
2351 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002352 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002353
2354 netif_stop_queue(skge->netdev);
2355 netif_carrier_off(skge->netdev);
2356
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002357 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002358 if (hw->chip_id == CHIP_ID_GENESIS) {
2359 genesis_reset(hw, port);
2360 genesis_mac_init(hw, port);
2361 } else {
2362 yukon_reset(hw, port);
2363 yukon_init(hw, port);
2364 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002365 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002366
2367 dev->set_multicast_list(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002368}
2369
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002370/* Basic MII support */
2371static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2372{
2373 struct mii_ioctl_data *data = if_mii(ifr);
2374 struct skge_port *skge = netdev_priv(dev);
2375 struct skge_hw *hw = skge->hw;
2376 int err = -EOPNOTSUPP;
2377
2378 if (!netif_running(dev))
2379 return -ENODEV; /* Phy still in reset */
2380
2381 switch(cmd) {
2382 case SIOCGMIIPHY:
2383 data->phy_id = hw->phy_addr;
2384
2385 /* fallthru */
2386 case SIOCGMIIREG: {
2387 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002388 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002389 if (hw->chip_id == CHIP_ID_GENESIS)
2390 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2391 else
2392 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002393 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002394 data->val_out = val;
2395 break;
2396 }
2397
2398 case SIOCSMIIREG:
2399 if (!capable(CAP_NET_ADMIN))
2400 return -EPERM;
2401
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002402 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002403 if (hw->chip_id == CHIP_ID_GENESIS)
2404 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2405 data->val_in);
2406 else
2407 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2408 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002409 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002410 break;
2411 }
2412 return err;
2413}
2414
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002415/* Assign Ram Buffer allocation to queue */
2416static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002417{
2418 u32 end;
2419
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002420 /* convert from K bytes to qwords used for hw register */
2421 start *= 1024/8;
2422 space *= 1024/8;
2423 end = start + space - 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002424
2425 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2426 skge_write32(hw, RB_ADDR(q, RB_START), start);
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002427 skge_write32(hw, RB_ADDR(q, RB_END), end);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002428 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2429 skge_write32(hw, RB_ADDR(q, RB_RP), start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002430
2431 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002432 u32 tp = space - space/4;
2433
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002434 /* Set thresholds on receive queue's */
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002435 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
2436 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
2437 } else if (hw->chip_id != CHIP_ID_GENESIS)
2438 /* Genesis Tx Fifo is too small for normal store/forward */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002439 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002440
2441 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2442}
2443
2444/* Setup Bus Memory Interface */
2445static void skge_qset(struct skge_port *skge, u16 q,
2446 const struct skge_element *e)
2447{
2448 struct skge_hw *hw = skge->hw;
2449 u32 watermark = 0x600;
2450 u64 base = skge->dma + (e->desc - skge->mem);
2451
2452 /* optimization to reduce window on 32bit/33mhz */
2453 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2454 watermark /= 2;
2455
2456 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2457 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2458 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2459 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2460}
2461
2462static int skge_up(struct net_device *dev)
2463{
2464 struct skge_port *skge = netdev_priv(dev);
2465 struct skge_hw *hw = skge->hw;
2466 int port = skge->port;
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002467 u32 ramaddr, ramsize, rxspace;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002468 size_t rx_size, tx_size;
2469 int err;
2470
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002471 if (!is_valid_ether_addr(dev->dev_addr))
2472 return -EINVAL;
2473
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002474 if (netif_msg_ifup(skge))
2475 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
2476
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002477 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002478 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002479 else
2480 skge->rx_buf_size = RX_BUF_SIZE;
2481
2482
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002483 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2484 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2485 skge->mem_size = tx_size + rx_size;
2486 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2487 if (!skge->mem)
2488 return -ENOMEM;
2489
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002490 BUG_ON(skge->dma & 7);
2491
2492 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002493 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002494 err = -EINVAL;
2495 goto free_pci_mem;
2496 }
2497
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002498 memset(skge->mem, 0, skge->mem_size);
2499
Stephen Hemminger203babb2006-03-21 10:57:05 -08002500 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2501 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002502 goto free_pci_mem;
2503
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002504 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002505 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002506 goto free_rx_ring;
2507
Stephen Hemminger203babb2006-03-21 10:57:05 -08002508 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2509 skge->dma + rx_size);
2510 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002511 goto free_rx_ring;
2512
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002513 /* Initialize MAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002514 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002515 if (hw->chip_id == CHIP_ID_GENESIS)
2516 genesis_mac_init(hw, port);
2517 else
2518 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002519 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002520
2521 /* Configure RAMbuffers */
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002522 ramsize = (hw->ram_size - hw->ram_offset) / hw->ports;
2523 ramaddr = hw->ram_offset + port * ramsize;
2524 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002525
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07002526 skge_ramset(hw, rxqaddr[port], ramaddr, rxspace);
2527 skge_ramset(hw, txqaddr[port], ramaddr + rxspace, ramsize - rxspace);
2528
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002529 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002530 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002531 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2532
2533 /* Start receiver BMU */
2534 wmb();
2535 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002536 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002537
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002538 spin_lock_irq(&hw->hw_lock);
2539 hw->intr_mask |= portmask[port];
2540 skge_write32(hw, B0_IMSK, hw->intr_mask);
2541 spin_unlock_irq(&hw->hw_lock);
2542
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002543 napi_enable(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002544 return 0;
2545
2546 free_rx_ring:
2547 skge_rx_clean(skge);
2548 kfree(skge->rx_ring.start);
2549 free_pci_mem:
2550 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002551 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002552
2553 return err;
2554}
2555
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002556/* stop receiver */
2557static void skge_rx_stop(struct skge_hw *hw, int port)
2558{
2559 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2560 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2561 RB_RST_SET|RB_DIS_OP_MD);
2562 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2563}
2564
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002565static int skge_down(struct net_device *dev)
2566{
2567 struct skge_port *skge = netdev_priv(dev);
2568 struct skge_hw *hw = skge->hw;
2569 int port = skge->port;
2570
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002571 if (skge->mem == NULL)
2572 return 0;
2573
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002574 if (netif_msg_ifdown(skge))
2575 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
2576
2577 netif_stop_queue(dev);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002578
Stephen Hemminger64f6b642006-09-23 21:25:28 -07002579 if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002580 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002581
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002582 napi_disable(&skge->napi);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002583 netif_carrier_off(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002584
2585 spin_lock_irq(&hw->hw_lock);
2586 hw->intr_mask &= ~portmask[port];
2587 skge_write32(hw, B0_IMSK, hw->intr_mask);
2588 spin_unlock_irq(&hw->hw_lock);
2589
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002590 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2591 if (hw->chip_id == CHIP_ID_GENESIS)
2592 genesis_stop(skge);
2593 else
2594 yukon_stop(skge);
2595
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002596 /* Stop transmitter */
2597 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2598 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2599 RB_RST_SET|RB_DIS_OP_MD);
2600
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002601
2602 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002603 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002604 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2605
2606 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002607 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2608 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002609
2610 /* Reset PCI FIFO */
2611 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2612 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2613
2614 /* Reset the RAM Buffer async Tx queue */
2615 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002616
2617 skge_rx_stop(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002618
2619 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002620 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2621 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002622 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002623 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2624 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002625 }
2626
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002627 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002628
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002629 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002630 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002631 netif_tx_unlock_bh(dev);
2632
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002633 skge_rx_clean(skge);
2634
2635 kfree(skge->rx_ring.start);
2636 kfree(skge->tx_ring.start);
2637 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002638 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002639 return 0;
2640}
2641
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002642static inline int skge_avail(const struct skge_ring *ring)
2643{
Stephen Hemminger992c9622007-03-16 14:01:30 -07002644 smp_mb();
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002645 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2646 + (ring->to_clean - ring->to_use) - 1;
2647}
2648
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002649static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
2650{
2651 struct skge_port *skge = netdev_priv(dev);
2652 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002653 struct skge_element *e;
2654 struct skge_tx_desc *td;
2655 int i;
2656 u32 control, len;
2657 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002658
Herbert Xu5b057c62006-06-23 02:06:41 -07002659 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002660 return NETDEV_TX_OK;
2661
Stephen Hemminger513f5332006-09-01 15:53:49 -07002662 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002663 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002664
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002665 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002666 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002667 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002668 e->skb = skb;
2669 len = skb_headlen(skb);
2670 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2671 pci_unmap_addr_set(e, mapaddr, map);
2672 pci_unmap_len_set(e, maplen, len);
2673
2674 td->dma_lo = map;
2675 td->dma_hi = map >> 32;
2676
Patrick McHardy84fa7932006-08-29 16:44:56 -07002677 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07002678 const int offset = skb_transport_offset(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002679
2680 /* This seems backwards, but it is what the sk98lin
2681 * does. Looks like hardware is wrong?
2682 */
Arnaldo Carvalho de Melob0061ce2007-04-25 18:02:22 -07002683 if (ipip_hdr(skb)->protocol == IPPROTO_UDP
Stephen Hemminger981d0372005-06-27 11:33:06 -07002684 && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002685 control = BMU_TCP_CHECK;
2686 else
2687 control = BMU_UDP_CHECK;
2688
2689 td->csum_offs = 0;
2690 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002691 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002692 } else
2693 control = BMU_CHECK;
2694
2695 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2696 control |= BMU_EOF| BMU_IRQ_EOF;
2697 else {
2698 struct skge_tx_desc *tf = td;
2699
2700 control |= BMU_STFWD;
2701 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2702 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2703
2704 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2705 frag->size, PCI_DMA_TODEVICE);
2706
2707 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002708 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002709 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002710 BUG_ON(tf->control & BMU_OWN);
2711
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002712 tf->dma_lo = map;
2713 tf->dma_hi = (u64) map >> 32;
2714 pci_unmap_addr_set(e, mapaddr, map);
2715 pci_unmap_len_set(e, maplen, frag->size);
2716
2717 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2718 }
2719 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2720 }
2721 /* Make sure all the descriptors written */
2722 wmb();
2723 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2724 wmb();
2725
2726 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2727
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002728 if (unlikely(netif_msg_tx_queued(skge)))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002729 printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002730 dev->name, e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002731
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002732 skge->tx_ring.to_use = e->next;
Stephen Hemminger992c9622007-03-16 14:01:30 -07002733 smp_wmb();
2734
Stephen Hemminger9db96472006-06-06 10:11:12 -07002735 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002736 pr_debug("%s: transmit queue full\n", dev->name);
2737 netif_stop_queue(dev);
2738 }
2739
Stephen Hemmingerc68ce712006-03-21 10:57:04 -08002740 dev->trans_start = jiffies;
2741
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002742 return NETDEV_TX_OK;
2743}
2744
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002745
2746/* Free resources associated with this reing element */
2747static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2748 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002749{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002750 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002751
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002752 /* skb header vs. fragment */
2753 if (control & BMU_STF)
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002754 pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002755 pci_unmap_len(e, maplen),
2756 PCI_DMA_TODEVICE);
2757 else
2758 pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
2759 pci_unmap_len(e, maplen),
2760 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002761
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002762 if (control & BMU_EOF) {
2763 if (unlikely(netif_msg_tx_done(skge)))
2764 printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
2765 skge->netdev->name, e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002766
Stephen Hemminger513f5332006-09-01 15:53:49 -07002767 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002768 }
2769}
2770
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002771/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002772static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002773{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002774 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002775 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002776
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002777 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2778 struct skge_tx_desc *td = e->desc;
2779 skge_tx_free(skge, e, td->control);
2780 td->control = 0;
2781 }
2782
2783 skge->tx_ring.to_clean = e;
Stephen Hemminger513f5332006-09-01 15:53:49 -07002784 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002785}
2786
2787static void skge_tx_timeout(struct net_device *dev)
2788{
2789 struct skge_port *skge = netdev_priv(dev);
2790
2791 if (netif_msg_timer(skge))
2792 printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
2793
2794 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002795 skge_tx_clean(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002796}
2797
2798static int skge_change_mtu(struct net_device *dev, int new_mtu)
2799{
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002800 struct skge_port *skge = netdev_priv(dev);
2801 struct skge_hw *hw = skge->hw;
2802 int port = skge->port;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002803 int err;
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002804 u16 ctl, reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002805
Stephen Hemminger95566062005-06-27 11:33:02 -07002806 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002807 return -EINVAL;
2808
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002809 if (!netif_running(dev)) {
2810 dev->mtu = new_mtu;
2811 return 0;
2812 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002813
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002814 skge_write32(hw, B0_IMSK, 0);
2815 dev->trans_start = jiffies; /* prevent tx timeout */
2816 netif_stop_queue(dev);
2817 napi_disable(&skge->napi);
2818
2819 ctl = gma_read16(hw, port, GM_GP_CTRL);
2820 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
2821
2822 skge_rx_clean(skge);
2823 skge_rx_stop(hw, port);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002824
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002825 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002826
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002827 reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
2828 if (new_mtu > 1500)
2829 reg |= GM_SMOD_JUMBO_ENA;
2830 gma_write16(hw, port, GM_SERIAL_MODE, reg);
2831
2832 skge_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
2833
2834 err = skge_rx_fill(dev);
2835 wmb();
2836 if (!err)
2837 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
2838 skge_write32(hw, B0_IMSK, hw->intr_mask);
2839
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002840 if (err)
2841 dev_close(dev);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002842 else {
2843 gma_write16(hw, port, GM_GP_CTRL, ctl);
2844
2845 napi_enable(&skge->napi);
2846 netif_wake_queue(dev);
2847 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002848
2849 return err;
2850}
2851
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002852static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2853
2854static void genesis_add_filter(u8 filter[8], const u8 *addr)
2855{
2856 u32 crc, bit;
2857
2858 crc = ether_crc_le(ETH_ALEN, addr);
2859 bit = ~crc & 0x3f;
2860 filter[bit/8] |= 1 << (bit%8);
2861}
2862
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002863static void genesis_set_multicast(struct net_device *dev)
2864{
2865 struct skge_port *skge = netdev_priv(dev);
2866 struct skge_hw *hw = skge->hw;
2867 int port = skge->port;
2868 int i, count = dev->mc_count;
2869 struct dev_mc_list *list = dev->mc_list;
2870 u32 mode;
2871 u8 filter[8];
2872
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002873 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002874 mode |= XM_MD_ENA_HASH;
2875 if (dev->flags & IFF_PROMISC)
2876 mode |= XM_MD_ENA_PROM;
2877 else
2878 mode &= ~XM_MD_ENA_PROM;
2879
2880 if (dev->flags & IFF_ALLMULTI)
2881 memset(filter, 0xff, sizeof(filter));
2882 else {
2883 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002884
2885 if (skge->flow_status == FLOW_STAT_REM_SEND
2886 || skge->flow_status == FLOW_STAT_SYMMETRIC)
2887 genesis_add_filter(filter, pause_mc_addr);
2888
2889 for (i = 0; list && i < count; i++, list = list->next)
2890 genesis_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002891 }
2892
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002893 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002894 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002895}
2896
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002897static void yukon_add_filter(u8 filter[8], const u8 *addr)
2898{
2899 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2900 filter[bit/8] |= 1 << (bit%8);
2901}
2902
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002903static void yukon_set_multicast(struct net_device *dev)
2904{
2905 struct skge_port *skge = netdev_priv(dev);
2906 struct skge_hw *hw = skge->hw;
2907 int port = skge->port;
2908 struct dev_mc_list *list = dev->mc_list;
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002909 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND
2910 || skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002911 u16 reg;
2912 u8 filter[8];
2913
2914 memset(filter, 0, sizeof(filter));
2915
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002916 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002917 reg |= GM_RXCR_UCF_ENA;
2918
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002919 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002920 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2921 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2922 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002923 else if (dev->mc_count == 0 && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002924 reg &= ~GM_RXCR_MCF_ENA;
2925 else {
2926 int i;
2927 reg |= GM_RXCR_MCF_ENA;
2928
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002929 if (rx_pause)
2930 yukon_add_filter(filter, pause_mc_addr);
2931
2932 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
2933 yukon_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002934 }
2935
2936
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002937 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002938 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002939 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002940 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002941 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002942 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002943 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002944 (u16)filter[6] | ((u16)filter[7] << 8));
2945
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002946 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002947}
2948
Stephen Hemminger383181a2005-09-19 15:37:16 -07002949static inline u16 phy_length(const struct skge_hw *hw, u32 status)
2950{
2951 if (hw->chip_id == CHIP_ID_GENESIS)
2952 return status >> XMR_FS_LEN_SHIFT;
2953 else
2954 return status >> GMR_FS_LEN_SHIFT;
2955}
2956
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002957static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
2958{
2959 if (hw->chip_id == CHIP_ID_GENESIS)
2960 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
2961 else
2962 return (status & GMR_FS_ANY_ERR) ||
2963 (status & GMR_FS_RX_OK) == 0;
2964}
2965
Stephen Hemminger383181a2005-09-19 15:37:16 -07002966
2967/* Get receive buffer from descriptor.
2968 * Handles copy of small buffers and reallocation failures
2969 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002970static struct sk_buff *skge_rx_get(struct net_device *dev,
2971 struct skge_element *e,
2972 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002973{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002974 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002975 struct sk_buff *skb;
2976 u16 len = control & BMU_BBC;
2977
2978 if (unlikely(netif_msg_rx_status(skge)))
2979 printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002980 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07002981 status, len);
2982
2983 if (len > skge->rx_buf_size)
2984 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002985
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002986 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07002987 goto error;
2988
2989 if (bad_phy_status(skge->hw, status))
2990 goto error;
2991
2992 if (phy_length(skge->hw, status) != len)
2993 goto error;
2994
2995 if (len < RX_COPY_THRESHOLD) {
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002996 skb = netdev_alloc_skb(dev, len + 2);
Stephen Hemminger383181a2005-09-19 15:37:16 -07002997 if (!skb)
2998 goto resubmit;
2999
3000 skb_reserve(skb, 2);
3001 pci_dma_sync_single_for_cpu(skge->hw->pdev,
3002 pci_unmap_addr(e, mapaddr),
3003 len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03003004 skb_copy_from_linear_data(e->skb, skb->data, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003005 pci_dma_sync_single_for_device(skge->hw->pdev,
3006 pci_unmap_addr(e, mapaddr),
3007 len, PCI_DMA_FROMDEVICE);
3008 skge_rx_reuse(e, skge->rx_buf_size);
3009 } else {
3010 struct sk_buff *nskb;
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003011 nskb = netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003012 if (!nskb)
3013 goto resubmit;
3014
Stephen Hemminger901ccef2006-03-23 11:07:23 -08003015 skb_reserve(nskb, NET_IP_ALIGN);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003016 pci_unmap_single(skge->hw->pdev,
3017 pci_unmap_addr(e, mapaddr),
3018 pci_unmap_len(e, maplen),
3019 PCI_DMA_FROMDEVICE);
3020 skb = e->skb;
3021 prefetch(skb->data);
3022 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
3023 }
3024
3025 skb_put(skb, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003026 if (skge->rx_csum) {
3027 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07003028 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003029 }
3030
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003031 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003032
3033 return skb;
3034error:
3035
3036 if (netif_msg_rx_err(skge))
3037 printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003038 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07003039 control, status);
3040
3041 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003042 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003043 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003044 if (status & XMR_FS_FRA_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003045 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003046 if (status & XMR_FS_FCS_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003047 dev->stats.rx_crc_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003048 } else {
3049 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003050 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003051 if (status & GMR_FS_FRAGMENT)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003052 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003053 if (status & GMR_FS_CRC_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003054 dev->stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003055 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003056
Stephen Hemminger383181a2005-09-19 15:37:16 -07003057resubmit:
3058 skge_rx_reuse(e, skge->rx_buf_size);
3059 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003060}
3061
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003062/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07003063static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003064{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003065 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003066 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003067 struct skge_element *e;
3068
Stephen Hemminger513f5332006-09-01 15:53:49 -07003069 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003070
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003071 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger992c9622007-03-16 14:01:30 -07003072 u32 control = ((const struct skge_tx_desc *) e->desc)->control;
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003073
Stephen Hemminger992c9622007-03-16 14:01:30 -07003074 if (control & BMU_OWN)
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003075 break;
3076
Stephen Hemminger992c9622007-03-16 14:01:30 -07003077 skge_tx_free(skge, e, control);
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003078 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003079 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003080
Stephen Hemminger992c9622007-03-16 14:01:30 -07003081 /* Can run lockless until we need to synchronize to restart queue. */
3082 smp_mb();
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003083
Stephen Hemminger992c9622007-03-16 14:01:30 -07003084 if (unlikely(netif_queue_stopped(dev) &&
3085 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3086 netif_tx_lock(dev);
3087 if (unlikely(netif_queue_stopped(dev) &&
3088 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3089 netif_wake_queue(dev);
3090
3091 }
3092 netif_tx_unlock(dev);
3093 }
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003094}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003095
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003096static int skge_poll(struct napi_struct *napi, int to_do)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003097{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003098 struct skge_port *skge = container_of(napi, struct skge_port, napi);
3099 struct net_device *dev = skge->netdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003100 struct skge_hw *hw = skge->hw;
3101 struct skge_ring *ring = &skge->rx_ring;
3102 struct skge_element *e;
Stephen Hemminger00a6cae22006-03-21 10:56:59 -08003103 int work_done = 0;
3104
Stephen Hemminger513f5332006-09-01 15:53:49 -07003105 skge_tx_done(dev);
3106
3107 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3108
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003109 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003110 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003111 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003112 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003113
3114 rmb();
3115 control = rd->control;
3116 if (control & BMU_OWN)
3117 break;
3118
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003119 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003120 if (likely(skb)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003121 dev->last_rx = jiffies;
3122 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003123
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003124 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003125 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003126 }
3127 ring->to_clean = e;
3128
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003129 /* restart receiver */
3130 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003131 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003132
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003133 if (work_done < to_do) {
3134 spin_lock_irq(&hw->hw_lock);
3135 __netif_rx_complete(dev, napi);
3136 hw->intr_mask |= napimask[skge->port];
3137 skge_write32(hw, B0_IMSK, hw->intr_mask);
3138 skge_read32(hw, B0_IMSK);
3139 spin_unlock_irq(&hw->hw_lock);
3140 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003141
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003142 return work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003143}
3144
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003145/* Parity errors seem to happen when Genesis is connected to a switch
3146 * with no other ports present. Heartbeat error??
3147 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003148static void skge_mac_parity(struct skge_hw *hw, int port)
3149{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003150 struct net_device *dev = hw->dev[port];
3151
Stephen Hemmingerda007722007-10-16 12:15:52 -07003152 ++dev->stats.tx_heartbeat_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003153
3154 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003155 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003156 MFF_CLR_PERR);
3157 else
3158 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003159 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003160 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003161 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3162}
3163
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003164static void skge_mac_intr(struct skge_hw *hw, int port)
3165{
Stephen Hemminger95566062005-06-27 11:33:02 -07003166 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003167 genesis_mac_intr(hw, port);
3168 else
3169 yukon_mac_intr(hw, port);
3170}
3171
3172/* Handle device specific framing and timeout interrupts */
3173static void skge_error_irq(struct skge_hw *hw)
3174{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003175 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003176 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3177
3178 if (hw->chip_id == CHIP_ID_GENESIS) {
3179 /* clear xmac errors */
3180 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003181 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003182 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003183 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003184 } else {
3185 /* Timestamp (unused) overflow */
3186 if (hwstatus & IS_IRQ_TIST_OV)
3187 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003188 }
3189
3190 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003191 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003192 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3193 }
3194
3195 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003196 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003197 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3198 }
3199
3200 if (hwstatus & IS_M1_PAR_ERR)
3201 skge_mac_parity(hw, 0);
3202
3203 if (hwstatus & IS_M2_PAR_ERR)
3204 skge_mac_parity(hw, 1);
3205
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003206 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003207 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3208 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003209 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003210 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003211
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003212 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003213 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3214 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003215 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003216 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003217
3218 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003219 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003220
Stephen Hemminger1479d132007-02-02 08:22:52 -08003221 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3222 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003223
Stephen Hemminger1479d132007-02-02 08:22:52 -08003224 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3225 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003226
3227 /* Write the error bits back to clear them. */
3228 pci_status &= PCI_STATUS_ERROR_BITS;
3229 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003230 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003231 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003232 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003233 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003234
Stephen Hemminger050ec182005-08-16 14:00:54 -07003235 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003236 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3237 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003238 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003239 hw->intr_mask &= ~IS_HW_ERR;
3240 }
3241 }
3242}
3243
3244/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003245 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003246 * because accessing phy registers requires spin wait which might
3247 * cause excess interrupt latency.
3248 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003249static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003250{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003251 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003252 int port;
3253
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003254 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003255 struct net_device *dev = hw->dev[port];
3256
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003257 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003258 struct skge_port *skge = netdev_priv(dev);
3259
3260 spin_lock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003261 if (hw->chip_id != CHIP_ID_GENESIS)
3262 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003263 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003264 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003265 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003266 }
3267 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003268
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003269 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003270 hw->intr_mask |= IS_EXT_REG;
3271 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003272 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003273 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003274}
3275
David Howells7d12e782006-10-05 14:55:46 +01003276static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003277{
3278 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003279 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003280 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003281
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003282 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003283 /* Reading this register masks IRQ */
3284 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003285 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003286 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003287
Stephen Hemminger29365c92006-09-01 15:53:48 -07003288 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003289 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003290 if (status & IS_EXT_REG) {
3291 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003292 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003293 }
3294
Stephen Hemminger513f5332006-09-01 15:53:49 -07003295 if (status & (IS_XA1_F|IS_R1_F)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003296 struct skge_port *skge = netdev_priv(hw->dev[0]);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003297 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003298 netif_rx_schedule(hw->dev[0], &skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003299 }
3300
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003301 if (status & IS_PA_TO_TX1)
3302 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3303
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003304 if (status & IS_PA_TO_RX1) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003305 ++hw->dev[0]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003306 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3307 }
3308
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003309
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003310 if (status & IS_MAC1)
3311 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003312
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003313 if (hw->dev[1]) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003314 struct skge_port *skge = netdev_priv(hw->dev[1]);
3315
Stephen Hemminger513f5332006-09-01 15:53:49 -07003316 if (status & (IS_XA2_F|IS_R2_F)) {
3317 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003318 netif_rx_schedule(hw->dev[1], &skge->napi);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003319 }
3320
3321 if (status & IS_PA_TO_RX2) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003322 ++hw->dev[1]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003323 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3324 }
3325
3326 if (status & IS_PA_TO_TX2)
3327 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3328
3329 if (status & IS_MAC2)
3330 skge_mac_intr(hw, 1);
3331 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003332
3333 if (status & IS_HW_ERR)
3334 skge_error_irq(hw);
3335
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003336 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003337 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003338out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003339 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003340
Stephen Hemminger29365c92006-09-01 15:53:48 -07003341 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003342}
3343
3344#ifdef CONFIG_NET_POLL_CONTROLLER
3345static void skge_netpoll(struct net_device *dev)
3346{
3347 struct skge_port *skge = netdev_priv(dev);
3348
3349 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003350 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003351 enable_irq(dev->irq);
3352}
3353#endif
3354
3355static int skge_set_mac_address(struct net_device *dev, void *p)
3356{
3357 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003358 struct skge_hw *hw = skge->hw;
3359 unsigned port = skge->port;
3360 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003361 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003362
3363 if (!is_valid_ether_addr(addr->sa_data))
3364 return -EADDRNOTAVAIL;
3365
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003366 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003367
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003368 if (!netif_running(dev)) {
3369 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3370 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3371 } else {
3372 /* disable Rx */
3373 spin_lock_bh(&hw->phy_lock);
3374 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3375 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003376
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003377 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3378 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003379
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003380 if (hw->chip_id == CHIP_ID_GENESIS)
3381 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3382 else {
3383 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3384 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3385 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003386
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003387 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3388 spin_unlock_bh(&hw->phy_lock);
3389 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003390
3391 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003392}
3393
3394static const struct {
3395 u8 id;
3396 const char *name;
3397} skge_chips[] = {
3398 { CHIP_ID_GENESIS, "Genesis" },
3399 { CHIP_ID_YUKON, "Yukon" },
3400 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3401 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003402};
3403
3404static const char *skge_board_name(const struct skge_hw *hw)
3405{
3406 int i;
3407 static char buf[16];
3408
3409 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3410 if (skge_chips[i].id == hw->chip_id)
3411 return skge_chips[i].name;
3412
3413 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3414 return buf;
3415}
3416
3417
3418/*
3419 * Setup the board data structure, but don't bring up
3420 * the port(s)
3421 */
3422static int skge_reset(struct skge_hw *hw)
3423{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003424 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003425 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003426 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003427 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003428
3429 ctst = skge_read16(hw, B0_CTST);
3430
3431 /* do a SW reset */
3432 skge_write8(hw, B0_CTST, CS_RST_SET);
3433 skge_write8(hw, B0_CTST, CS_RST_CLR);
3434
3435 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003436 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3437 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003438
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003439 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3440 pci_write_config_word(hw->pdev, PCI_STATUS,
3441 pci_status | PCI_STATUS_ERROR_BITS);
3442 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003443 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3444
3445 /* restore CLK_RUN bits (for Yukon-Lite) */
3446 skge_write16(hw, B0_CTST,
3447 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3448
3449 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003450 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003451 pmd_type = skge_read8(hw, B2_PMD_TYP);
3452 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003453
Stephen Hemminger95566062005-06-27 11:33:02 -07003454 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003455 case CHIP_ID_GENESIS:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003456 switch (hw->phy_type) {
3457 case SK_PHY_XMAC:
3458 hw->phy_addr = PHY_ADDR_XMAC;
3459 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003460 case SK_PHY_BCOM:
3461 hw->phy_addr = PHY_ADDR_BCOM;
3462 break;
3463 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003464 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3465 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003466 return -EOPNOTSUPP;
3467 }
3468 break;
3469
3470 case CHIP_ID_YUKON:
3471 case CHIP_ID_YUKON_LITE:
3472 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003473 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003474 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003475
3476 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003477 break;
3478
3479 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003480 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3481 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003482 return -EOPNOTSUPP;
3483 }
3484
Stephen Hemminger981d0372005-06-27 11:33:06 -07003485 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3486 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3487 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003488
3489 /* read the adapters RAM size */
3490 t8 = skge_read8(hw, B2_E_0);
3491 if (hw->chip_id == CHIP_ID_GENESIS) {
3492 if (t8 == 3) {
3493 /* special case: 4 x 64k x 36, offset = 0x80000 */
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07003494 hw->ram_size = 1024;
3495 hw->ram_offset = 512;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003496 } else
3497 hw->ram_size = t8 * 512;
Stephen Hemminger7fb7ac22007-10-16 12:15:49 -07003498 } else /* Yukon */
3499 hw->ram_size = t8 ? t8 * 4 : 128;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003500
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003501 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003502
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003503 /* Use PHY IRQ for all but fiber based Genesis board */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003504 if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
3505 hw->intr_mask |= IS_EXT_REG;
3506
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003507 if (hw->chip_id == CHIP_ID_GENESIS)
3508 genesis_init(hw);
3509 else {
3510 /* switch power to VCC (WA for VAUX problem) */
3511 skge_write8(hw, B0_POWER_CTRL,
3512 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003513
Stephen Hemminger050ec182005-08-16 14:00:54 -07003514 /* avoid boards with stuck Hardware error bits */
3515 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3516 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003517 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003518 hw->intr_mask &= ~IS_HW_ERR;
3519 }
3520
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003521 /* Clear PHY COMA */
3522 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3523 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3524 reg &= ~PCI_PHY_COMA;
3525 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3526 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3527
3528
Stephen Hemminger981d0372005-06-27 11:33:06 -07003529 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003530 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3531 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003532 }
3533 }
3534
3535 /* turn off hardware timer (unused) */
3536 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3537 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3538 skge_write8(hw, B0_LED, LED_STAT_ON);
3539
3540 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003541 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003542 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003543
3544 /* Initialize ram interface */
3545 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3546
3547 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3548 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3549 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3550 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3551 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3552 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3553 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3554 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3555 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3556 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3557 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3558 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3559
3560 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3561
3562 /* Set interrupt moderation for Transmit only
3563 * Receive interrupts avoided by NAPI
3564 */
3565 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3566 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3567 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3568
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003569 skge_write32(hw, B0_IMSK, hw->intr_mask);
3570
Stephen Hemminger981d0372005-06-27 11:33:06 -07003571 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003572 if (hw->chip_id == CHIP_ID_GENESIS)
3573 genesis_reset(hw, i);
3574 else
3575 yukon_reset(hw, i);
3576 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003577
3578 return 0;
3579}
3580
3581/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003582static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3583 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003584{
3585 struct skge_port *skge;
3586 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3587
3588 if (!dev) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003589 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003590 return NULL;
3591 }
3592
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003593 SET_NETDEV_DEV(dev, &hw->pdev->dev);
3594 dev->open = skge_up;
3595 dev->stop = skge_down;
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08003596 dev->do_ioctl = skge_ioctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003597 dev->hard_start_xmit = skge_xmit_frame;
3598 dev->get_stats = skge_get_stats;
3599 if (hw->chip_id == CHIP_ID_GENESIS)
3600 dev->set_multicast_list = genesis_set_multicast;
3601 else
3602 dev->set_multicast_list = yukon_set_multicast;
3603
3604 dev->set_mac_address = skge_set_mac_address;
3605 dev->change_mtu = skge_change_mtu;
3606 SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
3607 dev->tx_timeout = skge_tx_timeout;
3608 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003609#ifdef CONFIG_NET_POLL_CONTROLLER
3610 dev->poll_controller = skge_netpoll;
3611#endif
3612 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003613
Stephen Hemminger981d0372005-06-27 11:33:06 -07003614 if (highmem)
3615 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003616
3617 skge = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003618 netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003619 skge->netdev = dev;
3620 skge->hw = hw;
3621 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003622
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003623 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3624 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3625
3626 /* Auto speed and flow control */
3627 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003628 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003629 skge->duplex = -1;
3630 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003631 skge->advertising = skge_supported_modes(hw);
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003632
3633 if (pci_wake_enabled(hw->pdev))
3634 skge->wol = wol_supported(hw) & WAKE_MAGIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003635
3636 hw->dev[port] = dev;
3637
3638 skge->port = port;
3639
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003640 /* Only used for Genesis XMAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003641 setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003642
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003643 if (hw->chip_id != CHIP_ID_GENESIS) {
3644 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3645 skge->rx_csum = 1;
3646 }
3647
3648 /* read the mac address */
3649 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003650 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003651
3652 /* device is off until link detection */
3653 netif_carrier_off(dev);
3654 netif_stop_queue(dev);
3655
3656 return dev;
3657}
3658
3659static void __devinit skge_show_addr(struct net_device *dev)
3660{
3661 const struct skge_port *skge = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07003662 DECLARE_MAC_BUF(mac);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003663
3664 if (netif_msg_probe(skge))
Joe Perches0795af52007-10-03 17:59:30 -07003665 printk(KERN_INFO PFX "%s: addr %s\n",
3666 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003667}
3668
3669static int __devinit skge_probe(struct pci_dev *pdev,
3670 const struct pci_device_id *ent)
3671{
3672 struct net_device *dev, *dev1;
3673 struct skge_hw *hw;
3674 int err, using_dac = 0;
3675
Stephen Hemminger203babb2006-03-21 10:57:05 -08003676 err = pci_enable_device(pdev);
3677 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003678 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003679 goto err_out;
3680 }
3681
Stephen Hemminger203babb2006-03-21 10:57:05 -08003682 err = pci_request_regions(pdev, DRV_NAME);
3683 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003684 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003685 goto err_out_disable_pdev;
3686 }
3687
3688 pci_set_master(pdev);
3689
Stephen Hemminger93aea712006-03-21 10:57:02 -08003690 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003691 using_dac = 1;
Stephen Hemminger77783a72006-01-05 16:26:05 -08003692 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
Stephen Hemminger93aea712006-03-21 10:57:02 -08003693 } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
3694 using_dac = 0;
3695 err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3696 }
3697
3698 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003699 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003700 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003701 }
3702
3703#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003704 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003705 {
3706 u32 reg;
3707
3708 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3709 reg |= PCI_REV_DESC;
3710 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3711 }
3712#endif
3713
3714 err = -ENOMEM;
Stephen Hemminger7e863062005-11-08 10:33:41 -08003715 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003716 if (!hw) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003717 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003718 goto err_out_free_regions;
3719 }
3720
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003721 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003722 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003723 spin_lock_init(&hw->phy_lock);
3724 tasklet_init(&hw->phy_task, &skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003725
3726 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3727 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003728 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003729 goto err_out_free_hw;
3730 }
3731
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003732 err = skge_reset(hw);
3733 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003734 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003735
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003736 printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
3737 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003738 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003739
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003740 dev = skge_devinit(hw, 0, using_dac);
3741 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003742 goto err_out_led_off;
3743
Stephen Hemmingerfae87592007-02-02 08:22:51 -08003744 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003745 if (!is_valid_ether_addr(dev->dev_addr))
3746 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07003747
Stephen Hemminger203babb2006-03-21 10:57:05 -08003748 err = register_netdev(dev);
3749 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003750 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003751 goto err_out_free_netdev;
3752 }
3753
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003754 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, dev->name, hw);
3755 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003756 dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003757 dev->name, pdev->irq);
3758 goto err_out_unregister;
3759 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003760 skge_show_addr(dev);
3761
Stephen Hemminger981d0372005-06-27 11:33:06 -07003762 if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003763 if (register_netdev(dev1) == 0)
3764 skge_show_addr(dev1);
3765 else {
3766 /* Failure to register second port need not be fatal */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003767 dev_warn(&pdev->dev, "register of second port failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003768 hw->dev[1] = NULL;
3769 free_netdev(dev1);
3770 }
3771 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003772 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003773
3774 return 0;
3775
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003776err_out_unregister:
3777 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003778err_out_free_netdev:
3779 free_netdev(dev);
3780err_out_led_off:
3781 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003782err_out_iounmap:
3783 iounmap(hw->regs);
3784err_out_free_hw:
3785 kfree(hw);
3786err_out_free_regions:
3787 pci_release_regions(pdev);
3788err_out_disable_pdev:
3789 pci_disable_device(pdev);
3790 pci_set_drvdata(pdev, NULL);
3791err_out:
3792 return err;
3793}
3794
3795static void __devexit skge_remove(struct pci_dev *pdev)
3796{
3797 struct skge_hw *hw = pci_get_drvdata(pdev);
3798 struct net_device *dev0, *dev1;
3799
Stephen Hemminger95566062005-06-27 11:33:02 -07003800 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003801 return;
3802
Stephen Hemminger208491d82007-02-16 15:37:39 -08003803 flush_scheduled_work();
3804
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003805 if ((dev1 = hw->dev[1]))
3806 unregister_netdev(dev1);
3807 dev0 = hw->dev[0];
3808 unregister_netdev(dev0);
3809
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003810 tasklet_disable(&hw->phy_task);
3811
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003812 spin_lock_irq(&hw->hw_lock);
3813 hw->intr_mask = 0;
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003814 skge_write32(hw, B0_IMSK, 0);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003815 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003816 spin_unlock_irq(&hw->hw_lock);
3817
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003818 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003819 skge_write8(hw, B0_CTST, CS_RST_SET);
3820
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003821 free_irq(pdev->irq, hw);
3822 pci_release_regions(pdev);
3823 pci_disable_device(pdev);
3824 if (dev1)
3825 free_netdev(dev1);
3826 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003827
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003828 iounmap(hw->regs);
3829 kfree(hw);
3830 pci_set_drvdata(pdev, NULL);
3831}
3832
3833#ifdef CONFIG_PM
Pavel Machek2a569572005-07-07 17:56:40 -07003834static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003835{
3836 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingera504e642007-02-02 08:22:53 -08003837 int i, err, wol = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003838
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07003839 if (!hw)
3840 return 0;
3841
Stephen Hemmingera504e642007-02-02 08:22:53 -08003842 err = pci_save_state(pdev);
3843 if (err)
3844 return err;
3845
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003846 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003847 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08003848 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003849
Stephen Hemmingera504e642007-02-02 08:22:53 -08003850 if (netif_running(dev))
3851 skge_down(dev);
3852 if (skge->wol)
3853 skge_wol_init(skge);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003854
Stephen Hemmingera504e642007-02-02 08:22:53 -08003855 wol |= skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003856 }
3857
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003858 skge_write32(hw, B0_IMSK, 0);
Pavel Machek2a569572005-07-07 17:56:40 -07003859 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003860 pci_set_power_state(pdev, pci_choose_state(pdev, state));
3861
3862 return 0;
3863}
3864
3865static int skge_resume(struct pci_dev *pdev)
3866{
3867 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003868 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003869
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07003870 if (!hw)
3871 return 0;
3872
Stephen Hemmingera504e642007-02-02 08:22:53 -08003873 err = pci_set_power_state(pdev, PCI_D0);
3874 if (err)
3875 goto out;
3876
3877 err = pci_restore_state(pdev);
3878 if (err)
3879 goto out;
3880
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003881 pci_enable_wake(pdev, PCI_D0, 0);
3882
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003883 err = skge_reset(hw);
3884 if (err)
3885 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003886
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003887 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003888 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003889
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003890 if (netif_running(dev)) {
3891 err = skge_up(dev);
3892
3893 if (err) {
3894 printk(KERN_ERR PFX "%s: could not up: %d\n",
3895 dev->name, err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08003896 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003897 goto out;
3898 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003899 }
3900 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003901out:
3902 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003903}
3904#endif
3905
Stephen Hemminger692412b2007-04-09 15:32:45 -07003906static void skge_shutdown(struct pci_dev *pdev)
3907{
3908 struct skge_hw *hw = pci_get_drvdata(pdev);
3909 int i, wol = 0;
3910
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07003911 if (!hw)
3912 return;
3913
Stephen Hemminger692412b2007-04-09 15:32:45 -07003914 for (i = 0; i < hw->ports; i++) {
3915 struct net_device *dev = hw->dev[i];
3916 struct skge_port *skge = netdev_priv(dev);
3917
3918 if (skge->wol)
3919 skge_wol_init(skge);
3920 wol |= skge->wol;
3921 }
3922
3923 pci_enable_wake(pdev, PCI_D3hot, wol);
3924 pci_enable_wake(pdev, PCI_D3cold, wol);
3925
3926 pci_disable_device(pdev);
3927 pci_set_power_state(pdev, PCI_D3hot);
3928
3929}
3930
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003931static struct pci_driver skge_driver = {
3932 .name = DRV_NAME,
3933 .id_table = skge_id_table,
3934 .probe = skge_probe,
3935 .remove = __devexit_p(skge_remove),
3936#ifdef CONFIG_PM
3937 .suspend = skge_suspend,
3938 .resume = skge_resume,
3939#endif
Stephen Hemminger692412b2007-04-09 15:32:45 -07003940 .shutdown = skge_shutdown,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003941};
3942
3943static int __init skge_init_module(void)
3944{
Jeff Garzik29917622006-08-19 17:48:59 -04003945 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003946}
3947
3948static void __exit skge_cleanup_module(void)
3949{
3950 pci_unregister_driver(&skge_driver);
3951}
3952
3953module_init(skge_init_module);
3954module_exit(skge_cleanup_module);