Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/mach-sa1100/time.c |
| 3 | * |
| 4 | * Copyright (C) 1998 Deborah Wallach. |
Kristoffer Ericson | 9398253 | 2008-11-26 20:58:43 +0100 | [diff] [blame] | 5 | * Twiddles (C) 1999 Hugo Fiennes <hugo@empeg.com> |
| 6 | * |
Nicolas Pitre | 2f82af0 | 2009-09-14 03:25:28 -0400 | [diff] [blame] | 7 | * 2000/03/29 (C) Nicolas Pitre <nico@fluxnic.net> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * Rewritten: big cleanup, much simpler, better HZ accuracy. |
| 9 | * |
| 10 | */ |
| 11 | #include <linux/init.h> |
| 12 | #include <linux/errno.h> |
| 13 | #include <linux/interrupt.h> |
Thomas Gleixner | 119c641 | 2006-07-01 22:32:38 +0100 | [diff] [blame] | 14 | #include <linux/irq.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/timex.h> |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 16 | #include <linux/clockchips.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | |
| 18 | #include <asm/mach/time.h> |
Russell King | 5094b92 | 2010-12-15 21:49:06 +0000 | [diff] [blame] | 19 | #include <asm/sched_clock.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 20 | #include <mach/hardware.h> |
Rob Herring | f314f33 | 2012-02-24 00:06:51 +0100 | [diff] [blame] | 21 | #include <mach/irqs.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | |
Linus Walleij | ef3a0bf | 2012-01-04 11:42:19 +0100 | [diff] [blame] | 23 | static u32 notrace sa1100_read_sched_clock(void) |
Russell King | 5094b92 | 2010-12-15 21:49:06 +0000 | [diff] [blame] | 24 | { |
Russell King | 3169663 | 2012-06-06 11:42:36 +0100 | [diff] [blame] | 25 | return readl_relaxed(OSCR); |
Russell King | 5094b92 | 2010-12-15 21:49:06 +0000 | [diff] [blame] | 26 | } |
| 27 | |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 28 | #define MIN_OSCR_DELTA 2 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 30 | static irqreturn_t sa1100_ost0_interrupt(int irq, void *dev_id) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 | { |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 32 | struct clock_event_device *c = dev_id; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 34 | /* Disarm the compare/match, signal the event. */ |
Russell King | 3169663 | 2012-06-06 11:42:36 +0100 | [diff] [blame] | 35 | writel_relaxed(readl_relaxed(OIER) & ~OIER_E0, OIER); |
| 36 | writel_relaxed(OSSR_M0, OSSR); |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 37 | c->event_handler(c); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | return IRQ_HANDLED; |
| 40 | } |
| 41 | |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 42 | static int |
| 43 | sa1100_osmr0_set_next_event(unsigned long delta, struct clock_event_device *c) |
| 44 | { |
Uwe Kleine-König | a602f0f | 2009-12-17 12:43:29 +0100 | [diff] [blame] | 45 | unsigned long next, oscr; |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 46 | |
Russell King | 3169663 | 2012-06-06 11:42:36 +0100 | [diff] [blame] | 47 | writel_relaxed(readl_relaxed(OIER) | OIER_E0, OIER); |
| 48 | next = readl_relaxed(OSCR) + delta; |
| 49 | writel_relaxed(next, OSMR0); |
| 50 | oscr = readl_relaxed(OSCR); |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 51 | |
| 52 | return (signed)(next - oscr) <= MIN_OSCR_DELTA ? -ETIME : 0; |
| 53 | } |
| 54 | |
| 55 | static void |
| 56 | sa1100_osmr0_set_mode(enum clock_event_mode mode, struct clock_event_device *c) |
| 57 | { |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 58 | switch (mode) { |
| 59 | case CLOCK_EVT_MODE_ONESHOT: |
| 60 | case CLOCK_EVT_MODE_UNUSED: |
| 61 | case CLOCK_EVT_MODE_SHUTDOWN: |
Russell King | 3169663 | 2012-06-06 11:42:36 +0100 | [diff] [blame] | 62 | writel_relaxed(readl_relaxed(OIER) & ~OIER_E0, OIER); |
| 63 | writel_relaxed(OSSR_M0, OSSR); |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 64 | break; |
| 65 | |
| 66 | case CLOCK_EVT_MODE_RESUME: |
| 67 | case CLOCK_EVT_MODE_PERIODIC: |
| 68 | break; |
| 69 | } |
| 70 | } |
| 71 | |
Stephen Warren | e3cbfb6 | 2012-11-07 16:35:11 -0700 | [diff] [blame] | 72 | #ifdef CONFIG_PM |
| 73 | unsigned long osmr[4], oier; |
| 74 | |
| 75 | static void sa1100_timer_suspend(struct clock_event_device *cedev) |
| 76 | { |
| 77 | osmr[0] = readl_relaxed(OSMR0); |
| 78 | osmr[1] = readl_relaxed(OSMR1); |
| 79 | osmr[2] = readl_relaxed(OSMR2); |
| 80 | osmr[3] = readl_relaxed(OSMR3); |
| 81 | oier = readl_relaxed(OIER); |
| 82 | } |
| 83 | |
| 84 | static void sa1100_timer_resume(struct clock_event_device *cedev) |
| 85 | { |
| 86 | writel_relaxed(0x0f, OSSR); |
| 87 | writel_relaxed(osmr[0], OSMR0); |
| 88 | writel_relaxed(osmr[1], OSMR1); |
| 89 | writel_relaxed(osmr[2], OSMR2); |
| 90 | writel_relaxed(osmr[3], OSMR3); |
| 91 | writel_relaxed(oier, OIER); |
| 92 | |
| 93 | /* |
| 94 | * OSMR0 is the system timer: make sure OSCR is sufficiently behind |
| 95 | */ |
| 96 | writel_relaxed(OSMR0 - LATCH, OSCR); |
| 97 | } |
| 98 | #else |
| 99 | #define sa1100_timer_suspend NULL |
| 100 | #define sa1100_timer_resume NULL |
| 101 | #endif |
| 102 | |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 103 | static struct clock_event_device ckevt_sa1100_osmr0 = { |
| 104 | .name = "osmr0", |
| 105 | .features = CLOCK_EVT_FEAT_ONESHOT, |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 106 | .rating = 200, |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 107 | .set_next_event = sa1100_osmr0_set_next_event, |
| 108 | .set_mode = sa1100_osmr0_set_mode, |
Stephen Warren | e3cbfb6 | 2012-11-07 16:35:11 -0700 | [diff] [blame] | 109 | .suspend = sa1100_timer_suspend, |
| 110 | .resume = sa1100_timer_resume, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 111 | }; |
| 112 | |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 113 | static struct irqaction sa1100_timer_irq = { |
| 114 | .name = "ost0", |
| 115 | .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL, |
| 116 | .handler = sa1100_ost0_interrupt, |
| 117 | .dev_id = &ckevt_sa1100_osmr0, |
| 118 | }; |
| 119 | |
Stephen Warren | 6bb27d7 | 2012-11-08 12:40:59 -0700 | [diff] [blame] | 120 | void __init sa1100_timer_init(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 121 | { |
Russell King | 3169663 | 2012-06-06 11:42:36 +0100 | [diff] [blame] | 122 | writel_relaxed(0, OIER); |
| 123 | writel_relaxed(OSSR_M0 | OSSR_M1 | OSSR_M2 | OSSR_M3, OSSR); |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 124 | |
Marc Zyngier | 2f0778af | 2011-12-15 12:19:23 +0100 | [diff] [blame] | 125 | setup_sched_clock(sa1100_read_sched_clock, 32, 3686400); |
Russell King | 5094b92 | 2010-12-15 21:49:06 +0000 | [diff] [blame] | 126 | |
Rusty Russell | 320ab2b | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 127 | ckevt_sa1100_osmr0.cpumask = cpumask_of(0); |
Russell King | d142b6e | 2007-11-12 21:55:12 +0000 | [diff] [blame] | 128 | |
Russell King | 3e238be | 2008-04-14 23:03:10 +0100 | [diff] [blame] | 129 | setup_irq(IRQ_OST0, &sa1100_timer_irq); |
| 130 | |
Russell King | 3169663 | 2012-06-06 11:42:36 +0100 | [diff] [blame] | 131 | clocksource_mmio_init(OSCR, "oscr", CLOCK_TICK_RATE, 200, 32, |
Russell King | 234b6ced | 2011-05-08 14:09:47 +0100 | [diff] [blame] | 132 | clocksource_mmio_readl_up); |
Olof Johansson | 8d84981 | 2013-01-14 10:20:02 -0800 | [diff] [blame] | 133 | clockevents_config_and_register(&ckevt_sa1100_osmr0, 3686400, |
| 134 | MIN_OSCR_DELTA * 2, 0x7fffffff); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 135 | } |