blob: 3288ce3997e0d380e299575883ccf37588f72c96 [file] [log] [blame]
Paul Mackerrasd662ed262009-01-09 17:01:53 +11001/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +02002 * Performance event support - PowerPC-specific definitions.
Paul Mackerrasd662ed262009-01-09 17:01:53 +11003 *
4 * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
Paul Mackerras45749102009-01-09 20:21:55 +110011#include <linux/types.h>
12
Paul Mackerras99744582009-06-15 21:45:16 +100013#include <asm/hw_irq.h>
14
Ingo Molnarcdd6c482009-09-21 12:02:48 +020015#define MAX_HWEVENTS 8
Paul Mackerras45749102009-01-09 20:21:55 +110016#define MAX_EVENT_ALTERNATIVES 8
Paul Mackerrasa8f90e92009-09-22 09:48:08 +100017#define MAX_LIMITED_HWCOUNTERS 2
Paul Mackerras45749102009-01-09 20:21:55 +110018
19/*
20 * This struct provides the constants and functions needed to
21 * describe the PMU on a particular POWER-family CPU.
22 */
23struct power_pmu {
Paul Mackerras079b3c52009-06-17 21:52:09 +100024 const char *name;
Paul Mackerrasa8f90e92009-09-22 09:48:08 +100025 int n_counter;
Paul Mackerras448d64f2009-06-17 21:51:13 +100026 int max_alternatives;
27 unsigned long add_fields;
28 unsigned long test_adder;
29 int (*compute_mmcr)(u64 events[], int n_ev,
30 unsigned int hwc[], unsigned long mmcr[]);
Ingo Molnarcdd6c482009-09-21 12:02:48 +020031 int (*get_constraint)(u64 event_id, unsigned long *mskp,
Paul Mackerras448d64f2009-06-17 21:51:13 +100032 unsigned long *valp);
Ingo Molnarcdd6c482009-09-21 12:02:48 +020033 int (*get_alternatives)(u64 event_id, unsigned int flags,
Paul Mackerras448d64f2009-06-17 21:51:13 +100034 u64 alt[]);
35 void (*disable_pmc)(unsigned int pmc, unsigned long mmcr[]);
Ingo Molnarcdd6c482009-09-21 12:02:48 +020036 int (*limited_pmc_event)(u64 event_id);
Paul Mackerras448d64f2009-06-17 21:51:13 +100037 u32 flags;
38 int n_generic;
39 int *generic_events;
40 int (*cache_events)[PERF_COUNT_HW_CACHE_MAX]
Paul Mackerras106b5062009-06-11 14:55:42 +100041 [PERF_COUNT_HW_CACHE_OP_MAX]
42 [PERF_COUNT_HW_CACHE_RESULT_MAX];
Paul Mackerras45749102009-01-09 20:21:55 +110043};
44
Paul Mackerras45749102009-01-09 20:21:55 +110045/*
Paul Mackerras0bbd0d42009-05-14 13:31:48 +100046 * Values for power_pmu.flags
47 */
48#define PPMU_LIMITED_PMC5_6 1 /* PMC5/6 have limited function */
49#define PPMU_ALT_SIPR 2 /* uses alternate posn for SIPR/HV */
50
51/*
Paul Mackerrasab7ef2e2009-04-29 22:38:51 +100052 * Values for flags to get_alternatives()
53 */
54#define PPMU_LIMITED_PMC_OK 1 /* can put this on a limited PMC */
55#define PPMU_LIMITED_PMC_REQD 2 /* have to put this on a limited PMC */
56#define PPMU_ONLY_COUNT_RUN 4 /* only counting in run state */
57
Paul Mackerras079b3c52009-06-17 21:52:09 +100058extern int register_power_pmu(struct power_pmu *);
59
Paul Mackerras0bbd0d42009-05-14 13:31:48 +100060struct pt_regs;
61extern unsigned long perf_misc_flags(struct pt_regs *regs);
Paul Mackerras0bbd0d42009-05-14 13:31:48 +100062extern unsigned long perf_instruction_pointer(struct pt_regs *regs);
63
Ingo Molnarcdd6c482009-09-21 12:02:48 +020064#define PERF_EVENT_INDEX_OFFSET 1
Peter Zijlstra194002b2009-06-22 16:35:24 +020065
Paul Mackerrasab7ef2e2009-04-29 22:38:51 +100066/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +020067 * Only override the default definitions in include/linux/perf_event.h
Paul Mackerras105988c2009-06-17 21:50:04 +100068 * if we have hardware PMU support.
69 */
70#ifdef CONFIG_PPC_PERF_CTRS
71#define perf_misc_flags(regs) perf_misc_flags(regs)
72#endif
73
74/*
Paul Mackerras448d64f2009-06-17 21:51:13 +100075 * The power_pmu.get_constraint function returns a 32/64-bit value and
Ingo Molnarcdd6c482009-09-21 12:02:48 +020076 * a 32/64-bit mask that express the constraints between this event_id and
Paul Mackerras45749102009-01-09 20:21:55 +110077 * other events.
78 *
79 * The value and mask are divided up into (non-overlapping) bitfields
80 * of three different types:
81 *
82 * Select field: this expresses the constraint that some set of bits
Ingo Molnarcdd6c482009-09-21 12:02:48 +020083 * in MMCR* needs to be set to a specific value for this event_id. For a
Paul Mackerras45749102009-01-09 20:21:55 +110084 * select field, the mask contains 1s in every bit of the field, and
85 * the value contains a unique value for each possible setting of the
86 * MMCR* bits. The constraint checking code will ensure that two events
87 * that set the same field in their masks have the same value in their
88 * value dwords.
89 *
90 * Add field: this expresses the constraint that there can be at most
91 * N events in a particular class. A field of k bits can be used for
92 * N <= 2^(k-1) - 1. The mask has the most significant bit of the field
93 * set (and the other bits 0), and the value has only the least significant
94 * bit of the field set. In addition, the 'add_fields' and 'test_adder'
95 * in the struct power_pmu for this processor come into play. The
96 * add_fields value contains 1 in the LSB of the field, and the
97 * test_adder contains 2^(k-1) - 1 - N in the field.
98 *
99 * NAND field: this expresses the constraint that you may not have events
100 * in all of a set of classes. (For example, on PPC970, you can't select
101 * events from the FPU, ISU and IDU simultaneously, although any two are
102 * possible.) For N classes, the field is N+1 bits wide, and each class
103 * is assigned one bit from the least-significant N bits. The mask has
104 * only the most-significant bit set, and the value has only the bit
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200105 * for the event_id's class set. The test_adder has the least significant
Paul Mackerras45749102009-01-09 20:21:55 +1100106 * bit set in the field.
107 *
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200108 * If an event_id is not subject to the constraint expressed by a particular
Paul Mackerras45749102009-01-09 20:21:55 +1100109 * field, then it will have 0 in both the mask and value for that field.
110 */