blob: fee16fdd9c5a8f023dbd64f1cc3f602761fdda97 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*
2 * Copyright (c) 2004-2007 Reyk Floeter <reyk@openbsd.org>
3 * Copyright (c) 2006-2007 Nick Kossifidis <mickflemm@gmail.com>
4 *
5 * Permission to use, copy, modify, and distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _ATH5K_H
19#define _ATH5K_H
20
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030021/* TODO: Clean up channel debuging -doesn't work anyway- and start
22 * working on reg. control code using all available eeprom information
23 * -rev. engineering needed- */
Jiri Slabyfa1c1142007-08-12 17:33:16 +020024#define CHAN_DEBUG 0
25
26#include <linux/io.h>
27#include <linux/types.h>
28#include <net/mac80211.h>
29
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030030/* RX/TX descriptor hw structs
31 * TODO: Driver part should only see sw structs */
32#include "desc.h"
33
34/* EEPROM structs/offsets
35 * TODO: Make a more generic struct (eg. add more stuff to ath5k_capabilities)
36 * and clean up common bits, then introduce set/get functions in eeprom.c */
37#include "eeprom.h"
Luis R. Rodriguezdb719712009-09-10 11:20:57 -070038#include "../ath.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020039
40/* PCI IDs */
41#define PCI_DEVICE_ID_ATHEROS_AR5210 0x0007 /* AR5210 */
42#define PCI_DEVICE_ID_ATHEROS_AR5311 0x0011 /* AR5311 */
43#define PCI_DEVICE_ID_ATHEROS_AR5211 0x0012 /* AR5211 */
44#define PCI_DEVICE_ID_ATHEROS_AR5212 0x0013 /* AR5212 */
45#define PCI_DEVICE_ID_3COM_3CRDAG675 0x0013 /* 3CRDAG675 (Atheros AR5212) */
46#define PCI_DEVICE_ID_3COM_2_3CRPAG175 0x0013 /* 3CRPAG175 (Atheros AR5212) */
47#define PCI_DEVICE_ID_ATHEROS_AR5210_AP 0x0207 /* AR5210 (Early) */
48#define PCI_DEVICE_ID_ATHEROS_AR5212_IBM 0x1014 /* AR5212 (IBM MiniPCI) */
49#define PCI_DEVICE_ID_ATHEROS_AR5210_DEFAULT 0x1107 /* AR5210 (no eeprom) */
50#define PCI_DEVICE_ID_ATHEROS_AR5212_DEFAULT 0x1113 /* AR5212 (no eeprom) */
51#define PCI_DEVICE_ID_ATHEROS_AR5211_DEFAULT 0x1112 /* AR5211 (no eeprom) */
52#define PCI_DEVICE_ID_ATHEROS_AR5212_FPGA 0xf013 /* AR5212 (emulation board) */
53#define PCI_DEVICE_ID_ATHEROS_AR5211_LEGACY 0xff12 /* AR5211 (emulation board) */
54#define PCI_DEVICE_ID_ATHEROS_AR5211_FPGA11B 0xf11b /* AR5211 (emulation board) */
55#define PCI_DEVICE_ID_ATHEROS_AR5312_REV2 0x0052 /* AR5312 WMAC (AP31) */
56#define PCI_DEVICE_ID_ATHEROS_AR5312_REV7 0x0057 /* AR5312 WMAC (AP30-040) */
57#define PCI_DEVICE_ID_ATHEROS_AR5312_REV8 0x0058 /* AR5312 WMAC (AP43-030) */
58#define PCI_DEVICE_ID_ATHEROS_AR5212_0014 0x0014 /* AR5212 compatible */
59#define PCI_DEVICE_ID_ATHEROS_AR5212_0015 0x0015 /* AR5212 compatible */
60#define PCI_DEVICE_ID_ATHEROS_AR5212_0016 0x0016 /* AR5212 compatible */
61#define PCI_DEVICE_ID_ATHEROS_AR5212_0017 0x0017 /* AR5212 compatible */
62#define PCI_DEVICE_ID_ATHEROS_AR5212_0018 0x0018 /* AR5212 compatible */
63#define PCI_DEVICE_ID_ATHEROS_AR5212_0019 0x0019 /* AR5212 compatible */
64#define PCI_DEVICE_ID_ATHEROS_AR2413 0x001a /* AR2413 (Griffin-lite) */
65#define PCI_DEVICE_ID_ATHEROS_AR5413 0x001b /* AR5413 (Eagle) */
66#define PCI_DEVICE_ID_ATHEROS_AR5424 0x001c /* AR5424 (Condor PCI-E) */
67#define PCI_DEVICE_ID_ATHEROS_AR5416 0x0023 /* AR5416 */
68#define PCI_DEVICE_ID_ATHEROS_AR5418 0x0024 /* AR5418 */
69
70/****************************\
71 GENERIC DRIVER DEFINITIONS
72\****************************/
73
74#define ATH5K_PRINTF(fmt, ...) printk("%s: " fmt, __func__, ##__VA_ARGS__)
75
76#define ATH5K_PRINTK(_sc, _level, _fmt, ...) \
77 printk(_level "ath5k %s: " _fmt, \
78 ((_sc) && (_sc)->hw) ? wiphy_name((_sc)->hw->wiphy) : "", \
79 ##__VA_ARGS__)
80
81#define ATH5K_PRINTK_LIMIT(_sc, _level, _fmt, ...) do { \
82 if (net_ratelimit()) \
83 ATH5K_PRINTK(_sc, _level, _fmt, ##__VA_ARGS__); \
84 } while (0)
85
86#define ATH5K_INFO(_sc, _fmt, ...) \
87 ATH5K_PRINTK(_sc, KERN_INFO, _fmt, ##__VA_ARGS__)
88
89#define ATH5K_WARN(_sc, _fmt, ...) \
90 ATH5K_PRINTK_LIMIT(_sc, KERN_WARNING, _fmt, ##__VA_ARGS__)
91
92#define ATH5K_ERR(_sc, _fmt, ...) \
93 ATH5K_PRINTK_LIMIT(_sc, KERN_ERR, _fmt, ##__VA_ARGS__)
94
95/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +030096 * AR5K REGISTER ACCESS
97 */
98
99/* Some macros to read/write fields */
100
101/* First shift, then mask */
102#define AR5K_REG_SM(_val, _flags) \
103 (((_val) << _flags##_S) & (_flags))
104
105/* First mask, then shift */
106#define AR5K_REG_MS(_val, _flags) \
107 (((_val) & (_flags)) >> _flags##_S)
108
109/* Some registers can hold multiple values of interest. For this
110 * reason when we want to write to these registers we must first
111 * retrieve the values which we do not want to clear (lets call this
112 * old_data) and then set the register with this and our new_value:
113 * ( old_data | new_value) */
114#define AR5K_REG_WRITE_BITS(ah, _reg, _flags, _val) \
115 ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & ~(_flags)) | \
116 (((_val) << _flags##_S) & (_flags)), _reg)
117
118#define AR5K_REG_MASKED_BITS(ah, _reg, _flags, _mask) \
119 ath5k_hw_reg_write(ah, (ath5k_hw_reg_read(ah, _reg) & \
120 (_mask)) | (_flags), _reg)
121
122#define AR5K_REG_ENABLE_BITS(ah, _reg, _flags) \
123 ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) | (_flags), _reg)
124
125#define AR5K_REG_DISABLE_BITS(ah, _reg, _flags) \
126 ath5k_hw_reg_write(ah, ath5k_hw_reg_read(ah, _reg) & ~(_flags), _reg)
127
128/* Access to PHY registers */
129#define AR5K_PHY_READ(ah, _reg) \
130 ath5k_hw_reg_read(ah, (ah)->ah_phy + ((_reg) << 2))
131
132#define AR5K_PHY_WRITE(ah, _reg, _val) \
133 ath5k_hw_reg_write(ah, _val, (ah)->ah_phy + ((_reg) << 2))
134
135/* Access QCU registers per queue */
136#define AR5K_REG_READ_Q(ah, _reg, _queue) \
137 (ath5k_hw_reg_read(ah, _reg) & (1 << _queue)) \
138
139#define AR5K_REG_WRITE_Q(ah, _reg, _queue) \
140 ath5k_hw_reg_write(ah, (1 << _queue), _reg)
141
142#define AR5K_Q_ENABLE_BITS(_reg, _queue) do { \
143 _reg |= 1 << _queue; \
144} while (0)
145
146#define AR5K_Q_DISABLE_BITS(_reg, _queue) do { \
147 _reg &= ~(1 << _queue); \
148} while (0)
149
150/* Used while writing initvals */
151#define AR5K_REG_WAIT(_i) do { \
152 if (_i % 64) \
153 udelay(1); \
154} while (0)
155
156/* Register dumps are done per operation mode */
157#define AR5K_INI_RFGAIN_5GHZ 0
158#define AR5K_INI_RFGAIN_2GHZ 1
159
160/* TODO: Clean this up */
161#define AR5K_INI_VAL_11A 0
162#define AR5K_INI_VAL_11A_TURBO 1
163#define AR5K_INI_VAL_11B 2
164#define AR5K_INI_VAL_11G 3
165#define AR5K_INI_VAL_11G_TURBO 4
166#define AR5K_INI_VAL_XR 0
167#define AR5K_INI_VAL_MAX 5
168
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300169/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200170 * Some tuneable values (these should be changeable by the user)
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300171 * TODO: Make use of them and add more options OR use debug/configfs
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200172 */
173#define AR5K_TUNE_DMA_BEACON_RESP 2
174#define AR5K_TUNE_SW_BEACON_RESP 10
175#define AR5K_TUNE_ADDITIONAL_SWBA_BACKOFF 0
176#define AR5K_TUNE_RADAR_ALERT false
177#define AR5K_TUNE_MIN_TX_FIFO_THRES 1
178#define AR5K_TUNE_MAX_TX_FIFO_THRES ((IEEE80211_MAX_LEN / 64) + 1)
179#define AR5K_TUNE_REGISTER_TIMEOUT 20000
180/* Register for RSSI threshold has a mask of 0xff, so 255 seems to
181 * be the max value. */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300182#define AR5K_TUNE_RSSI_THRES 129
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200183/* This must be set when setting the RSSI threshold otherwise it can
184 * prevent a reset. If AR5K_RSSI_THR is read after writing to it
185 * the BMISS_THRES will be seen as 0, seems harware doesn't keep
186 * track of it. Max value depends on harware. For AR5210 this is just 7.
187 * For AR5211+ this seems to be up to 255. */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300188#define AR5K_TUNE_BMISS_THRES 7
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200189#define AR5K_TUNE_REGISTER_DWELL_TIME 20000
190#define AR5K_TUNE_BEACON_INTERVAL 100
191#define AR5K_TUNE_AIFS 2
192#define AR5K_TUNE_AIFS_11B 2
193#define AR5K_TUNE_AIFS_XR 0
194#define AR5K_TUNE_CWMIN 15
195#define AR5K_TUNE_CWMIN_11B 31
196#define AR5K_TUNE_CWMIN_XR 3
197#define AR5K_TUNE_CWMAX 1023
198#define AR5K_TUNE_CWMAX_11B 1023
199#define AR5K_TUNE_CWMAX_XR 7
200#define AR5K_TUNE_NOISE_FLOOR -72
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200201#define AR5K_TUNE_MAX_TXPOWER 63
202#define AR5K_TUNE_DEFAULT_TXPOWER 25
203#define AR5K_TUNE_TPC_TXPOWER false
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200204#define AR5K_TUNE_HWTXTRIES 4
205
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300206#define AR5K_INIT_CARR_SENSE_EN 1
207
208/*Swap RX/TX Descriptor for big endian archs*/
209#if defined(__BIG_ENDIAN)
210#define AR5K_INIT_CFG ( \
211 AR5K_CFG_SWTD | AR5K_CFG_SWRD \
212)
213#else
214#define AR5K_INIT_CFG 0x00000000
215#endif
216
217/* Initial values */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200218#define AR5K_INIT_CYCRSSI_THR1 2
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300219#define AR5K_INIT_TX_LATENCY 502
220#define AR5K_INIT_USEC 39
221#define AR5K_INIT_USEC_TURBO 79
222#define AR5K_INIT_USEC_32 31
223#define AR5K_INIT_SLOT_TIME 396
224#define AR5K_INIT_SLOT_TIME_TURBO 480
225#define AR5K_INIT_ACK_CTS_TIMEOUT 1024
226#define AR5K_INIT_ACK_CTS_TIMEOUT_TURBO 0x08000800
227#define AR5K_INIT_PROG_IFS 920
228#define AR5K_INIT_PROG_IFS_TURBO 960
229#define AR5K_INIT_EIFS 3440
230#define AR5K_INIT_EIFS_TURBO 6880
231#define AR5K_INIT_SIFS 560
232#define AR5K_INIT_SIFS_TURBO 480
233#define AR5K_INIT_SH_RETRY 10
234#define AR5K_INIT_LG_RETRY AR5K_INIT_SH_RETRY
235#define AR5K_INIT_SSH_RETRY 32
236#define AR5K_INIT_SLG_RETRY AR5K_INIT_SSH_RETRY
237#define AR5K_INIT_TX_RETRY 10
238
239#define AR5K_INIT_TRANSMIT_LATENCY ( \
240 (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
241 (AR5K_INIT_USEC) \
242)
243#define AR5K_INIT_TRANSMIT_LATENCY_TURBO ( \
244 (AR5K_INIT_TX_LATENCY << 14) | (AR5K_INIT_USEC_32 << 7) | \
245 (AR5K_INIT_USEC_TURBO) \
246)
247#define AR5K_INIT_PROTO_TIME_CNTRL ( \
248 (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS << 12) | \
249 (AR5K_INIT_PROG_IFS) \
250)
251#define AR5K_INIT_PROTO_TIME_CNTRL_TURBO ( \
252 (AR5K_INIT_CARR_SENSE_EN << 26) | (AR5K_INIT_EIFS_TURBO << 12) | \
253 (AR5K_INIT_PROG_IFS_TURBO) \
254)
255
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200256/* token to use for aifs, cwmin, cwmax in MadWiFi */
257#define AR5K_TXQ_USEDEFAULT ((u32) -1)
258
259/* GENERIC CHIPSET DEFINITIONS */
260
261/* MAC Chips */
262enum ath5k_version {
263 AR5K_AR5210 = 0,
264 AR5K_AR5211 = 1,
265 AR5K_AR5212 = 2,
266};
267
268/* PHY Chips */
269enum ath5k_radio {
270 AR5K_RF5110 = 0,
271 AR5K_RF5111 = 1,
272 AR5K_RF5112 = 2,
Nick Kossifidis8daeef92008-02-28 14:40:00 -0500273 AR5K_RF2413 = 3,
274 AR5K_RF5413 = 4,
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300275 AR5K_RF2316 = 5,
276 AR5K_RF2317 = 6,
277 AR5K_RF2425 = 7,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200278};
279
280/*
281 * Common silicon revision/version values
282 */
283
284enum ath5k_srev_type {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300285 AR5K_VERSION_MAC,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200286 AR5K_VERSION_RAD,
287};
288
289struct ath5k_srev_name {
290 const char *sr_name;
291 enum ath5k_srev_type sr_type;
292 u_int sr_val;
293};
294
295#define AR5K_SREV_UNKNOWN 0xffff
296
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300297#define AR5K_SREV_AR5210 0x00 /* Crete */
298#define AR5K_SREV_AR5311 0x10 /* Maui 1 */
299#define AR5K_SREV_AR5311A 0x20 /* Maui 2 */
300#define AR5K_SREV_AR5311B 0x30 /* Spirit */
301#define AR5K_SREV_AR5211 0x40 /* Oahu */
302#define AR5K_SREV_AR5212 0x50 /* Venice */
Bob Copelandca5efbe2009-08-27 15:17:15 -0400303#define AR5K_SREV_AR5212_V4 0x54 /* ??? */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300304#define AR5K_SREV_AR5213 0x55 /* ??? */
305#define AR5K_SREV_AR5213A 0x59 /* Hainan */
306#define AR5K_SREV_AR2413 0x78 /* Griffin lite */
307#define AR5K_SREV_AR2414 0x70 /* Griffin */
308#define AR5K_SREV_AR5424 0x90 /* Condor */
309#define AR5K_SREV_AR5413 0xa4 /* Eagle lite */
310#define AR5K_SREV_AR5414 0xa0 /* Eagle */
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200311#define AR5K_SREV_AR2415 0xb0 /* Talon */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300312#define AR5K_SREV_AR5416 0xc0 /* PCI-E */
313#define AR5K_SREV_AR5418 0xca /* PCI-E */
314#define AR5K_SREV_AR2425 0xe0 /* Swan */
315#define AR5K_SREV_AR2417 0xf0 /* Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200316
317#define AR5K_SREV_RAD_5110 0x00
318#define AR5K_SREV_RAD_5111 0x10
319#define AR5K_SREV_RAD_5111A 0x15
320#define AR5K_SREV_RAD_2111 0x20
321#define AR5K_SREV_RAD_5112 0x30
322#define AR5K_SREV_RAD_5112A 0x35
Nick Kossifidise5a4ad02008-07-20 06:34:39 +0300323#define AR5K_SREV_RAD_5112B 0x36
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200324#define AR5K_SREV_RAD_2112 0x40
325#define AR5K_SREV_RAD_2112A 0x45
Nick Kossifidise5a4ad02008-07-20 06:34:39 +0300326#define AR5K_SREV_RAD_2112B 0x46
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300327#define AR5K_SREV_RAD_2413 0x50
328#define AR5K_SREV_RAD_5413 0x60
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200329#define AR5K_SREV_RAD_2316 0x70 /* Cobra SoC */
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300330#define AR5K_SREV_RAD_2317 0x80
331#define AR5K_SREV_RAD_5424 0xa0 /* Mostly same as 5413 */
332#define AR5K_SREV_RAD_2425 0xa2
333#define AR5K_SREV_RAD_5133 0xc0
334
335#define AR5K_SREV_PHY_5211 0x30
336#define AR5K_SREV_PHY_5212 0x41
Nick Kossifidis8892e4e2009-02-09 06:06:34 +0200337#define AR5K_SREV_PHY_5212A 0x42
Nick Kossifidise8f055f2009-02-09 06:12:58 +0200338#define AR5K_SREV_PHY_5212B 0x43
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300339#define AR5K_SREV_PHY_2413 0x45
340#define AR5K_SREV_PHY_5413 0x61
341#define AR5K_SREV_PHY_2425 0x70
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200342
343/* IEEE defs */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200344#define IEEE80211_MAX_LEN 2500
345
346/* TODO add support to mac80211 for vendor-specific rates and modes */
347
348/*
349 * Some of this information is based on Documentation from:
350 *
351 * http://madwifi.org/wiki/ChipsetFeatures/SuperAG
352 *
353 * Modulation for Atheros' eXtended Range - range enhancing extension that is
354 * supposed to double the distance an Atheros client device can keep a
355 * connection with an Atheros access point. This is achieved by increasing
356 * the receiver sensitivity up to, -105dBm, which is about 20dB above what
357 * the 802.11 specifications demand. In addition, new (proprietary) data rates
358 * are introduced: 3, 2, 1, 0.5 and 0.25 MBit/s.
359 *
360 * Please note that can you either use XR or TURBO but you cannot use both,
361 * they are exclusive.
362 *
363 */
364#define MODULATION_XR 0x00000200
365/*
366 * Modulation for Atheros' Turbo G and Turbo A, its supposed to provide a
367 * throughput transmission speed up to 40Mbit/s-60Mbit/s at a 108Mbit/s
368 * signaling rate achieved through the bonding of two 54Mbit/s 802.11g
369 * channels. To use this feature your Access Point must also suport it.
370 * There is also a distinction between "static" and "dynamic" turbo modes:
371 *
372 * - Static: is the dumb version: devices set to this mode stick to it until
373 * the mode is turned off.
374 * - Dynamic: is the intelligent version, the network decides itself if it
375 * is ok to use turbo. As soon as traffic is detected on adjacent channels
376 * (which would get used in turbo mode), or when a non-turbo station joins
377 * the network, turbo mode won't be used until the situation changes again.
378 * Dynamic mode is achieved by Atheros' Adaptive Radio (AR) feature which
379 * monitors the used radio band in order to decide whether turbo mode may
380 * be used or not.
381 *
382 * This article claims Super G sticks to bonding of channels 5 and 6 for
383 * USA:
384 *
385 * http://www.pcworld.com/article/id,113428-page,1/article.html
386 *
387 * The channel bonding seems to be driver specific though. In addition to
388 * deciding what channels will be used, these "Turbo" modes are accomplished
389 * by also enabling the following features:
390 *
391 * - Bursting: allows multiple frames to be sent at once, rather than pausing
392 * after each frame. Bursting is a standards-compliant feature that can be
393 * used with any Access Point.
394 * - Fast frames: increases the amount of information that can be sent per
395 * frame, also resulting in a reduction of transmission overhead. It is a
396 * proprietary feature that needs to be supported by the Access Point.
397 * - Compression: data frames are compressed in real time using a Lempel Ziv
398 * algorithm. This is done transparently. Once this feature is enabled,
399 * compression and decompression takes place inside the chipset, without
400 * putting additional load on the host CPU.
401 *
402 */
403#define MODULATION_TURBO 0x00000080
404
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500405enum ath5k_driver_mode {
406 AR5K_MODE_11A = 0,
407 AR5K_MODE_11A_TURBO = 1,
408 AR5K_MODE_11B = 2,
409 AR5K_MODE_11G = 3,
410 AR5K_MODE_11G_TURBO = 4,
411 AR5K_MODE_XR = 0,
412 AR5K_MODE_MAX = 5
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200413};
414
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400415enum ath5k_ant_mode {
416 AR5K_ANTMODE_DEFAULT = 0, /* default antenna setup */
417 AR5K_ANTMODE_FIXED_A = 1, /* only antenna A is present */
418 AR5K_ANTMODE_FIXED_B = 2, /* only antenna B is present */
419 AR5K_ANTMODE_SINGLE_AP = 3, /* sta locked on a single ap */
420 AR5K_ANTMODE_SECTOR_AP = 4, /* AP with tx antenna set on tx desc */
421 AR5K_ANTMODE_SECTOR_STA = 5, /* STA with tx antenna set on tx desc */
422 AR5K_ANTMODE_DEBUG = 6, /* Debug mode -A -> Rx, B-> Tx- */
423 AR5K_ANTMODE_MAX,
424};
425
Bruno Randolf19fd6e52008-03-05 18:35:23 +0900426
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200427/****************\
428 TX DEFINITIONS
429\****************/
430
431/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300432 * TX Status descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200433 */
434struct ath5k_tx_status {
435 u16 ts_seqnum;
436 u16 ts_tstamp;
437 u8 ts_status;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200438 u8 ts_rate[4];
439 u8 ts_retry[4];
440 u8 ts_final_idx;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200441 s8 ts_rssi;
442 u8 ts_shortretry;
443 u8 ts_longretry;
444 u8 ts_virtcol;
445 u8 ts_antenna;
446};
447
448#define AR5K_TXSTAT_ALTRATE 0x80
449#define AR5K_TXERR_XRETRY 0x01
450#define AR5K_TXERR_FILT 0x02
451#define AR5K_TXERR_FIFO 0x04
452
453/**
454 * enum ath5k_tx_queue - Queue types used to classify tx queues.
455 * @AR5K_TX_QUEUE_INACTIVE: q is unused -- see ath5k_hw_release_tx_queue
456 * @AR5K_TX_QUEUE_DATA: A normal data queue
457 * @AR5K_TX_QUEUE_XR_DATA: An XR-data queue
458 * @AR5K_TX_QUEUE_BEACON: The beacon queue
459 * @AR5K_TX_QUEUE_CAB: The after-beacon queue
460 * @AR5K_TX_QUEUE_UAPSD: Unscheduled Automatic Power Save Delivery queue
461 */
462enum ath5k_tx_queue {
463 AR5K_TX_QUEUE_INACTIVE = 0,
464 AR5K_TX_QUEUE_DATA,
465 AR5K_TX_QUEUE_XR_DATA,
466 AR5K_TX_QUEUE_BEACON,
467 AR5K_TX_QUEUE_CAB,
468 AR5K_TX_QUEUE_UAPSD,
469};
470
471#define AR5K_NUM_TX_QUEUES 10
472#define AR5K_NUM_TX_QUEUES_NOQCU 2
473
474/*
475 * Queue syb-types to classify normal data queues.
476 * These are the 4 Access Categories as defined in
477 * WME spec. 0 is the lowest priority and 4 is the
478 * highest. Normal data that hasn't been classified
479 * goes to the Best Effort AC.
480 */
481enum ath5k_tx_queue_subtype {
482 AR5K_WME_AC_BK = 0, /*Background traffic*/
483 AR5K_WME_AC_BE, /*Best-effort (normal) traffic)*/
484 AR5K_WME_AC_VI, /*Video traffic*/
485 AR5K_WME_AC_VO, /*Voice traffic*/
486};
487
488/*
489 * Queue ID numbers as returned by the hw functions, each number
490 * represents a hw queue. If hw does not support hw queues
491 * (eg 5210) all data goes in one queue. These match
492 * d80211 definitions (net80211/MadWiFi don't use them).
493 */
494enum ath5k_tx_queue_id {
495 AR5K_TX_QUEUE_ID_NOQCU_DATA = 0,
496 AR5K_TX_QUEUE_ID_NOQCU_BEACON = 1,
497 AR5K_TX_QUEUE_ID_DATA_MIN = 0, /*IEEE80211_TX_QUEUE_DATA0*/
498 AR5K_TX_QUEUE_ID_DATA_MAX = 4, /*IEEE80211_TX_QUEUE_DATA4*/
499 AR5K_TX_QUEUE_ID_DATA_SVP = 5, /*IEEE80211_TX_QUEUE_SVP - Spectralink Voice Protocol*/
500 AR5K_TX_QUEUE_ID_CAB = 6, /*IEEE80211_TX_QUEUE_AFTER_BEACON*/
501 AR5K_TX_QUEUE_ID_BEACON = 7, /*IEEE80211_TX_QUEUE_BEACON*/
502 AR5K_TX_QUEUE_ID_UAPSD = 8,
503 AR5K_TX_QUEUE_ID_XR_DATA = 9,
504};
505
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200506/*
507 * Flags to set hw queue's parameters...
508 */
509#define AR5K_TXQ_FLAG_TXOKINT_ENABLE 0x0001 /* Enable TXOK interrupt */
510#define AR5K_TXQ_FLAG_TXERRINT_ENABLE 0x0002 /* Enable TXERR interrupt */
511#define AR5K_TXQ_FLAG_TXEOLINT_ENABLE 0x0004 /* Enable TXEOL interrupt -not used- */
512#define AR5K_TXQ_FLAG_TXDESCINT_ENABLE 0x0008 /* Enable TXDESC interrupt -not used- */
513#define AR5K_TXQ_FLAG_TXURNINT_ENABLE 0x0010 /* Enable TXURN interrupt */
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200514#define AR5K_TXQ_FLAG_CBRORNINT_ENABLE 0x0020 /* Enable CBRORN interrupt */
515#define AR5K_TXQ_FLAG_CBRURNINT_ENABLE 0x0040 /* Enable CBRURN interrupt */
516#define AR5K_TXQ_FLAG_QTRIGINT_ENABLE 0x0080 /* Enable QTRIG interrupt */
517#define AR5K_TXQ_FLAG_TXNOFRMINT_ENABLE 0x0100 /* Enable TXNOFRM interrupt */
518#define AR5K_TXQ_FLAG_BACKOFF_DISABLE 0x0200 /* Disable random post-backoff */
519#define AR5K_TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE 0x0300 /* Enable ready time expiry policy (?)*/
520#define AR5K_TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE 0x0800 /* Enable backoff while bursting */
521#define AR5K_TXQ_FLAG_POST_FR_BKOFF_DIS 0x1000 /* Disable backoff while bursting */
522#define AR5K_TXQ_FLAG_COMPRESSION_ENABLE 0x2000 /* Enable hw compression -not implemented-*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200523
524/*
525 * A struct to hold tx queue's parameters
526 */
527struct ath5k_txq_info {
528 enum ath5k_tx_queue tqi_type;
529 enum ath5k_tx_queue_subtype tqi_subtype;
530 u16 tqi_flags; /* Tx queue flags (see above) */
531 u32 tqi_aifs; /* Arbitrated Interframe Space */
532 s32 tqi_cw_min; /* Minimum Contention Window */
533 s32 tqi_cw_max; /* Maximum Contention Window */
534 u32 tqi_cbr_period; /* Constant bit rate period */
535 u32 tqi_cbr_overflow_limit;
536 u32 tqi_burst_time;
537 u32 tqi_ready_time; /* Not used */
538};
539
540/*
541 * Transmit packet types.
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300542 * used on tx control descriptor
543 * TODO: Use them inside base.c corectly
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200544 */
545enum ath5k_pkt_type {
546 AR5K_PKT_TYPE_NORMAL = 0,
547 AR5K_PKT_TYPE_ATIM = 1,
548 AR5K_PKT_TYPE_PSPOLL = 2,
549 AR5K_PKT_TYPE_BEACON = 3,
550 AR5K_PKT_TYPE_PROBE_RESP = 4,
551 AR5K_PKT_TYPE_PIFS = 5,
552};
553
554/*
555 * TX power and TPC settings
556 */
557#define AR5K_TXPOWER_OFDM(_r, _v) ( \
558 ((0 & 1) << ((_v) + 6)) | \
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200559 (((ah->ah_txpower.txp_rates_power_table[(_r)]) & 0x3f) << (_v)) \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200560)
561
562#define AR5K_TXPOWER_CCK(_r, _v) ( \
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200563 (ah->ah_txpower.txp_rates_power_table[(_r)] & 0x3f) << (_v) \
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200564)
565
566/*
567 * DMA size definitions (2^n+2)
568 */
569enum ath5k_dmasize {
570 AR5K_DMASIZE_4B = 0,
571 AR5K_DMASIZE_8B,
572 AR5K_DMASIZE_16B,
573 AR5K_DMASIZE_32B,
574 AR5K_DMASIZE_64B,
575 AR5K_DMASIZE_128B,
576 AR5K_DMASIZE_256B,
577 AR5K_DMASIZE_512B
578};
579
580
581/****************\
582 RX DEFINITIONS
583\****************/
584
585/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300586 * RX Status descriptor
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200587 */
588struct ath5k_rx_status {
589 u16 rs_datalen;
590 u16 rs_tstamp;
591 u8 rs_status;
592 u8 rs_phyerr;
593 s8 rs_rssi;
594 u8 rs_keyix;
595 u8 rs_rate;
596 u8 rs_antenna;
597 u8 rs_more;
598};
599
600#define AR5K_RXERR_CRC 0x01
601#define AR5K_RXERR_PHY 0x02
602#define AR5K_RXERR_FIFO 0x04
603#define AR5K_RXERR_DECRYPT 0x08
604#define AR5K_RXERR_MIC 0x10
605#define AR5K_RXKEYIX_INVALID ((u8) - 1)
606#define AR5K_TXKEYIX_INVALID ((u32) - 1)
607
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200608
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200609/**************************\
610 BEACON TIMERS DEFINITIONS
611\**************************/
612
613#define AR5K_BEACON_PERIOD 0x0000ffff
614#define AR5K_BEACON_ENA 0x00800000 /*enable beacon xmit*/
615#define AR5K_BEACON_RESET_TSF 0x01000000 /*force a TSF reset*/
616
617#if 0
618/**
619 * struct ath5k_beacon_state - Per-station beacon timer state.
620 * @bs_interval: in TU's, can also include the above flags
621 * @bs_cfp_max_duration: if non-zero hw is setup to coexist with a
622 * Point Coordination Function capable AP
623 */
624struct ath5k_beacon_state {
625 u32 bs_next_beacon;
626 u32 bs_next_dtim;
627 u32 bs_interval;
628 u8 bs_dtim_period;
629 u8 bs_cfp_period;
630 u16 bs_cfp_max_duration;
631 u16 bs_cfp_du_remain;
632 u16 bs_tim_offset;
633 u16 bs_sleep_duration;
634 u16 bs_bmiss_threshold;
635 u32 bs_cfp_next;
636};
637#endif
638
639
640/*
641 * TSF to TU conversion:
642 *
643 * TSF is a 64bit value in usec (microseconds).
Bruno Randolfe535c1a2008-01-18 21:51:40 +0900644 * TU is a 32bit value and defined by IEEE802.11 (page 6) as "A measurement of
645 * time equal to 1024 usec", so it's roughly milliseconds (usec / 1024).
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200646 */
647#define TSF_TO_TU(_tsf) (u32)((_tsf) >> 10)
648
649
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300650/*******************************\
651 GAIN OPTIMIZATION DEFINITIONS
652\*******************************/
653
654enum ath5k_rfgain {
655 AR5K_RFGAIN_INACTIVE = 0,
Nick Kossifidis6f3b4142009-02-09 06:03:41 +0200656 AR5K_RFGAIN_ACTIVE,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300657 AR5K_RFGAIN_READ_REQUESTED,
658 AR5K_RFGAIN_NEED_CHANGE,
659};
660
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300661struct ath5k_gain {
Nick Kossifidis6f3b4142009-02-09 06:03:41 +0200662 u8 g_step_idx;
663 u8 g_current;
664 u8 g_target;
665 u8 g_low;
666 u8 g_high;
667 u8 g_f_corr;
668 u8 g_state;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300669};
670
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200671/********************\
672 COMMON DEFINITIONS
673\********************/
674
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200675#define AR5K_SLOT_TIME_9 396
676#define AR5K_SLOT_TIME_20 880
677#define AR5K_SLOT_TIME_MAX 0xffff
678
679/* channel_flags */
680#define CHANNEL_CW_INT 0x0008 /* Contention Window interference detected */
681#define CHANNEL_TURBO 0x0010 /* Turbo Channel */
682#define CHANNEL_CCK 0x0020 /* CCK channel */
683#define CHANNEL_OFDM 0x0040 /* OFDM channel */
684#define CHANNEL_2GHZ 0x0080 /* 2GHz channel. */
685#define CHANNEL_5GHZ 0x0100 /* 5GHz channel */
686#define CHANNEL_PASSIVE 0x0200 /* Only passive scan allowed */
687#define CHANNEL_DYN 0x0400 /* Dynamic CCK-OFDM channel (for g operation) */
688#define CHANNEL_XR 0x0800 /* XR channel */
689
690#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
691#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
692#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
693#define CHANNEL_T (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
694#define CHANNEL_TG (CHANNEL_2GHZ|CHANNEL_OFDM|CHANNEL_TURBO)
695#define CHANNEL_108A CHANNEL_T
696#define CHANNEL_108G CHANNEL_TG
697#define CHANNEL_X (CHANNEL_5GHZ|CHANNEL_OFDM|CHANNEL_XR)
698
699#define CHANNEL_ALL (CHANNEL_OFDM|CHANNEL_CCK|CHANNEL_2GHZ|CHANNEL_5GHZ| \
700 CHANNEL_TURBO)
701
702#define CHANNEL_ALL_NOTURBO (CHANNEL_ALL & ~CHANNEL_TURBO)
703#define CHANNEL_MODES CHANNEL_ALL
704
705/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300706 * Used internaly for reset_tx_queue).
707 * Also see struct struct ieee80211_channel.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200708 */
Bob Copeland46026e82009-06-10 22:22:20 -0400709#define IS_CHAN_XR(_c) ((_c->hw_value & CHANNEL_XR) != 0)
710#define IS_CHAN_B(_c) ((_c->hw_value & CHANNEL_B) != 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200711
712/*
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300713 * The following structure is used to map 2GHz channels to
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200714 * 5GHz Atheros channels.
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300715 * TODO: Clean up
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200716 */
717struct ath5k_athchan_2ghz {
718 u32 a2_flags;
719 u16 a2_athchan;
720};
721
Bruno Randolf63266a62008-07-30 17:12:58 +0200722
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300723/******************\
724 RATE DEFINITIONS
725\******************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200726
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200727/**
Bruno Randolf63266a62008-07-30 17:12:58 +0200728 * Seems the ar5xxx harware supports up to 32 rates, indexed by 1-32.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200729 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200730 * The rate code is used to get the RX rate or set the TX rate on the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200731 * hardware descriptors. It is also used for internal modulation control
732 * and settings.
733 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200734 * This is the hardware rate map we are aware of:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200735 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200736 * rate_code 0x01 0x02 0x03 0x04 0x05 0x06 0x07 0x08
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200737 * rate_kbps 3000 1000 ? ? ? 2000 500 48000
738 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200739 * rate_code 0x09 0x0A 0x0B 0x0C 0x0D 0x0E 0x0F 0x10
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200740 * rate_kbps 24000 12000 6000 54000 36000 18000 9000 ?
741 *
742 * rate_code 17 18 19 20 21 22 23 24
743 * rate_kbps ? ? ? ? ? ? ? 11000
744 *
745 * rate_code 25 26 27 28 29 30 31 32
Bruno Randolf63266a62008-07-30 17:12:58 +0200746 * rate_kbps 5500 2000 1000 11000S 5500S 2000S ? ?
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200747 *
Bruno Randolf63266a62008-07-30 17:12:58 +0200748 * "S" indicates CCK rates with short preamble.
749 *
750 * AR5211 has different rate codes for CCK (802.11B) rates. It only uses the
751 * lowest 4 bits, so they are the same as below with a 0xF mask.
752 * (0xB, 0xA, 0x9 and 0x8 for 1M, 2M, 5.5M and 11M).
753 * We handle this in ath5k_setup_bands().
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200754 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200755#define AR5K_MAX_RATES 32
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200756
Bruno Randolf63266a62008-07-30 17:12:58 +0200757/* B */
758#define ATH5K_RATE_CODE_1M 0x1B
759#define ATH5K_RATE_CODE_2M 0x1A
760#define ATH5K_RATE_CODE_5_5M 0x19
761#define ATH5K_RATE_CODE_11M 0x18
762/* A and G */
763#define ATH5K_RATE_CODE_6M 0x0B
764#define ATH5K_RATE_CODE_9M 0x0F
765#define ATH5K_RATE_CODE_12M 0x0A
766#define ATH5K_RATE_CODE_18M 0x0E
767#define ATH5K_RATE_CODE_24M 0x09
768#define ATH5K_RATE_CODE_36M 0x0D
769#define ATH5K_RATE_CODE_48M 0x08
770#define ATH5K_RATE_CODE_54M 0x0C
771/* XR */
772#define ATH5K_RATE_CODE_XR_500K 0x07
773#define ATH5K_RATE_CODE_XR_1M 0x02
774#define ATH5K_RATE_CODE_XR_2M 0x06
775#define ATH5K_RATE_CODE_XR_3M 0x01
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200776
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300777/* adding this flag to rate_code enables short preamble */
778#define AR5K_SET_SHORT_PREAMBLE 0x04
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200779
780/*
781 * Crypto definitions
782 */
783
784#define AR5K_KEYCACHE_SIZE 8
785
786/***********************\
787 HW RELATED DEFINITIONS
788\***********************/
789
790/*
791 * Misc definitions
792 */
793#define AR5K_RSSI_EP_MULTIPLIER (1<<7)
794
795#define AR5K_ASSERT_ENTRY(_e, _s) do { \
796 if (_e >= _s) \
797 return (false); \
798} while (0)
799
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200800/*
801 * Hardware interrupt abstraction
802 */
803
804/**
805 * enum ath5k_int - Hardware interrupt masks helpers
806 *
807 * @AR5K_INT_RX: mask to identify received frame interrupts, of type
808 * AR5K_ISR_RXOK or AR5K_ISR_RXERR
809 * @AR5K_INT_RXDESC: Request RX descriptor/Read RX descriptor (?)
810 * @AR5K_INT_RXNOFRM: No frame received (?)
811 * @AR5K_INT_RXEOL: received End Of List for VEOL (Virtual End Of List). The
812 * Queue Control Unit (QCU) signals an EOL interrupt only if a descriptor's
813 * LinkPtr is NULL. For more details, refer to:
814 * http://www.freepatentsonline.com/20030225739.html
815 * @AR5K_INT_RXORN: Indicates we got RX overrun (eg. no more descriptors).
816 * Note that Rx overrun is not always fatal, on some chips we can continue
817 * operation without reseting the card, that's why int_fatal is not
818 * common for all chips.
819 * @AR5K_INT_TX: mask to identify received frame interrupts, of type
820 * AR5K_ISR_TXOK or AR5K_ISR_TXERR
821 * @AR5K_INT_TXDESC: Request TX descriptor/Read TX status descriptor (?)
822 * @AR5K_INT_TXURN: received when we should increase the TX trigger threshold
823 * We currently do increments on interrupt by
824 * (AR5K_TUNE_MAX_TX_FIFO_THRES - current_trigger_level) / 2
825 * @AR5K_INT_MIB: Indicates the Management Information Base counters should be
826 * checked. We should do this with ath5k_hw_update_mib_counters() but
827 * it seems we should also then do some noise immunity work.
828 * @AR5K_INT_RXPHY: RX PHY Error
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200829 * @AR5K_INT_RXKCM: RX Key cache miss
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200830 * @AR5K_INT_SWBA: SoftWare Beacon Alert - indicates its time to send a
831 * beacon that must be handled in software. The alternative is if you
832 * have VEOL support, in that case you let the hardware deal with things.
833 * @AR5K_INT_BMISS: If in STA mode this indicates we have stopped seeing
834 * beacons from the AP have associated with, we should probably try to
835 * reassociate. When in IBSS mode this might mean we have not received
836 * any beacons from any local stations. Note that every station in an
837 * IBSS schedules to send beacons at the Target Beacon Transmission Time
838 * (TBTT) with a random backoff.
839 * @AR5K_INT_BNR: Beacon Not Ready interrupt - ??
840 * @AR5K_INT_GPIO: GPIO interrupt is used for RF Kill, disabled for now
841 * until properly handled
842 * @AR5K_INT_FATAL: Fatal errors were encountered, typically caused by DMA
843 * errors. These types of errors we can enable seem to be of type
844 * AR5K_SIMR2_MCABT, AR5K_SIMR2_SSERR and AR5K_SIMR2_DPERR.
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200845 * @AR5K_INT_GLOBAL: Used to clear and set the IER
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200846 * @AR5K_INT_NOCARD: signals the card has been removed
847 * @AR5K_INT_COMMON: common interrupts shared amogst MACs with the same
848 * bit value
849 *
850 * These are mapped to take advantage of some common bits
851 * between the MACs, to be able to set intr properties
852 * easier. Some of them are not used yet inside hw.c. Most map
853 * to the respective hw interrupt value as they are common amogst different
854 * MACs.
855 */
856enum ath5k_int {
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200857 AR5K_INT_RXOK = 0x00000001,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200858 AR5K_INT_RXDESC = 0x00000002,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200859 AR5K_INT_RXERR = 0x00000004,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200860 AR5K_INT_RXNOFRM = 0x00000008,
861 AR5K_INT_RXEOL = 0x00000010,
862 AR5K_INT_RXORN = 0x00000020,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200863 AR5K_INT_TXOK = 0x00000040,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200864 AR5K_INT_TXDESC = 0x00000080,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200865 AR5K_INT_TXERR = 0x00000100,
866 AR5K_INT_TXNOFRM = 0x00000200,
867 AR5K_INT_TXEOL = 0x00000400,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200868 AR5K_INT_TXURN = 0x00000800,
869 AR5K_INT_MIB = 0x00001000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200870 AR5K_INT_SWI = 0x00002000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200871 AR5K_INT_RXPHY = 0x00004000,
872 AR5K_INT_RXKCM = 0x00008000,
873 AR5K_INT_SWBA = 0x00010000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200874 AR5K_INT_BRSSI = 0x00020000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200875 AR5K_INT_BMISS = 0x00040000,
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200876 AR5K_INT_FATAL = 0x00080000, /* Non common */
877 AR5K_INT_BNR = 0x00100000, /* Non common */
878 AR5K_INT_TIM = 0x00200000, /* Non common */
879 AR5K_INT_DTIM = 0x00400000, /* Non common */
880 AR5K_INT_DTIM_SYNC = 0x00800000, /* Non common */
881 AR5K_INT_GPIO = 0x01000000,
882 AR5K_INT_BCN_TIMEOUT = 0x02000000, /* Non common */
883 AR5K_INT_CAB_TIMEOUT = 0x04000000, /* Non common */
884 AR5K_INT_RX_DOPPLER = 0x08000000, /* Non common */
885 AR5K_INT_QCBRORN = 0x10000000, /* Non common */
886 AR5K_INT_QCBRURN = 0x20000000, /* Non common */
887 AR5K_INT_QTRIG = 0x40000000, /* Non common */
888 AR5K_INT_GLOBAL = 0x80000000,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200889
Nick Kossifidis4c674c62008-10-26 20:40:25 +0200890 AR5K_INT_COMMON = AR5K_INT_RXOK
891 | AR5K_INT_RXDESC
892 | AR5K_INT_RXERR
893 | AR5K_INT_RXNOFRM
894 | AR5K_INT_RXEOL
895 | AR5K_INT_RXORN
896 | AR5K_INT_TXOK
897 | AR5K_INT_TXDESC
898 | AR5K_INT_TXERR
899 | AR5K_INT_TXNOFRM
900 | AR5K_INT_TXEOL
901 | AR5K_INT_TXURN
902 | AR5K_INT_MIB
903 | AR5K_INT_SWI
904 | AR5K_INT_RXPHY
905 | AR5K_INT_RXKCM
906 | AR5K_INT_SWBA
907 | AR5K_INT_BRSSI
908 | AR5K_INT_BMISS
909 | AR5K_INT_GPIO
910 | AR5K_INT_GLOBAL,
911
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200912 AR5K_INT_NOCARD = 0xffffffff
913};
914
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300915/* Software interrupts used for calibration */
916enum ath5k_software_interrupt {
917 AR5K_SWI_FULL_CALIBRATION = 0x01,
918 AR5K_SWI_SHORT_CALIBRATION = 0x02,
919};
920
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200921/*
922 * Power management
923 */
924enum ath5k_power_mode {
925 AR5K_PM_UNDEFINED = 0,
926 AR5K_PM_AUTO,
927 AR5K_PM_AWAKE,
928 AR5K_PM_FULL_SLEEP,
929 AR5K_PM_NETWORK_SLEEP,
930};
931
932/*
933 * These match net80211 definitions (not used in
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300934 * mac80211).
935 * TODO: Clean this up
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200936 */
937#define AR5K_LED_INIT 0 /*IEEE80211_S_INIT*/
938#define AR5K_LED_SCAN 1 /*IEEE80211_S_SCAN*/
939#define AR5K_LED_AUTH 2 /*IEEE80211_S_AUTH*/
940#define AR5K_LED_ASSOC 3 /*IEEE80211_S_ASSOC*/
941#define AR5K_LED_RUN 4 /*IEEE80211_S_RUN*/
942
943/* GPIO-controlled software LED */
944#define AR5K_SOFTLED_PIN 0
945#define AR5K_SOFTLED_ON 0
946#define AR5K_SOFTLED_OFF 1
947
948/*
949 * Chipset capabilities -see ath5k_hw_get_capability-
950 * get_capability function is not yet fully implemented
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300951 * in ath5k so most of these don't work yet...
952 * TODO: Implement these & merge with _TUNE_ stuff above
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200953 */
954enum ath5k_capability_type {
955 AR5K_CAP_REG_DMN = 0, /* Used to get current reg. domain id */
956 AR5K_CAP_TKIP_MIC = 2, /* Can handle TKIP MIC in hardware */
957 AR5K_CAP_TKIP_SPLIT = 3, /* TKIP uses split keys */
958 AR5K_CAP_PHYCOUNTERS = 4, /* PHY error counters */
959 AR5K_CAP_DIVERSITY = 5, /* Supports fast diversity */
960 AR5K_CAP_NUM_TXQUEUES = 6, /* Used to get max number of hw txqueues */
961 AR5K_CAP_VEOL = 7, /* Supports virtual EOL */
962 AR5K_CAP_COMPRESSION = 8, /* Supports compression */
963 AR5K_CAP_BURST = 9, /* Supports packet bursting */
964 AR5K_CAP_FASTFRAME = 10, /* Supports fast frames */
965 AR5K_CAP_TXPOW = 11, /* Used to get global tx power limit */
966 AR5K_CAP_TPC = 12, /* Can do per-packet tx power control (needed for 802.11a) */
967 AR5K_CAP_BSSIDMASK = 13, /* Supports bssid mask */
968 AR5K_CAP_MCAST_KEYSRCH = 14, /* Supports multicast key search */
969 AR5K_CAP_TSF_ADJUST = 15, /* Supports beacon tsf adjust */
970 AR5K_CAP_XR = 16, /* Supports XR mode */
971 AR5K_CAP_WME_TKIPMIC = 17, /* Supports TKIP MIC when using WMM */
972 AR5K_CAP_CHAN_HALFRATE = 18, /* Supports half rate channels */
973 AR5K_CAP_CHAN_QUARTERRATE = 19, /* Supports quarter rate channels */
974 AR5K_CAP_RFSILENT = 20, /* Supports RFsilent */
975};
976
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500977
978/* XXX: we *may* move cap_range stuff to struct wiphy */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200979struct ath5k_capabilities {
980 /*
981 * Supported PHY modes
982 * (ie. CHANNEL_A, CHANNEL_B, ...)
983 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500984 DECLARE_BITMAP(cap_mode, AR5K_MODE_MAX);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200985
986 /*
987 * Frequency range (without regulation restrictions)
988 */
989 struct {
990 u16 range_2ghz_min;
991 u16 range_2ghz_max;
992 u16 range_5ghz_min;
993 u16 range_5ghz_max;
994 } cap_range;
995
996 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200997 * Values stored in the EEPROM (some of them...)
998 */
999 struct ath5k_eeprom_info cap_eeprom;
1000
1001 /*
1002 * Queue information
1003 */
1004 struct {
1005 u8 q_tx_num;
1006 } cap_queues;
1007};
1008
1009
1010/***************************************\
1011 HARDWARE ABSTRACTION LAYER STRUCTURE
1012\***************************************/
1013
1014/*
1015 * Misc defines
1016 */
1017
1018#define AR5K_MAX_GPIO 10
1019#define AR5K_MAX_RF_BANKS 8
1020
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001021/* TODO: Clean up and merge with ath5k_softc */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001022struct ath5k_hw {
1023 u32 ah_magic;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001024 struct ath_common common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001025
1026 struct ath5k_softc *ah_sc;
1027 void __iomem *ah_iobase;
1028
1029 enum ath5k_int ah_imr;
1030
Johannes Berg05c914f2008-09-11 00:01:58 +02001031 enum nl80211_iftype ah_op_mode;
Bob Copeland46026e82009-06-10 22:22:20 -04001032 struct ieee80211_channel *ah_current_channel;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001033 bool ah_turbo;
1034 bool ah_calibration;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001035 bool ah_single_chip;
Bob Copeland1c818742009-08-24 23:00:33 -04001036 bool ah_aes_support;
Bob Copelandf6504702008-11-26 16:17:25 -05001037 bool ah_combined_mic;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001038
Bob Copeland46026e82009-06-10 22:22:20 -04001039 enum ath5k_version ah_version;
1040 enum ath5k_radio ah_radio;
1041 u32 ah_phy;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001042 u32 ah_mac_srev;
1043 u16 ah_mac_version;
1044 u16 ah_mac_revision;
1045 u16 ah_phy_revision;
1046 u16 ah_radio_5ghz_revision;
1047 u16 ah_radio_2ghz_revision;
1048
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001049#define ah_modes ah_capabilities.cap_mode
1050#define ah_ee_version ah_capabilities.cap_eeprom.ee_version
1051
1052 u32 ah_atim_window;
1053 u32 ah_aifs;
1054 u32 ah_cw_min;
1055 u32 ah_cw_max;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001056 u32 ah_limit_tx_retries;
1057
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001058 /* Antenna Control */
1059 u32 ah_ant_ctl[AR5K_EEPROM_N_MODES][AR5K_ANT_MAX];
1060 u8 ah_ant_mode;
1061 u8 ah_tx_ant;
1062 u8 ah_def_ant;
Bob Copeland46026e82009-06-10 22:22:20 -04001063 bool ah_software_retry;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001064
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001065 int ah_gpio_npins;
1066
1067 struct ath5k_capabilities ah_capabilities;
1068
1069 struct ath5k_txq_info ah_txq[AR5K_NUM_TX_QUEUES];
1070 u32 ah_txq_status;
1071 u32 ah_txq_imr_txok;
1072 u32 ah_txq_imr_txerr;
1073 u32 ah_txq_imr_txurn;
1074 u32 ah_txq_imr_txdesc;
1075 u32 ah_txq_imr_txeol;
Nick Kossifidis4c674c62008-10-26 20:40:25 +02001076 u32 ah_txq_imr_cbrorn;
1077 u32 ah_txq_imr_cbrurn;
1078 u32 ah_txq_imr_qtrig;
1079 u32 ah_txq_imr_nofrm;
1080 u32 ah_txq_isr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001081 u32 *ah_rf_banks;
1082 size_t ah_rf_banks_size;
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001083 size_t ah_rf_regs_count;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001084 struct ath5k_gain ah_gain;
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001085 u8 ah_offset[AR5K_MAX_RF_BANKS];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001086
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001087
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001088 struct {
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001089 /* Temporary tables used for interpolation */
1090 u8 tmpL[AR5K_EEPROM_N_PD_GAINS]
1091 [AR5K_EEPROM_POWER_TABLE_SIZE];
1092 u8 tmpR[AR5K_EEPROM_N_PD_GAINS]
1093 [AR5K_EEPROM_POWER_TABLE_SIZE];
1094 u8 txp_pd_table[AR5K_EEPROM_POWER_TABLE_SIZE * 2];
1095 u16 txp_rates_power_table[AR5K_MAX_RATES];
1096 u8 txp_min_idx;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001097 bool txp_tpc;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001098 /* Values in 0.25dB units */
1099 s16 txp_min_pwr;
1100 s16 txp_max_pwr;
Nick Kossifidisa0823812009-04-30 15:55:44 -04001101 /* Values in 0.5dB units */
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001102 s16 txp_offset;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001103 s16 txp_ofdm;
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001104 s16 txp_cck_ofdm_gainf_delta;
Nick Kossifidisa0823812009-04-30 15:55:44 -04001105 /* Value in dB units */
1106 s16 txp_cck_ofdm_pwr_delta;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001107 } ah_txpower;
1108
1109 struct {
1110 bool r_enabled;
1111 int r_last_alert;
1112 struct ieee80211_channel r_last_channel;
1113 } ah_radar;
1114
1115 /* noise floor from last periodic calibration */
1116 s32 ah_noise_floor;
1117
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001118 /* Calibration timestamp */
1119 unsigned long ah_cal_tstamp;
1120
1121 /* Calibration interval (secs) */
1122 u8 ah_cal_intval;
1123
1124 /* Software interrupt mask */
1125 u8 ah_swi_mask;
1126
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001127 /*
1128 * Function pointers
1129 */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001130 int (*ah_setup_rx_desc)(struct ath5k_hw *ah, struct ath5k_desc *desc,
1131 u32 size, unsigned int flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001132 int (*ah_setup_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1133 unsigned int, unsigned int, enum ath5k_pkt_type, unsigned int,
1134 unsigned int, unsigned int, unsigned int, unsigned int,
1135 unsigned int, unsigned int, unsigned int);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001136 int (*ah_setup_mrr_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001137 unsigned int, unsigned int, unsigned int, unsigned int,
1138 unsigned int, unsigned int);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001139 int (*ah_proc_tx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1140 struct ath5k_tx_status *);
1141 int (*ah_proc_rx_desc)(struct ath5k_hw *, struct ath5k_desc *,
1142 struct ath5k_rx_status *);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001143};
1144
1145/*
1146 * Prototypes
1147 */
1148
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001149/* Attach/Detach Functions */
Pavel Roskin97a81f52009-08-26 22:30:09 -04001150extern struct ath5k_hw *ath5k_hw_attach(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001151extern void ath5k_hw_detach(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001152
Bob Copeland0ed45482009-03-08 00:10:20 -05001153/* LED functions */
1154extern int ath5k_init_leds(struct ath5k_softc *sc);
1155extern void ath5k_led_enable(struct ath5k_softc *sc);
1156extern void ath5k_led_off(struct ath5k_softc *sc);
1157extern void ath5k_unregister_leds(struct ath5k_softc *sc);
1158
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001159/* Reset Functions */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001160extern int ath5k_hw_nic_wakeup(struct ath5k_hw *ah, int flags, bool initial);
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03001161extern int ath5k_hw_on_hold(struct ath5k_hw *ah);
Johannes Berg05c914f2008-09-11 00:01:58 +02001162extern int ath5k_hw_reset(struct ath5k_hw *ah, enum nl80211_iftype op_mode, struct ieee80211_channel *channel, bool change_channel);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001163/* Power management functions */
1164extern int ath5k_hw_set_power(struct ath5k_hw *ah, enum ath5k_power_mode mode, bool set_chip, u16 sleep_duration);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001165
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001166/* DMA Related Functions */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001167extern void ath5k_hw_start_rx_dma(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001168extern int ath5k_hw_stop_rx_dma(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001169extern u32 ath5k_hw_get_rxdp(struct ath5k_hw *ah);
1170extern void ath5k_hw_set_rxdp(struct ath5k_hw *ah, u32 phys_addr);
1171extern int ath5k_hw_start_tx_dma(struct ath5k_hw *ah, unsigned int queue);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001172extern int ath5k_hw_stop_tx_dma(struct ath5k_hw *ah, unsigned int queue);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001173extern u32 ath5k_hw_get_txdp(struct ath5k_hw *ah, unsigned int queue);
1174extern int ath5k_hw_set_txdp(struct ath5k_hw *ah, unsigned int queue,
1175 u32 phys_addr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001176extern int ath5k_hw_update_tx_triglevel(struct ath5k_hw *ah, bool increase);
1177/* Interrupt handling */
1178extern bool ath5k_hw_is_intr_pending(struct ath5k_hw *ah);
1179extern int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001180extern enum ath5k_int ath5k_hw_set_imr(struct ath5k_hw *ah, enum
1181ath5k_int new_mask);
Nick Kossifidis194828a2008-04-16 18:49:02 +03001182extern void ath5k_hw_update_mib_counters(struct ath5k_hw *ah, struct ieee80211_low_level_stats *stats);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001183
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001184/* EEPROM access functions */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001185extern int ath5k_eeprom_init(struct ath5k_hw *ah);
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001186extern void ath5k_eeprom_detach(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001187extern int ath5k_eeprom_read_mac(struct ath5k_hw *ah, u8 *mac);
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001188extern bool ath5k_eeprom_is_hb63(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001189
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001190/* Protocol Control Unit Functions */
1191extern int ath5k_hw_set_opmode(struct ath5k_hw *ah);
1192/* BSSID Functions */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001193extern int ath5k_hw_set_lladdr(struct ath5k_hw *ah, const u8 *mac);
1194extern void ath5k_hw_set_associd(struct ath5k_hw *ah, const u8 *bssid, u16 assoc_id);
1195extern int ath5k_hw_set_bssid_mask(struct ath5k_hw *ah, const u8 *mask);
1196/* Receive start/stop functions */
1197extern void ath5k_hw_start_rx_pcu(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001198extern void ath5k_hw_stop_rx_pcu(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001199/* RX Filter functions */
1200extern void ath5k_hw_set_mcast_filter(struct ath5k_hw *ah, u32 filter0, u32 filter1);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001201extern int ath5k_hw_set_mcast_filter_idx(struct ath5k_hw *ah, u32 index);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001202extern int ath5k_hw_clear_mcast_filter_idx(struct ath5k_hw *ah, u32 index);
1203extern u32 ath5k_hw_get_rx_filter(struct ath5k_hw *ah);
1204extern void ath5k_hw_set_rx_filter(struct ath5k_hw *ah, u32 filter);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001205/* Beacon control functions */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001206extern u32 ath5k_hw_get_tsf32(struct ath5k_hw *ah);
1207extern u64 ath5k_hw_get_tsf64(struct ath5k_hw *ah);
Alina Friedrichsen8cab7582009-01-23 05:39:13 +01001208extern void ath5k_hw_set_tsf64(struct ath5k_hw *ah, u64 tsf64);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001209extern void ath5k_hw_reset_tsf(struct ath5k_hw *ah);
1210extern void ath5k_hw_init_beacon(struct ath5k_hw *ah, u32 next_beacon, u32 interval);
1211#if 0
1212extern int ath5k_hw_set_beacon_timers(struct ath5k_hw *ah, const struct ath5k_beacon_state *state);
1213extern void ath5k_hw_reset_beacon(struct ath5k_hw *ah);
1214extern int ath5k_hw_beaconq_finish(struct ath5k_hw *ah, unsigned long phys_addr);
1215#endif
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001216/* ACK bit rate */
1217void ath5k_hw_set_ack_bitrate_high(struct ath5k_hw *ah, bool high);
1218/* ACK/CTS Timeouts */
1219extern int ath5k_hw_set_ack_timeout(struct ath5k_hw *ah, unsigned int timeout);
1220extern unsigned int ath5k_hw_get_ack_timeout(struct ath5k_hw *ah);
1221extern int ath5k_hw_set_cts_timeout(struct ath5k_hw *ah, unsigned int timeout);
1222extern unsigned int ath5k_hw_get_cts_timeout(struct ath5k_hw *ah);
1223/* Key table (WEP) functions */
1224extern int ath5k_hw_reset_key(struct ath5k_hw *ah, u16 entry);
1225extern int ath5k_hw_is_key_valid(struct ath5k_hw *ah, u16 entry);
1226extern int ath5k_hw_set_key(struct ath5k_hw *ah, u16 entry, const struct ieee80211_key_conf *key, const u8 *mac);
1227extern int ath5k_hw_set_key_lladdr(struct ath5k_hw *ah, u16 entry, const u8 *mac);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001228
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001229/* Queue Control Unit, DFS Control Unit Functions */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001230extern int ath5k_hw_get_tx_queueprops(struct ath5k_hw *ah, int queue, struct ath5k_txq_info *queue_info);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001231extern int ath5k_hw_set_tx_queueprops(struct ath5k_hw *ah, int queue,
1232 const struct ath5k_txq_info *queue_info);
1233extern int ath5k_hw_setup_tx_queue(struct ath5k_hw *ah,
1234 enum ath5k_tx_queue queue_type,
1235 struct ath5k_txq_info *queue_info);
1236extern u32 ath5k_hw_num_tx_pending(struct ath5k_hw *ah, unsigned int queue);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001237extern void ath5k_hw_release_tx_queue(struct ath5k_hw *ah, unsigned int queue);
1238extern int ath5k_hw_reset_tx_queue(struct ath5k_hw *ah, unsigned int queue);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001239extern unsigned int ath5k_hw_get_slot_time(struct ath5k_hw *ah);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001240extern int ath5k_hw_set_slot_time(struct ath5k_hw *ah, unsigned int slot_time);
1241
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001242/* Hardware Descriptor Functions */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001243extern int ath5k_hw_init_desc_functions(struct ath5k_hw *ah);
1244
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001245/* GPIO Functions */
1246extern void ath5k_hw_set_ledstate(struct ath5k_hw *ah, unsigned int state);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001247extern int ath5k_hw_set_gpio_input(struct ath5k_hw *ah, u32 gpio);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001248extern int ath5k_hw_set_gpio_output(struct ath5k_hw *ah, u32 gpio);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001249extern u32 ath5k_hw_get_gpio(struct ath5k_hw *ah, u32 gpio);
1250extern int ath5k_hw_set_gpio(struct ath5k_hw *ah, u32 gpio, u32 val);
1251extern void ath5k_hw_set_gpio_intr(struct ath5k_hw *ah, unsigned int gpio, u32 interrupt_level);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001252
Tobias Doerffele6a3b612009-06-09 17:33:27 +02001253/* rfkill Functions */
Tobias Doerffele6a3b612009-06-09 17:33:27 +02001254extern void ath5k_rfkill_hw_start(struct ath5k_hw *ah);
1255extern void ath5k_rfkill_hw_stop(struct ath5k_hw *ah);
Tobias Doerffele6a3b612009-06-09 17:33:27 +02001256
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001257/* Misc functions */
1258int ath5k_hw_set_capabilities(struct ath5k_hw *ah);
1259extern int ath5k_hw_get_capability(struct ath5k_hw *ah, enum ath5k_capability_type cap_type, u32 capability, u32 *result);
1260extern int ath5k_hw_enable_pspoll(struct ath5k_hw *ah, u8 *bssid, u16 assoc_id);
1261extern int ath5k_hw_disable_pspoll(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001262
1263/* Initial register settings functions */
1264extern int ath5k_hw_write_initvals(struct ath5k_hw *ah, u8 mode, bool change_channel);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001265
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001266/* Initialize RF */
Nick Kossifidis8892e4e2009-02-09 06:06:34 +02001267extern int ath5k_hw_rfregs_init(struct ath5k_hw *ah,
1268 struct ieee80211_channel *channel,
1269 unsigned int mode);
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02001270extern int ath5k_hw_rfgain_init(struct ath5k_hw *ah, unsigned int freq);
1271extern enum ath5k_rfgain ath5k_hw_gainf_calibrate(struct ath5k_hw *ah);
1272extern int ath5k_hw_rfgain_opt_init(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001273/* PHY/RF channel functions */
1274extern bool ath5k_channel_ok(struct ath5k_hw *ah, u16 freq, unsigned int flags);
1275extern int ath5k_hw_channel(struct ath5k_hw *ah, struct ieee80211_channel *channel);
1276/* PHY calibration */
1277extern int ath5k_hw_phy_calibrate(struct ath5k_hw *ah, struct ieee80211_channel *channel);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001278extern int ath5k_hw_noise_floor_calibration(struct ath5k_hw *ah, short freq);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03001279extern void ath5k_hw_calibration_poll(struct ath5k_hw *ah);
Nick Kossifidis57e6c562009-04-30 15:55:50 -04001280/* Spur mitigation */
1281bool ath5k_hw_chan_has_spur_noise(struct ath5k_hw *ah,
1282 struct ieee80211_channel *channel);
1283void ath5k_hw_set_spur_mitigation_filter(struct ath5k_hw *ah,
1284 struct ieee80211_channel *channel);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001285/* Misc PHY functions */
1286extern u16 ath5k_hw_radio_revision(struct ath5k_hw *ah, unsigned int chan);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001287extern int ath5k_hw_phy_disable(struct ath5k_hw *ah);
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001288/* Antenna control */
1289extern void ath5k_hw_set_antenna_mode(struct ath5k_hw *ah, u8 ant_mode);
1290extern void ath5k_hw_set_def_antenna(struct ath5k_hw *ah, u8 ant);
1291extern unsigned int ath5k_hw_get_def_antenna(struct ath5k_hw *ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001292/* TX power setup */
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001293extern int ath5k_hw_txpower(struct ath5k_hw *ah, struct ieee80211_channel *channel, u8 ee_mode, u8 txpower);
Nick Kossifidisa0823812009-04-30 15:55:44 -04001294extern int ath5k_hw_set_txpower_limit(struct ath5k_hw *ah, u8 txpower);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001295
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001296/*
1297 * Functions used internaly
1298 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001299
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001300/*
1301 * Translate usec to hw clock units
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001302 * TODO: Half/quarter rate
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001303 */
1304static inline unsigned int ath5k_hw_htoclock(unsigned int usec, bool turbo)
1305{
1306 return turbo ? (usec * 80) : (usec * 40);
1307}
1308
1309/*
1310 * Translate hw clock units to usec
Nick Kossifidise8f055f2009-02-09 06:12:58 +02001311 * TODO: Half/quarter rate
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001312 */
1313static inline unsigned int ath5k_hw_clocktoh(unsigned int clock, bool turbo)
1314{
1315 return turbo ? (clock / 80) : (clock / 40);
1316}
1317
1318/*
1319 * Read from a register
1320 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001321static inline u32 ath5k_hw_reg_read(struct ath5k_hw *ah, u16 reg)
1322{
1323 return ioread32(ah->ah_iobase + reg);
1324}
1325
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001326/*
1327 * Write to a register
1328 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001329static inline void ath5k_hw_reg_write(struct ath5k_hw *ah, u32 val, u16 reg)
1330{
1331 iowrite32(val, ah->ah_iobase + reg);
1332}
1333
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001334#if defined(_ATH5K_RESET) || defined(_ATH5K_PHY)
1335/*
1336 * Check if a register write has been completed
1337 */
1338static int ath5k_hw_register_timeout(struct ath5k_hw *ah, u32 reg, u32 flag,
1339 u32 val, bool is_set)
1340{
1341 int i;
1342 u32 data;
1343
1344 for (i = AR5K_TUNE_REGISTER_TIMEOUT; i > 0; i--) {
1345 data = ath5k_hw_reg_read(ah, reg);
1346 if (is_set && (data & flag))
1347 break;
1348 else if ((data & flag) == val)
1349 break;
1350 udelay(15);
1351 }
1352
1353 return (i <= 0) ? -EAGAIN : 0;
1354}
1355#endif
1356
1357static inline u32 ath5k_hw_bitswap(u32 val, unsigned int bits)
1358{
1359 u32 retval = 0, bit, i;
1360
1361 for (i = 0; i < bits; i++) {
1362 bit = (val >> i) & 1;
1363 retval = (retval << 1) | bit;
1364 }
1365
1366 return retval;
1367}
1368
Bob Copelandfd6effc2008-12-18 23:23:05 -05001369static inline int ath5k_pad_size(int hdrlen)
1370{
1371 return (hdrlen < 24) ? 0 : hdrlen & 3;
1372}
1373
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001374#endif