blob: 1a1f97f3ca6955917cd3e346f173cef298f32131 [file] [log] [blame]
Paul Walmsley543d9372008-03-18 10:22:06 +02001/*
2 * linux/arch/arm/mach-omap2/clock.c
3 *
Tony Lindgrena16e9702008-03-18 11:56:39 +02004 * Copyright (C) 2005-2008 Texas Instruments, Inc.
Paul Walmsley8c349742010-02-22 22:09:24 -07005 * Copyright (C) 2004-2010 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
7 * Contacts:
Paul Walmsley543d9372008-03-18 10:22:06 +02008 * Richard Woodruff <r-woodruff2@ti.com>
Paul Walmsley543d9372008-03-18 10:22:06 +02009 * Paul Walmsley
10 *
Paul Walmsley543d9372008-03-18 10:22:06 +020011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15#undef DEBUG
16
Paul Walmsley543d9372008-03-18 10:22:06 +020017#include <linux/kernel.h>
Paul Walmsley543d9372008-03-18 10:22:06 +020018#include <linux/list.h>
19#include <linux/errno.h>
Paul Walmsley4d30e822010-02-22 22:09:36 -070020#include <linux/err.h>
21#include <linux/delay.h>
Paul Walmsley543d9372008-03-18 10:22:06 +020022#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Russell Kingfbd3bdb2008-09-06 12:13:59 +010024#include <linux/bitops.h>
Paul Walmsley543d9372008-03-18 10:22:06 +020025
Jean Pihet5e7c58d2011-03-03 11:25:43 +010026#include <asm/cpu.h>
Tony Lindgrendbc04162012-08-31 10:59:07 -070027
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/clock.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070029#include <plat/prcm.h>
Paul Walmsley543d9372008-03-18 10:22:06 +020030
Tony Lindgrendbc04162012-08-31 10:59:07 -070031#include <trace/events/power.h>
32
33#include "soc.h"
34#include "clockdomain.h"
Paul Walmsley543d9372008-03-18 10:22:06 +020035#include "clock.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070036#include "cm2xxx_3xxx.h"
Paul Walmsley543d9372008-03-18 10:22:06 +020037#include "cm-regbits-24xx.h"
38#include "cm-regbits-34xx.h"
39
Afzal Mohammed99541192011-12-13 10:46:43 -080040u16 cpu_mask;
Paul Walmsley543d9372008-03-18 10:22:06 +020041
Paul Walmsley30962d92010-02-22 22:09:38 -070042/*
Paul Walmsley12706c52011-07-10 05:57:06 -060043 * clkdm_control: if true, then when a clock is enabled in the
44 * hardware, its clockdomain will first be enabled; and when a clock
45 * is disabled in the hardware, its clockdomain will be disabled
46 * afterwards.
47 */
48static bool clkdm_control = true;
49
50/*
Paul Walmsley30962d92010-02-22 22:09:38 -070051 * OMAP2+ specific clock functions
52 */
Paul Walmsley543d9372008-03-18 10:22:06 +020053
Paul Walmsley4b1f76e2010-01-26 20:13:04 -070054/* Private functions */
55
56/**
57 * _omap2_module_wait_ready - wait for an OMAP module to leave IDLE
58 * @clk: struct clk * belonging to the module
59 *
60 * If the necessary clocks for the OMAP hardware IP block that
61 * corresponds to clock @clk are enabled, then wait for the module to
62 * indicate readiness (i.e., to leave IDLE). This code does not
63 * belong in the clock code and will be moved in the medium term to
64 * module-dependent code. No return value.
65 */
66static void _omap2_module_wait_ready(struct clk *clk)
67{
68 void __iomem *companion_reg, *idlest_reg;
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -070069 u8 other_bit, idlest_bit, idlest_val;
Paul Walmsley4b1f76e2010-01-26 20:13:04 -070070
71 /* Not all modules have multiple clocks that their IDLEST depends on */
72 if (clk->ops->find_companion) {
73 clk->ops->find_companion(clk, &companion_reg, &other_bit);
74 if (!(__raw_readl(companion_reg) & (1 << other_bit)))
75 return;
76 }
77
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -070078 clk->ops->find_idlest(clk, &idlest_reg, &idlest_bit, &idlest_val);
Paul Walmsley4b1f76e2010-01-26 20:13:04 -070079
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -070080 omap2_cm_wait_idlest(idlest_reg, (1 << idlest_bit), idlest_val,
81 clk->name);
Paul Walmsley4b1f76e2010-01-26 20:13:04 -070082}
83
Paul Walmsley4b1f76e2010-01-26 20:13:04 -070084/* Public functions */
85
Paul Walmsley543d9372008-03-18 10:22:06 +020086/**
Paul Walmsley333943b2008-08-19 11:08:45 +030087 * omap2_init_clk_clkdm - look up a clockdomain name, store pointer in clk
88 * @clk: OMAP clock struct ptr to use
89 *
90 * Convert a clockdomain name stored in a struct clk 'clk' into a
91 * clockdomain pointer, and save it into the struct clk. Intended to be
92 * called during clk_register(). No return value.
93 */
94void omap2_init_clk_clkdm(struct clk *clk)
95{
96 struct clockdomain *clkdm;
97
98 if (!clk->clkdm_name)
99 return;
100
101 clkdm = clkdm_lookup(clk->clkdm_name);
102 if (clkdm) {
103 pr_debug("clock: associated clk %s to clkdm %s\n",
104 clk->name, clk->clkdm_name);
105 clk->clkdm = clkdm;
106 } else {
107 pr_debug("clock: could not associate clk %s to "
108 "clkdm %s\n", clk->name, clk->clkdm_name);
109 }
110}
111
112/**
Paul Walmsley12706c52011-07-10 05:57:06 -0600113 * omap2_clk_disable_clkdm_control - disable clkdm control on clk enable/disable
114 *
115 * Prevent the OMAP clock code from calling into the clockdomain code
116 * when a hardware clock in that clockdomain is enabled or disabled.
117 * Intended to be called at init time from omap*_clk_init(). No
118 * return value.
119 */
120void __init omap2_clk_disable_clkdm_control(void)
121{
122 clkdm_control = false;
123}
124
125/**
Paul Walmsley72350b22009-07-24 19:44:03 -0600126 * omap2_clk_dflt_find_companion - find companion clock to @clk
127 * @clk: struct clk * to find the companion clock of
128 * @other_reg: void __iomem ** to return the companion clock CM_*CLKEN va in
129 * @other_bit: u8 ** to return the companion clock bit shift in
Paul Walmsley543d9372008-03-18 10:22:06 +0200130 *
Paul Walmsley72350b22009-07-24 19:44:03 -0600131 * Note: We don't need special code here for INVERT_ENABLE for the
132 * time being since INVERT_ENABLE only applies to clocks enabled by
Paul Walmsley543d9372008-03-18 10:22:06 +0200133 * CM_CLKEN_PLL
Paul Walmsley72350b22009-07-24 19:44:03 -0600134 *
135 * Convert CM_ICLKEN* <-> CM_FCLKEN*. This conversion assumes it's
136 * just a matter of XORing the bits.
137 *
138 * Some clocks don't have companion clocks. For example, modules with
139 * only an interface clock (such as MAILBOXES) don't have a companion
140 * clock. Right now, this code relies on the hardware exporting a bit
141 * in the correct companion register that indicates that the
142 * nonexistent 'companion clock' is active. Future patches will
143 * associate this type of code with per-module data structures to
144 * avoid this issue, and remove the casts. No return value.
Paul Walmsley543d9372008-03-18 10:22:06 +0200145 */
Paul Walmsley72350b22009-07-24 19:44:03 -0600146void omap2_clk_dflt_find_companion(struct clk *clk, void __iomem **other_reg,
147 u8 *other_bit)
Paul Walmsley543d9372008-03-18 10:22:06 +0200148{
Paul Walmsley72350b22009-07-24 19:44:03 -0600149 u32 r;
Paul Walmsley543d9372008-03-18 10:22:06 +0200150
Russell Kingc1168dc2008-11-04 21:24:00 +0000151 /*
152 * Convert CM_ICLKEN* <-> CM_FCLKEN*. This conversion assumes
153 * it's just a matter of XORing the bits.
154 */
Paul Walmsley72350b22009-07-24 19:44:03 -0600155 r = ((__force u32)clk->enable_reg ^ (CM_FCLKEN ^ CM_ICLKEN));
Paul Walmsley543d9372008-03-18 10:22:06 +0200156
Paul Walmsley72350b22009-07-24 19:44:03 -0600157 *other_reg = (__force void __iomem *)r;
158 *other_bit = clk->enable_bit;
Paul Walmsley543d9372008-03-18 10:22:06 +0200159}
160
Paul Walmsley72350b22009-07-24 19:44:03 -0600161/**
162 * omap2_clk_dflt_find_idlest - find CM_IDLEST reg va, bit shift for @clk
163 * @clk: struct clk * to find IDLEST info for
164 * @idlest_reg: void __iomem ** to return the CM_IDLEST va in
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -0700165 * @idlest_bit: u8 * to return the CM_IDLEST bit shift in
166 * @idlest_val: u8 * to return the idle status indicator
Paul Walmsley72350b22009-07-24 19:44:03 -0600167 *
168 * Return the CM_IDLEST register address and bit shift corresponding
169 * to the module that "owns" this clock. This default code assumes
170 * that the CM_IDLEST bit shift is the CM_*CLKEN bit shift, and that
171 * the IDLEST register address ID corresponds to the CM_*CLKEN
172 * register address ID (e.g., that CM_FCLKEN2 corresponds to
173 * CM_IDLEST2). This is not true for all modules. No return value.
174 */
175void omap2_clk_dflt_find_idlest(struct clk *clk, void __iomem **idlest_reg,
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -0700176 u8 *idlest_bit, u8 *idlest_val)
Paul Walmsley72350b22009-07-24 19:44:03 -0600177{
178 u32 r;
179
180 r = (((__force u32)clk->enable_reg & ~0xf0) | 0x20);
181 *idlest_reg = (__force void __iomem *)r;
182 *idlest_bit = clk->enable_bit;
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -0700183
184 /*
185 * 24xx uses 0 to indicate not ready, and 1 to indicate ready.
186 * 34xx reverses this, just to keep us on our toes
187 * AM35xx uses both, depending on the module.
188 */
189 if (cpu_is_omap24xx())
190 *idlest_val = OMAP24XX_CM_IDLEST_VAL;
191 else if (cpu_is_omap34xx())
192 *idlest_val = OMAP34XX_CM_IDLEST_VAL;
193 else
194 BUG();
195
Paul Walmsley72350b22009-07-24 19:44:03 -0600196}
197
Paul Walmsley72350b22009-07-24 19:44:03 -0600198int omap2_dflt_clk_enable(struct clk *clk)
Paul Walmsley543d9372008-03-18 10:22:06 +0200199{
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700200 u32 v;
Paul Walmsley543d9372008-03-18 10:22:06 +0200201
Russell Kingc0fc18c52008-09-05 15:10:27 +0100202 if (unlikely(clk->enable_reg == NULL)) {
Paul Walmsley72350b22009-07-24 19:44:03 -0600203 pr_err("clock.c: Enable for %s without enable code\n",
Paul Walmsley543d9372008-03-18 10:22:06 +0200204 clk->name);
205 return 0; /* REVISIT: -EINVAL */
206 }
207
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700208 v = __raw_readl(clk->enable_reg);
Paul Walmsley543d9372008-03-18 10:22:06 +0200209 if (clk->flags & INVERT_ENABLE)
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700210 v &= ~(1 << clk->enable_bit);
Paul Walmsley543d9372008-03-18 10:22:06 +0200211 else
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700212 v |= (1 << clk->enable_bit);
213 __raw_writel(v, clk->enable_reg);
Paul Walmsleyf11fda62009-01-28 12:35:06 -0700214 v = __raw_readl(clk->enable_reg); /* OCP barrier */
Paul Walmsley543d9372008-03-18 10:22:06 +0200215
Paul Walmsley72350b22009-07-24 19:44:03 -0600216 if (clk->ops->find_idlest)
Paul Walmsley4b1f76e2010-01-26 20:13:04 -0700217 _omap2_module_wait_ready(clk);
Paul Walmsley72350b22009-07-24 19:44:03 -0600218
Paul Walmsley543d9372008-03-18 10:22:06 +0200219 return 0;
220}
221
Paul Walmsley72350b22009-07-24 19:44:03 -0600222void omap2_dflt_clk_disable(struct clk *clk)
Paul Walmsley543d9372008-03-18 10:22:06 +0200223{
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700224 u32 v;
Paul Walmsley543d9372008-03-18 10:22:06 +0200225
Paul Walmsleyfecb4942009-01-27 19:12:50 -0700226 if (!clk->enable_reg) {
Paul Walmsley543d9372008-03-18 10:22:06 +0200227 /*
228 * 'Independent' here refers to a clock which is not
229 * controlled by its parent.
230 */
231 printk(KERN_ERR "clock: clk_disable called on independent "
232 "clock %s which has no enable_reg\n", clk->name);
233 return;
234 }
235
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700236 v = __raw_readl(clk->enable_reg);
Paul Walmsley543d9372008-03-18 10:22:06 +0200237 if (clk->flags & INVERT_ENABLE)
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700238 v |= (1 << clk->enable_bit);
Paul Walmsley543d9372008-03-18 10:22:06 +0200239 else
Paul Walmsleyee1eec32009-01-28 12:18:19 -0700240 v &= ~(1 << clk->enable_bit);
241 __raw_writel(v, clk->enable_reg);
Paul Walmsleyde07fed2009-01-28 12:35:01 -0700242 /* No OCP barrier needed here since it is a disable operation */
Paul Walmsley543d9372008-03-18 10:22:06 +0200243}
244
Russell Kingb36ee722008-11-04 17:59:52 +0000245const struct clkops clkops_omap2_dflt_wait = {
Paul Walmsley72350b22009-07-24 19:44:03 -0600246 .enable = omap2_dflt_clk_enable,
Russell Kingb36ee722008-11-04 17:59:52 +0000247 .disable = omap2_dflt_clk_disable,
Paul Walmsley72350b22009-07-24 19:44:03 -0600248 .find_companion = omap2_clk_dflt_find_companion,
249 .find_idlest = omap2_clk_dflt_find_idlest,
Russell Kingb36ee722008-11-04 17:59:52 +0000250};
251
Russell Kingbc51da42008-11-04 18:59:32 +0000252const struct clkops clkops_omap2_dflt = {
253 .enable = omap2_dflt_clk_enable,
254 .disable = omap2_dflt_clk_disable,
255};
256
Paul Walmsley30962d92010-02-22 22:09:38 -0700257/**
258 * omap2_clk_disable - disable a clock, if the system is not using it
259 * @clk: struct clk * to disable
260 *
261 * Decrements the usecount on struct clk @clk. If there are no users
262 * left, call the clkops-specific clock disable function to disable it
263 * in hardware. If the clock is part of a clockdomain (which they all
264 * should be), request that the clockdomain be disabled. (It too has
265 * a usecount, and so will not be disabled in the hardware until it no
266 * longer has any users.) If the clock has a parent clock (most of
267 * them do), then call ourselves, recursing on the parent clock. This
268 * can cause an entire branch of the clock tree to be powered off by
269 * simply disabling one clock. Intended to be called with the clockfw_lock
270 * spinlock held. No return value.
271 */
Paul Walmsley543d9372008-03-18 10:22:06 +0200272void omap2_clk_disable(struct clk *clk)
273{
Paul Walmsley30962d92010-02-22 22:09:38 -0700274 if (clk->usecount == 0) {
275 WARN(1, "clock: %s: omap2_clk_disable() called, but usecount "
276 "already 0?", clk->name);
277 return;
Paul Walmsley543d9372008-03-18 10:22:06 +0200278 }
Paul Walmsley543d9372008-03-18 10:22:06 +0200279
Paul Walmsley30962d92010-02-22 22:09:38 -0700280 pr_debug("clock: %s: decrementing usecount\n", clk->name);
Paul Walmsley543d9372008-03-18 10:22:06 +0200281
Paul Walmsley30962d92010-02-22 22:09:38 -0700282 clk->usecount--;
Paul Walmsley333943b2008-08-19 11:08:45 +0300283
Paul Walmsley30962d92010-02-22 22:09:38 -0700284 if (clk->usecount > 0)
285 return;
Paul Walmsley543d9372008-03-18 10:22:06 +0200286
Paul Walmsley30962d92010-02-22 22:09:38 -0700287 pr_debug("clock: %s: disabling in hardware\n", clk->name);
Russell Kinga7f8c592009-01-31 11:00:17 +0000288
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100289 if (clk->ops && clk->ops->disable) {
290 trace_clock_disable(clk->name, 0, smp_processor_id());
Rajendra Nayak6c52f322011-02-25 15:48:36 -0700291 clk->ops->disable(clk);
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100292 }
Paul Walmsley543d9372008-03-18 10:22:06 +0200293
Paul Walmsley12706c52011-07-10 05:57:06 -0600294 if (clkdm_control && clk->clkdm)
Rajendra Nayak4da71ae2011-02-25 16:06:48 -0700295 clkdm_clk_disable(clk->clkdm, clk);
Paul Walmsley30962d92010-02-22 22:09:38 -0700296
297 if (clk->parent)
298 omap2_clk_disable(clk->parent);
299}
300
301/**
302 * omap2_clk_enable - request that the system enable a clock
303 * @clk: struct clk * to enable
304 *
305 * Increments the usecount on struct clk @clk. If there were no users
306 * previously, then recurse up the clock tree, enabling all of the
307 * clock's parents and all of the parent clockdomains, and finally,
308 * enabling @clk's clockdomain, and @clk itself. Intended to be
309 * called with the clockfw_lock spinlock held. Returns 0 upon success
310 * or a negative error code upon failure.
311 */
312int omap2_clk_enable(struct clk *clk)
313{
314 int ret;
315
316 pr_debug("clock: %s: incrementing usecount\n", clk->name);
317
318 clk->usecount++;
319
320 if (clk->usecount > 1)
321 return 0;
322
323 pr_debug("clock: %s: enabling in hardware\n", clk->name);
324
325 if (clk->parent) {
326 ret = omap2_clk_enable(clk->parent);
327 if (ret) {
328 WARN(1, "clock: %s: could not enable parent %s: %d\n",
329 clk->name, clk->parent->name, ret);
330 goto oce_err1;
331 }
332 }
333
Paul Walmsley12706c52011-07-10 05:57:06 -0600334 if (clkdm_control && clk->clkdm) {
Rajendra Nayak4da71ae2011-02-25 16:06:48 -0700335 ret = clkdm_clk_enable(clk->clkdm, clk);
Paul Walmsley30962d92010-02-22 22:09:38 -0700336 if (ret) {
337 WARN(1, "clock: %s: could not enable clockdomain %s: "
338 "%d\n", clk->name, clk->clkdm->name, ret);
339 goto oce_err2;
340 }
341 }
342
Rajendra Nayak6c52f322011-02-25 15:48:36 -0700343 if (clk->ops && clk->ops->enable) {
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100344 trace_clock_enable(clk->name, 1, smp_processor_id());
Rajendra Nayak6c52f322011-02-25 15:48:36 -0700345 ret = clk->ops->enable(clk);
346 if (ret) {
347 WARN(1, "clock: %s: could not enable: %d\n",
348 clk->name, ret);
349 goto oce_err3;
350 }
Paul Walmsley30962d92010-02-22 22:09:38 -0700351 }
352
353 return 0;
354
355oce_err3:
Paul Walmsley12706c52011-07-10 05:57:06 -0600356 if (clkdm_control && clk->clkdm)
Rajendra Nayak4da71ae2011-02-25 16:06:48 -0700357 clkdm_clk_disable(clk->clkdm, clk);
Paul Walmsley30962d92010-02-22 22:09:38 -0700358oce_err2:
359 if (clk->parent)
360 omap2_clk_disable(clk->parent);
361oce_err1:
Russell Kinga7f8c592009-01-31 11:00:17 +0000362 clk->usecount--;
Paul Walmsley30962d92010-02-22 22:09:38 -0700363
Paul Walmsley543d9372008-03-18 10:22:06 +0200364 return ret;
365}
366
Paul Walmsley435699d2010-05-18 18:40:24 -0600367/* Given a clock and a rate apply a clock specific rounding function */
368long omap2_clk_round_rate(struct clk *clk, unsigned long rate)
369{
370 if (clk->round_rate)
371 return clk->round_rate(clk, rate);
372
373 return clk->rate;
374}
375
Paul Walmsley543d9372008-03-18 10:22:06 +0200376/* Set the clock rate for a clock source */
377int omap2_clk_set_rate(struct clk *clk, unsigned long rate)
378{
379 int ret = -EINVAL;
380
381 pr_debug("clock: set_rate for clock %s to rate %ld\n", clk->name, rate);
382
Paul Walmsley543d9372008-03-18 10:22:06 +0200383 /* dpll_ck, core_ck, virt_prcm_set; plus all clksel clocks */
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100384 if (clk->set_rate) {
385 trace_clock_set_rate(clk->name, rate, smp_processor_id());
Paul Walmsley543d9372008-03-18 10:22:06 +0200386 ret = clk->set_rate(clk, rate);
Jean Pihet5e7c58d2011-03-03 11:25:43 +0100387 }
Paul Walmsley543d9372008-03-18 10:22:06 +0200388
Paul Walmsley543d9372008-03-18 10:22:06 +0200389 return ret;
390}
391
Paul Walmsley543d9372008-03-18 10:22:06 +0200392int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent)
393{
Paul Walmsley543d9372008-03-18 10:22:06 +0200394 if (!clk->clksel)
395 return -EINVAL;
396
Paul Walmsley1a337712010-02-22 22:09:16 -0700397 if (clk->parent == new_parent)
398 return 0;
399
Paul Walmsleydf791b32010-01-26 20:13:04 -0700400 return omap2_clksel_set_parent(clk, new_parent);
Paul Walmsley543d9372008-03-18 10:22:06 +0200401}
402
Paul Walmsley30962d92010-02-22 22:09:38 -0700403/*
404 * OMAP2+ clock reset and init functions
405 */
Paul Walmsley543d9372008-03-18 10:22:06 +0200406
407#ifdef CONFIG_OMAP_RESET_CLOCKS
408void omap2_clk_disable_unused(struct clk *clk)
409{
410 u32 regval32, v;
411
412 v = (clk->flags & INVERT_ENABLE) ? (1 << clk->enable_bit) : 0;
413
414 regval32 = __raw_readl(clk->enable_reg);
415 if ((regval32 & (1 << clk->enable_bit)) == v)
416 return;
417
Paul Walmsley6041c272010-10-08 11:40:20 -0600418 pr_debug("Disabling unused clock \"%s\"\n", clk->name);
Tero Kristo8463e202009-01-28 12:27:45 -0700419 if (cpu_is_omap34xx()) {
420 omap2_clk_enable(clk);
421 omap2_clk_disable(clk);
Paul Walmsley30962d92010-02-22 22:09:38 -0700422 } else {
423 clk->ops->disable(clk);
424 }
Peter 'p2' De Schrijverfe617af2008-10-15 17:48:44 +0300425 if (clk->clkdm != NULL)
Santosh Shilimkar5a68a732012-05-07 23:55:38 -0600426 pwrdm_state_switch(clk->clkdm->pwrdm.ptr);
Paul Walmsley543d9372008-03-18 10:22:06 +0200427}
428#endif
Paul Walmsley69ecefc2010-01-26 20:13:04 -0700429
Paul Walmsley4d30e822010-02-22 22:09:36 -0700430/**
431 * omap2_clk_switch_mpurate_at_boot - switch ARM MPU rate by boot-time argument
432 * @mpurate_ck_name: clk name of the clock to change rate
433 *
434 * Change the ARM MPU clock rate to the rate specified on the command
435 * line, if one was specified. @mpurate_ck_name should be
436 * "virt_prcm_set" on OMAP2xxx and "dpll1_ck" on OMAP34xx/OMAP36xx.
437 * XXX Does not handle voltage scaling - on OMAP2xxx this is currently
438 * handled by the virt_prcm_set clock, but this should be handled by
439 * the OPP layer. XXX This is intended to be handled by the OPP layer
440 * code in the near future and should be removed from the clock code.
441 * Returns -EINVAL if 'mpurate' is zero or if clk_set_rate() rejects
442 * the rate, -ENOENT if the struct clk referred to by @mpurate_ck_name
443 * cannot be found, or 0 upon success.
444 */
445int __init omap2_clk_switch_mpurate_at_boot(const char *mpurate_ck_name)
446{
447 struct clk *mpurate_ck;
448 int r;
449
450 if (!mpurate)
451 return -EINVAL;
452
453 mpurate_ck = clk_get(NULL, mpurate_ck_name);
454 if (WARN(IS_ERR(mpurate_ck), "Failed to get %s.\n", mpurate_ck_name))
455 return -ENOENT;
456
457 r = clk_set_rate(mpurate_ck, mpurate);
458 if (IS_ERR_VALUE(r)) {
459 WARN(1, "clock: %s: unable to set MPU rate to %d: %d\n",
460 mpurate_ck->name, mpurate, r);
Julia Lawallf6281f62011-07-04 04:08:10 -0700461 clk_put(mpurate_ck);
Paul Walmsley4d30e822010-02-22 22:09:36 -0700462 return -EINVAL;
463 }
464
465 calibrate_delay();
466 recalculate_root_clocks();
467
468 clk_put(mpurate_ck);
469
470 return 0;
471}
472
473/**
474 * omap2_clk_print_new_rates - print summary of current clock tree rates
475 * @hfclkin_ck_name: clk name for the off-chip HF oscillator
476 * @core_ck_name: clk name for the on-chip CORE_CLK
477 * @mpu_ck_name: clk name for the ARM MPU clock
478 *
479 * Prints a short message to the console with the HFCLKIN oscillator
480 * rate, the rate of the CORE clock, and the rate of the ARM MPU clock.
481 * Called by the boot-time MPU rate switching code. XXX This is intended
482 * to be handled by the OPP layer code in the near future and should be
483 * removed from the clock code. No return value.
484 */
485void __init omap2_clk_print_new_rates(const char *hfclkin_ck_name,
486 const char *core_ck_name,
487 const char *mpu_ck_name)
488{
489 struct clk *hfclkin_ck, *core_ck, *mpu_ck;
490 unsigned long hfclkin_rate;
491
492 mpu_ck = clk_get(NULL, mpu_ck_name);
493 if (WARN(IS_ERR(mpu_ck), "clock: failed to get %s.\n", mpu_ck_name))
494 return;
495
496 core_ck = clk_get(NULL, core_ck_name);
497 if (WARN(IS_ERR(core_ck), "clock: failed to get %s.\n", core_ck_name))
498 return;
499
500 hfclkin_ck = clk_get(NULL, hfclkin_ck_name);
501 if (WARN(IS_ERR(hfclkin_ck), "Failed to get %s.\n", hfclkin_ck_name))
502 return;
503
504 hfclkin_rate = clk_get_rate(hfclkin_ck);
505
506 pr_info("Switched to new clocking rate (Crystal/Core/MPU): "
507 "%ld.%01ld/%ld/%ld MHz\n",
508 (hfclkin_rate / 1000000),
509 ((hfclkin_rate / 100000) % 10),
510 (clk_get_rate(core_ck) / 1000000),
511 (clk_get_rate(mpu_ck) / 1000000));
512}
513
Paul Walmsley69ecefc2010-01-26 20:13:04 -0700514/* Common data */
515
516struct clk_functions omap2_clk_functions = {
517 .clk_enable = omap2_clk_enable,
518 .clk_disable = omap2_clk_disable,
519 .clk_round_rate = omap2_clk_round_rate,
520 .clk_set_rate = omap2_clk_set_rate,
521 .clk_set_parent = omap2_clk_set_parent,
522 .clk_disable_unused = omap2_clk_disable_unused,
Paul Walmsley69ecefc2010-01-26 20:13:04 -0700523};
524