blob: d493727632e97f0067d38f833ac0dc3d224f845e [file] [log] [blame]
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001/*
2 * linux/arch/arm/mach-omap2/mcbsp.c
3 *
4 * Copyright (C) 2008 Instituto Nokia de Tecnologia
5 * Contact: Eduardo Valentin <eduardo.valentin@indt.org.br>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Multichannel mode not supported.
12 */
13#include <linux/module.h>
14#include <linux/init.h>
15#include <linux/clk.h>
16#include <linux/err.h>
17#include <linux/io.h>
18#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Eduardo Valentin78673bc2008-07-03 12:24:40 +030020
Tony Lindgrence491cf2009-10-20 09:40:47 -070021#include <plat/dma.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070022#include <plat/mcbsp.h>
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +053023#include <plat/omap_device.h>
Kishon Vijay Abraham Ie95496d2011-02-24 15:16:54 +053024#include <linux/pm_runtime.h>
Paul Walmsley4814ced2010-10-08 11:40:20 -060025
26#include "control.h"
27
Jarkko Nikula1743d142011-09-26 10:45:44 +030028/*
29 * FIXME: Find a mechanism to enable/disable runtime the McBSP ICLK autoidle.
30 * Sidetone needs non-gated ICLK and sidetone autoidle is broken.
31 */
32#include "cm2xxx_3xxx.h"
33#include "cm-regbits-34xx.h"
34
Peter Ujfalusi40c07642012-03-08 11:08:36 +020035/* McBSP1 internal signal muxing function for OMAP2/3 */
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +030036static int omap2_mcbsp1_mux_rx_clk(struct device *dev, const char *signal,
37 const char *src)
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060038{
39 u32 v;
40
41 v = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060042
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +030043 if (!strcmp(signal, "clkr")) {
44 if (!strcmp(src, "clkr"))
45 v &= ~OMAP2_MCBSP1_CLKR_MASK;
46 else if (!strcmp(src, "clkx"))
47 v |= OMAP2_MCBSP1_CLKR_MASK;
48 else
49 return -EINVAL;
50 } else if (!strcmp(signal, "fsr")) {
51 if (!strcmp(src, "fsr"))
52 v &= ~OMAP2_MCBSP1_FSR_MASK;
53 else if (!strcmp(src, "fsx"))
54 v |= OMAP2_MCBSP1_FSR_MASK;
55 else
56 return -EINVAL;
57 } else {
58 return -EINVAL;
59 }
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060060
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060061 omap_ctrl_writel(v, OMAP2_CONTROL_DEVCONF0);
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +030062
63 return 0;
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060064}
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060065
Peter Ujfalusi40c07642012-03-08 11:08:36 +020066/* McBSP4 internal signal muxing function for OMAP4 */
67#define OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX (1 << 31)
68#define OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX (1 << 30)
69static int omap4_mcbsp4_mux_rx_clk(struct device *dev, const char *signal,
70 const char *src)
71{
72 u32 v;
73
74 /*
75 * In CONTROL_MCBSPLP register only bit 30 (CLKR mux), and bit 31 (FSR
76 * mux) is used */
77 v = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MCBSPLP);
78
79 if (!strcmp(signal, "clkr")) {
80 if (!strcmp(src, "clkr"))
81 v &= ~OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX;
82 else if (!strcmp(src, "clkx"))
83 v |= OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX;
84 else
85 return -EINVAL;
86 } else if (!strcmp(signal, "fsr")) {
87 if (!strcmp(src, "fsr"))
88 v &= ~OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX;
89 else if (!strcmp(src, "fsx"))
90 v |= OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX;
91 else
92 return -EINVAL;
93 } else {
94 return -EINVAL;
95 }
96
97 omap4_ctrl_pad_writel(v, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MCBSPLP);
98
99 return 0;
100}
101
Paul Walmsleyd1358652010-10-08 11:40:19 -0600102/* McBSP CLKS source switching function */
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300103static int omap2_mcbsp_set_clk_src(struct device *dev, struct clk *clk,
104 const char *src)
Paul Walmsleyd1358652010-10-08 11:40:19 -0600105{
Paul Walmsleyd1358652010-10-08 11:40:19 -0600106 struct clk *fck_src;
107 char *fck_src_name;
108 int r;
109
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300110 if (!strcmp(src, "clks_ext"))
Paul Walmsleyd1358652010-10-08 11:40:19 -0600111 fck_src_name = "pad_fck";
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300112 else if (!strcmp(src, "clks_fclk"))
Paul Walmsleyd1358652010-10-08 11:40:19 -0600113 fck_src_name = "prcm_fck";
114 else
115 return -EINVAL;
116
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300117 fck_src = clk_get(dev, fck_src_name);
Paul Walmsleyd1358652010-10-08 11:40:19 -0600118 if (IS_ERR_OR_NULL(fck_src)) {
119 pr_err("omap-mcbsp: %s: could not clk_get() %s\n", "clks",
120 fck_src_name);
121 return -EINVAL;
122 }
123
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300124 pm_runtime_put_sync(dev);
Paul Walmsleyd1358652010-10-08 11:40:19 -0600125
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300126 r = clk_set_parent(clk, fck_src);
Paul Walmsleyd1358652010-10-08 11:40:19 -0600127 if (IS_ERR_VALUE(r)) {
128 pr_err("omap-mcbsp: %s: could not clk_set_parent() to %s\n",
129 "clks", fck_src_name);
130 clk_put(fck_src);
131 return -EINVAL;
132 }
133
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300134 pm_runtime_get_sync(dev);
Paul Walmsleyd1358652010-10-08 11:40:19 -0600135
136 clk_put(fck_src);
137
138 return 0;
139}
Paul Walmsleyd1358652010-10-08 11:40:19 -0600140
Jarkko Nikula1743d142011-09-26 10:45:44 +0300141static int omap3_enable_st_clock(unsigned int id, bool enable)
142{
143 unsigned int w;
144
145 /*
146 * Sidetone uses McBSP ICLK - which must not idle when sidetones
147 * are enabled or sidetones start sounding ugly.
148 */
149 w = omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
150 if (enable)
151 w &= ~(1 << (id - 2));
152 else
153 w |= 1 << (id - 2);
154 omap2_cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
155
156 return 0;
157}
158
Kevin Hilman9cf793f2012-02-20 09:43:30 -0800159static int __init omap_init_mcbsp(struct omap_hwmod *oh, void *unused)
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530160{
161 int id, count = 1;
162 char *name = "omap-mcbsp";
163 struct omap_hwmod *oh_device[2];
164 struct omap_mcbsp_platform_data *pdata = NULL;
Kevin Hilman3528c582011-07-21 13:48:45 -0700165 struct platform_device *pdev;
Eduardo Valentin78673bc2008-07-03 12:24:40 +0300166
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530167 sscanf(oh->name, "mcbsp%d", &id);
168
169 pdata = kzalloc(sizeof(struct omap_mcbsp_platform_data), GFP_KERNEL);
170 if (!pdata) {
171 pr_err("%s: No memory for mcbsp\n", __func__);
172 return -ENOMEM;
173 }
174
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300175 pdata->reg_step = 4;
Jarkko Nikula88408232011-09-26 10:45:41 +0300176 if (oh->class->rev < MCBSP_CONFIG_TYPE2) {
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300177 pdata->reg_size = 2;
Jarkko Nikula88408232011-09-26 10:45:41 +0300178 } else {
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300179 pdata->reg_size = 4;
Jarkko Nikula88408232011-09-26 10:45:41 +0300180 pdata->has_ccr = true;
181 }
Jarkko Nikula0c8551e2011-12-12 10:38:26 +0200182 pdata->set_clk_src = omap2_mcbsp_set_clk_src;
Peter Ujfalusi40c07642012-03-08 11:08:36 +0200183
184 /* On OMAP2/3 the McBSP1 port has 6 pin configuration */
185 if (id == 1 && oh->class->rev < MCBSP_CONFIG_TYPE4)
Jarkko Nikula0c8551e2011-12-12 10:38:26 +0200186 pdata->mux_signal = omap2_mcbsp1_mux_rx_clk;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530187
Peter Ujfalusi40c07642012-03-08 11:08:36 +0200188 /* On OMAP4 the McBSP4 port has 6 pin configuration */
189 if (id == 4 && oh->class->rev == MCBSP_CONFIG_TYPE4)
190 pdata->mux_signal = omap4_mcbsp4_mux_rx_clk;
191
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530192 if (oh->class->rev == MCBSP_CONFIG_TYPE3) {
193 if (id == 2)
194 /* The FIFO has 1024 + 256 locations */
195 pdata->buffer_size = 0x500;
196 else
197 /* The FIFO has 128 locations */
198 pdata->buffer_size = 0x80;
Peter Ujfalusida762502011-12-15 11:32:26 +0200199 } else if (oh->class->rev == MCBSP_CONFIG_TYPE4) {
200 /* The FIFO has 128 locations for all instances */
201 pdata->buffer_size = 0x80;
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530202 }
203
Jarkko Nikula1a645882011-09-26 10:45:40 +0300204 if (oh->class->rev >= MCBSP_CONFIG_TYPE3)
205 pdata->has_wakeup = true;
206
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530207 oh_device[0] = oh;
208
209 if (oh->dev_attr) {
210 oh_device[1] = omap_hwmod_lookup((
211 (struct omap_mcbsp_dev_attr *)(oh->dev_attr))->sidetone);
Jarkko Nikula1743d142011-09-26 10:45:44 +0300212 pdata->enable_st_clock = omap3_enable_st_clock;
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530213 count++;
214 }
Kevin Hilman3528c582011-07-21 13:48:45 -0700215 pdev = omap_device_build_ss(name, id, oh_device, count, pdata,
Benoit Coussonf718e2c2011-08-10 15:30:09 +0200216 sizeof(*pdata), NULL, 0, false);
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530217 kfree(pdata);
Kevin Hilman3528c582011-07-21 13:48:45 -0700218 if (IS_ERR(pdev)) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300219 pr_err("%s: Can't build omap_device for %s:%s.\n", __func__,
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530220 name, oh->name);
Kevin Hilman3528c582011-07-21 13:48:45 -0700221 return PTR_ERR(pdev);
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530222 }
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530223 return 0;
224}
Syed Rafiuddina5b92cc2009-07-28 18:57:10 +0530225
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300226static int __init omap2_mcbsp_init(void)
Eduardo Valentin78673bc2008-07-03 12:24:40 +0300227{
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530228 omap_hwmod_for_each_by_class("mcbsp", omap_init_mcbsp, NULL);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300229
Peter Ujfalusi0210dc42012-01-26 12:38:31 +0200230 return 0;
Eduardo Valentin78673bc2008-07-03 12:24:40 +0300231}
232arch_initcall(omap2_mcbsp_init);