blob: e5827a56ff3b5eda451202849c41b2d8b0e54f31 [file] [log] [blame]
Gabor Juhos6eae43c2011-01-04 21:28:15 +01001/*
2 * Atheros AR71XX/AR724X/AR913X GPIO API support
3 *
Gabor Juhos5b5b5442012-03-14 10:45:23 +01004 * Copyright (C) 2010-2011 Jaiganesh Narayanan <jnarayanan@atheros.com>
5 * Copyright (C) 2008-2011 Gabor Juhos <juhosg@openwrt.org>
Gabor Juhos6eae43c2011-01-04 21:28:15 +01006 * Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
7 *
Gabor Juhos5b5b5442012-03-14 10:45:23 +01008 * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
9 *
Gabor Juhos6eae43c2011-01-04 21:28:15 +010010 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published
12 * by the Free Software Foundation.
13 */
14
Alban Bedel49a5bd82015-09-01 11:38:02 +020015#include <linux/gpio/driver.h>
Alban Bedel2ddf3a72015-05-31 02:18:24 +020016#include <linux/platform_data/gpio-ath79.h>
17#include <linux/of_device.h>
Gabor Juhos6eae43c2011-01-04 21:28:15 +010018
19#include <asm/mach-ath79/ar71xx_regs.h>
Gabor Juhos6eae43c2011-01-04 21:28:15 +010020
Alban Bedel49a5bd82015-09-01 11:38:02 +020021struct ath79_gpio_ctrl {
22 struct gpio_chip chip;
23 void __iomem *base;
24 spinlock_t lock;
25};
Gabor Juhos6eae43c2011-01-04 21:28:15 +010026
Alban Bedel49a5bd82015-09-01 11:38:02 +020027#define to_ath79_gpio_ctrl(c) container_of(c, struct ath79_gpio_ctrl, chip)
Gabor Juhos6eae43c2011-01-04 21:28:15 +010028
29static void ath79_gpio_set_value(struct gpio_chip *chip,
Alban Bedel49a5bd82015-09-01 11:38:02 +020030 unsigned gpio, int value)
Gabor Juhos6eae43c2011-01-04 21:28:15 +010031{
Alban Bedel49a5bd82015-09-01 11:38:02 +020032 struct ath79_gpio_ctrl *ctrl = to_ath79_gpio_ctrl(chip);
33
34 if (value)
35 __raw_writel(BIT(gpio), ctrl->base + AR71XX_GPIO_REG_SET);
36 else
37 __raw_writel(BIT(gpio), ctrl->base + AR71XX_GPIO_REG_CLEAR);
38}
39
40static int ath79_gpio_get_value(struct gpio_chip *chip, unsigned gpio)
41{
42 struct ath79_gpio_ctrl *ctrl = to_ath79_gpio_ctrl(chip);
43
44 return (__raw_readl(ctrl->base + AR71XX_GPIO_REG_IN) >> gpio) & 1;
Gabor Juhos6eae43c2011-01-04 21:28:15 +010045}
46
47static int ath79_gpio_direction_input(struct gpio_chip *chip,
48 unsigned offset)
49{
Alban Bedel49a5bd82015-09-01 11:38:02 +020050 struct ath79_gpio_ctrl *ctrl = to_ath79_gpio_ctrl(chip);
Gabor Juhos6eae43c2011-01-04 21:28:15 +010051 unsigned long flags;
52
Alban Bedel49a5bd82015-09-01 11:38:02 +020053 spin_lock_irqsave(&ctrl->lock, flags);
Gabor Juhos6eae43c2011-01-04 21:28:15 +010054
Alban Bedel49a5bd82015-09-01 11:38:02 +020055 __raw_writel(
56 __raw_readl(ctrl->base + AR71XX_GPIO_REG_OE) & ~BIT(offset),
57 ctrl->base + AR71XX_GPIO_REG_OE);
Gabor Juhos6eae43c2011-01-04 21:28:15 +010058
Alban Bedel49a5bd82015-09-01 11:38:02 +020059 spin_unlock_irqrestore(&ctrl->lock, flags);
Gabor Juhos6eae43c2011-01-04 21:28:15 +010060
61 return 0;
62}
63
64static int ath79_gpio_direction_output(struct gpio_chip *chip,
65 unsigned offset, int value)
66{
Alban Bedel49a5bd82015-09-01 11:38:02 +020067 struct ath79_gpio_ctrl *ctrl = to_ath79_gpio_ctrl(chip);
Gabor Juhos6eae43c2011-01-04 21:28:15 +010068 unsigned long flags;
69
Alban Bedel49a5bd82015-09-01 11:38:02 +020070 spin_lock_irqsave(&ctrl->lock, flags);
Gabor Juhos6eae43c2011-01-04 21:28:15 +010071
72 if (value)
Alban Bedel49a5bd82015-09-01 11:38:02 +020073 __raw_writel(BIT(offset), ctrl->base + AR71XX_GPIO_REG_SET);
Gabor Juhos6eae43c2011-01-04 21:28:15 +010074 else
Alban Bedel49a5bd82015-09-01 11:38:02 +020075 __raw_writel(BIT(offset), ctrl->base + AR71XX_GPIO_REG_CLEAR);
Gabor Juhos6eae43c2011-01-04 21:28:15 +010076
Alban Bedel49a5bd82015-09-01 11:38:02 +020077 __raw_writel(
78 __raw_readl(ctrl->base + AR71XX_GPIO_REG_OE) | BIT(offset),
79 ctrl->base + AR71XX_GPIO_REG_OE);
Gabor Juhos6eae43c2011-01-04 21:28:15 +010080
Alban Bedel49a5bd82015-09-01 11:38:02 +020081 spin_unlock_irqrestore(&ctrl->lock, flags);
Gabor Juhos6eae43c2011-01-04 21:28:15 +010082
83 return 0;
84}
85
Gabor Juhos5b5b5442012-03-14 10:45:23 +010086static int ar934x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
87{
Alban Bedel49a5bd82015-09-01 11:38:02 +020088 struct ath79_gpio_ctrl *ctrl = to_ath79_gpio_ctrl(chip);
Gabor Juhos5b5b5442012-03-14 10:45:23 +010089 unsigned long flags;
90
Alban Bedel49a5bd82015-09-01 11:38:02 +020091 spin_lock_irqsave(&ctrl->lock, flags);
Gabor Juhos5b5b5442012-03-14 10:45:23 +010092
Alban Bedel49a5bd82015-09-01 11:38:02 +020093 __raw_writel(
94 __raw_readl(ctrl->base + AR71XX_GPIO_REG_OE) | BIT(offset),
95 ctrl->base + AR71XX_GPIO_REG_OE);
Gabor Juhos5b5b5442012-03-14 10:45:23 +010096
Alban Bedel49a5bd82015-09-01 11:38:02 +020097 spin_unlock_irqrestore(&ctrl->lock, flags);
Gabor Juhos5b5b5442012-03-14 10:45:23 +010098
99 return 0;
100}
101
102static int ar934x_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
103 int value)
104{
Alban Bedel49a5bd82015-09-01 11:38:02 +0200105 struct ath79_gpio_ctrl *ctrl = to_ath79_gpio_ctrl(chip);
Gabor Juhos5b5b5442012-03-14 10:45:23 +0100106 unsigned long flags;
107
Alban Bedel49a5bd82015-09-01 11:38:02 +0200108 spin_lock_irqsave(&ctrl->lock, flags);
Gabor Juhos5b5b5442012-03-14 10:45:23 +0100109
110 if (value)
Alban Bedel49a5bd82015-09-01 11:38:02 +0200111 __raw_writel(BIT(offset), ctrl->base + AR71XX_GPIO_REG_SET);
Gabor Juhos5b5b5442012-03-14 10:45:23 +0100112 else
Alban Bedel49a5bd82015-09-01 11:38:02 +0200113 __raw_writel(BIT(offset), ctrl->base + AR71XX_GPIO_REG_CLEAR);
Gabor Juhos5b5b5442012-03-14 10:45:23 +0100114
Alban Bedel49a5bd82015-09-01 11:38:02 +0200115 __raw_writel(
116 __raw_readl(ctrl->base + AR71XX_GPIO_REG_OE) & BIT(offset),
117 ctrl->base + AR71XX_GPIO_REG_OE);
Gabor Juhos5b5b5442012-03-14 10:45:23 +0100118
Alban Bedel49a5bd82015-09-01 11:38:02 +0200119 spin_unlock_irqrestore(&ctrl->lock, flags);
Gabor Juhos5b5b5442012-03-14 10:45:23 +0100120
121 return 0;
122}
123
Alban Bedel49a5bd82015-09-01 11:38:02 +0200124static const struct gpio_chip ath79_gpio_chip = {
Gabor Juhos6eae43c2011-01-04 21:28:15 +0100125 .label = "ath79",
126 .get = ath79_gpio_get_value,
127 .set = ath79_gpio_set_value,
128 .direction_input = ath79_gpio_direction_input,
129 .direction_output = ath79_gpio_direction_output,
130 .base = 0,
131};
132
Alban Bedel2ddf3a72015-05-31 02:18:24 +0200133static const struct of_device_id ath79_gpio_of_match[] = {
134 { .compatible = "qca,ar7100-gpio" },
135 { .compatible = "qca,ar9340-gpio" },
136 {},
137};
138
139static int ath79_gpio_probe(struct platform_device *pdev)
Gabor Juhos6eae43c2011-01-04 21:28:15 +0100140{
Alban Bedel2ddf3a72015-05-31 02:18:24 +0200141 struct ath79_gpio_platform_data *pdata = pdev->dev.platform_data;
142 struct device_node *np = pdev->dev.of_node;
Alban Bedel49a5bd82015-09-01 11:38:02 +0200143 struct ath79_gpio_ctrl *ctrl;
Alban Bedel2ddf3a72015-05-31 02:18:24 +0200144 struct resource *res;
Alban Bedel49a5bd82015-09-01 11:38:02 +0200145 u32 ath79_gpio_count;
Alban Bedel2ddf3a72015-05-31 02:18:24 +0200146 bool oe_inverted;
Gabor Juhos6eae43c2011-01-04 21:28:15 +0100147 int err;
148
Alban Bedel49a5bd82015-09-01 11:38:02 +0200149 ctrl = devm_kzalloc(&pdev->dev, sizeof(*ctrl), GFP_KERNEL);
150 if (!ctrl)
151 return -ENOMEM;
152
Alban Bedel2ddf3a72015-05-31 02:18:24 +0200153 if (np) {
154 err = of_property_read_u32(np, "ngpios", &ath79_gpio_count);
155 if (err) {
156 dev_err(&pdev->dev, "ngpios property is not valid\n");
157 return err;
158 }
159 if (ath79_gpio_count >= 32) {
160 dev_err(&pdev->dev, "ngpios must be less than 32\n");
161 return -EINVAL;
162 }
163 oe_inverted = of_device_is_compatible(np, "qca,ar9340-gpio");
164 } else if (pdata) {
165 ath79_gpio_count = pdata->ngpios;
166 oe_inverted = pdata->oe_inverted;
167 } else {
168 dev_err(&pdev->dev, "No DT node or platform data found\n");
169 return -EINVAL;
170 }
Gabor Juhos6eae43c2011-01-04 21:28:15 +0100171
Alban Bedel2ddf3a72015-05-31 02:18:24 +0200172 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Alban Bedel49a5bd82015-09-01 11:38:02 +0200173 ctrl->base = devm_ioremap_nocache(
Alban Bedel2ddf3a72015-05-31 02:18:24 +0200174 &pdev->dev, res->start, resource_size(res));
Alban Bedel49a5bd82015-09-01 11:38:02 +0200175 if (!ctrl->base)
Alban Bedel2ddf3a72015-05-31 02:18:24 +0200176 return -ENOMEM;
177
Alban Bedel49a5bd82015-09-01 11:38:02 +0200178 spin_lock_init(&ctrl->lock);
179 memcpy(&ctrl->chip, &ath79_gpio_chip, sizeof(ctrl->chip));
180 ctrl->chip.dev = &pdev->dev;
181 ctrl->chip.ngpio = ath79_gpio_count;
Alban Bedel2ddf3a72015-05-31 02:18:24 +0200182 if (oe_inverted) {
Alban Bedel49a5bd82015-09-01 11:38:02 +0200183 ctrl->chip.direction_input = ar934x_gpio_direction_input;
184 ctrl->chip.direction_output = ar934x_gpio_direction_output;
Gabor Juhos5b5b5442012-03-14 10:45:23 +0100185 }
Gabor Juhos6eae43c2011-01-04 21:28:15 +0100186
Alban Bedel49a5bd82015-09-01 11:38:02 +0200187 err = gpiochip_add(&ctrl->chip);
Alban Bedel2ddf3a72015-05-31 02:18:24 +0200188 if (err) {
189 dev_err(&pdev->dev,
190 "cannot add AR71xx GPIO chip, error=%d", err);
191 return err;
192 }
193
194 return 0;
Gabor Juhos6eae43c2011-01-04 21:28:15 +0100195}
196
Alban Bedel2ddf3a72015-05-31 02:18:24 +0200197static struct platform_driver ath79_gpio_driver = {
198 .driver = {
199 .name = "ath79-gpio",
200 .of_match_table = ath79_gpio_of_match,
201 },
202 .probe = ath79_gpio_probe,
203};
204
205module_platform_driver(ath79_gpio_driver);