blob: d15e7157a4bf10001aba3cd4edb470f744df1126 [file] [log] [blame]
Alex Deucher66229b22013-06-26 00:11:19 -04001/*
2 * Copyright 2011 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24
25#include "drmP.h"
26#include "radeon.h"
27#include "rv770d.h"
28#include "r600_dpm.h"
29#include "rv770_dpm.h"
Alex Deucherdc50ba72013-06-26 00:33:35 -040030#include "cypress_dpm.h"
Alex Deucher66229b22013-06-26 00:11:19 -040031#include "atom.h"
32
33#define MC_CG_ARB_FREQ_F0 0x0a
34#define MC_CG_ARB_FREQ_F1 0x0b
35#define MC_CG_ARB_FREQ_F2 0x0c
36#define MC_CG_ARB_FREQ_F3 0x0d
37
38#define MC_CG_SEQ_DRAMCONF_S0 0x05
39#define MC_CG_SEQ_DRAMCONF_S1 0x06
40
41#define PCIE_BUS_CLK 10000
42#define TCLK (PCIE_BUS_CLK / 10)
43
44#define SMC_RAM_END 0xC000
45
46struct rv7xx_ps *rv770_get_ps(struct radeon_ps *rps)
47{
48 struct rv7xx_ps *ps = rps->ps_priv;
49
50 return ps;
51}
52
53struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev)
54{
55 struct rv7xx_power_info *pi = rdev->pm.dpm.priv;
56
57 return pi;
58}
59
Alex Deucherdc50ba72013-06-26 00:33:35 -040060struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev)
61{
62 struct evergreen_power_info *pi = rdev->pm.dpm.priv;
63
64 return pi;
65}
66
Alex Deucher66229b22013-06-26 00:11:19 -040067static void rv770_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
68 bool enable)
69{
70 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
71 u32 tmp;
72
73 tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
74 if (enable) {
75 tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
76 tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
77 tmp |= LC_GEN2_EN_STRAP;
78 } else {
79 if (!pi->boot_in_gen2) {
80 tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
81 tmp &= ~LC_GEN2_EN_STRAP;
82 }
83 }
84 if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
85 (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
86 WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
87
88}
89
90static void rv770_enable_l0s(struct radeon_device *rdev)
91{
92 u32 tmp;
93
94 tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L0S_INACTIVITY_MASK;
95 tmp |= LC_L0S_INACTIVITY(3);
96 WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
97}
98
99static void rv770_enable_l1(struct radeon_device *rdev)
100{
101 u32 tmp;
102
103 tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL);
104 tmp &= ~LC_L1_INACTIVITY_MASK;
105 tmp |= LC_L1_INACTIVITY(4);
106 tmp &= ~LC_PMI_TO_L1_DIS;
107 tmp &= ~LC_ASPM_TO_L1_DIS;
108 WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
109}
110
111static void rv770_enable_pll_sleep_in_l1(struct radeon_device *rdev)
112{
113 u32 tmp;
114
115 tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L1_INACTIVITY_MASK;
116 tmp |= LC_L1_INACTIVITY(8);
117 WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
118
119 /* NOTE, this is a PCIE indirect reg, not PCIE PORT */
120 tmp = RREG32_PCIE(PCIE_P_CNTL);
121 tmp |= P_PLL_PWRDN_IN_L1L23;
122 tmp &= ~P_PLL_BUF_PDNB;
123 tmp &= ~P_PLL_PDNB;
124 tmp |= P_ALLOW_PRX_FRONTEND_SHUTOFF;
125 WREG32_PCIE(PCIE_P_CNTL, tmp);
126}
127
128static void rv770_gfx_clock_gating_enable(struct radeon_device *rdev,
129 bool enable)
130{
131 if (enable)
132 WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
133 else {
134 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
135 WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
136 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
137 RREG32(GB_TILING_CONFIG);
138 }
139}
140
141static void rv770_mg_clock_gating_enable(struct radeon_device *rdev,
142 bool enable)
143{
144 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
145
146 if (enable) {
147 u32 mgcg_cgtt_local0;
148
149 if (rdev->family == CHIP_RV770)
150 mgcg_cgtt_local0 = RV770_MGCGTTLOCAL0_DFLT;
151 else
152 mgcg_cgtt_local0 = RV7XX_MGCGTTLOCAL0_DFLT;
153
154 WREG32(CG_CGTT_LOCAL_0, mgcg_cgtt_local0);
155 WREG32(CG_CGTT_LOCAL_1, (RV770_MGCGTTLOCAL1_DFLT & 0xFFFFCFFF));
156
157 if (pi->mgcgtssm)
158 WREG32(CGTS_SM_CTRL_REG, RV770_MGCGCGTSSMCTRL_DFLT);
159 } else {
160 WREG32(CG_CGTT_LOCAL_0, 0xFFFFFFFF);
161 WREG32(CG_CGTT_LOCAL_1, 0xFFFFCFFF);
162 }
163}
164
165void rv770_restore_cgcg(struct radeon_device *rdev)
166{
167 bool dpm_en = false, cg_en = false;
168
169 if (RREG32(GENERAL_PWRMGT) & GLOBAL_PWRMGT_EN)
170 dpm_en = true;
171 if (RREG32(SCLK_PWRMGT_CNTL) & DYN_GFX_CLK_OFF_EN)
172 cg_en = true;
173
174 if (dpm_en && !cg_en)
175 WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
176}
177
178static void rv770_start_dpm(struct radeon_device *rdev)
179{
180 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
181
182 WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
183
184 WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
185}
186
187void rv770_stop_dpm(struct radeon_device *rdev)
188{
189 PPSMC_Result result;
190
191 result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_TwoLevelsDisabled);
192
193 if (result != PPSMC_Result_OK)
194 DRM_ERROR("Could not force DPM to low.\n");
195
196 WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
197
198 WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
199
200 WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
201}
202
203bool rv770_dpm_enabled(struct radeon_device *rdev)
204{
205 if (RREG32(GENERAL_PWRMGT) & GLOBAL_PWRMGT_EN)
206 return true;
207 else
208 return false;
209}
210
211void rv770_enable_thermal_protection(struct radeon_device *rdev,
212 bool enable)
213{
214 if (enable)
215 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
216 else
217 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
218}
219
220void rv770_enable_acpi_pm(struct radeon_device *rdev)
221{
222 WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
223}
224
225u8 rv770_get_seq_value(struct radeon_device *rdev,
226 struct rv7xx_pl *pl)
227{
228 return (pl->flags & ATOM_PPLIB_R600_FLAGS_LOWPOWER) ?
229 MC_CG_SEQ_DRAMCONF_S0 : MC_CG_SEQ_DRAMCONF_S1;
230}
231
232int rv770_read_smc_soft_register(struct radeon_device *rdev,
233 u16 reg_offset, u32 *value)
234{
235 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
236
237 return rv770_read_smc_sram_dword(rdev,
238 pi->soft_regs_start + reg_offset,
239 value, pi->sram_end);
240}
241
242int rv770_write_smc_soft_register(struct radeon_device *rdev,
243 u16 reg_offset, u32 value)
244{
245 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
246
247 return rv770_write_smc_sram_dword(rdev,
248 pi->soft_regs_start + reg_offset,
249 value, pi->sram_end);
250}
251
252int rv770_populate_smc_t(struct radeon_device *rdev,
253 struct radeon_ps *radeon_state,
254 RV770_SMC_SWSTATE *smc_state)
255{
256 struct rv7xx_ps *state = rv770_get_ps(radeon_state);
257 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
258 int i;
259 int a_n;
260 int a_d;
261 u8 l[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE];
262 u8 r[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE];
263 u32 a_t;
264
265 l[0] = 0;
266 r[2] = 100;
267
268 a_n = (int)state->medium.sclk * RV770_LMP_DFLT +
269 (int)state->low.sclk * (R600_AH_DFLT - RV770_RLP_DFLT);
270 a_d = (int)state->low.sclk * (100 - (int)RV770_RLP_DFLT) +
271 (int)state->medium.sclk * RV770_LMP_DFLT;
272
273 l[1] = (u8)(RV770_LMP_DFLT - (int)RV770_LMP_DFLT * a_n / a_d);
274 r[0] = (u8)(RV770_RLP_DFLT + (100 - (int)RV770_RLP_DFLT) * a_n / a_d);
275
276 a_n = (int)state->high.sclk * RV770_LHP_DFLT +
277 (int)state->medium.sclk *
278 (R600_AH_DFLT - RV770_RMP_DFLT);
279 a_d = (int)state->medium.sclk * (100 - (int)RV770_RMP_DFLT) +
280 (int)state->high.sclk * RV770_LHP_DFLT;
281
282 l[2] = (u8)(RV770_LHP_DFLT - (int)RV770_LHP_DFLT * a_n / a_d);
283 r[1] = (u8)(RV770_RMP_DFLT + (100 - (int)RV770_RMP_DFLT) * a_n / a_d);
284
285 for (i = 0; i < (RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1); i++) {
286 a_t = CG_R(r[i] * pi->bsp / 200) | CG_L(l[i] * pi->bsp / 200);
287 smc_state->levels[i].aT = cpu_to_be32(a_t);
288 }
289
290 a_t = CG_R(r[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1] * pi->pbsp / 200) |
291 CG_L(l[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1] * pi->pbsp / 200);
292
293 smc_state->levels[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1].aT =
294 cpu_to_be32(a_t);
295
296 return 0;
297}
298
299int rv770_populate_smc_sp(struct radeon_device *rdev,
300 struct radeon_ps *radeon_state,
301 RV770_SMC_SWSTATE *smc_state)
302{
303 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
304 int i;
305
306 for (i = 0; i < (RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1); i++)
307 smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
308
309 smc_state->levels[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1].bSP =
310 cpu_to_be32(pi->psp);
311
312 return 0;
313}
314
315static void rv770_calculate_fractional_mpll_feedback_divider(u32 memory_clock,
316 u32 reference_clock,
317 bool gddr5,
318 struct atom_clock_dividers *dividers,
319 u32 *clkf,
320 u32 *clkfrac)
321{
322 u32 post_divider, reference_divider, feedback_divider8;
323 u32 fyclk;
324
325 if (gddr5)
326 fyclk = (memory_clock * 8) / 2;
327 else
328 fyclk = (memory_clock * 4) / 2;
329
330 post_divider = dividers->post_div;
331 reference_divider = dividers->ref_div;
332
333 feedback_divider8 =
334 (8 * fyclk * reference_divider * post_divider) / reference_clock;
335
336 *clkf = feedback_divider8 / 8;
337 *clkfrac = feedback_divider8 % 8;
338}
339
340static int rv770_encode_yclk_post_div(u32 postdiv, u32 *encoded_postdiv)
341{
342 int ret = 0;
343
344 switch (postdiv) {
345 case 1:
346 *encoded_postdiv = 0;
347 break;
348 case 2:
349 *encoded_postdiv = 1;
350 break;
351 case 4:
352 *encoded_postdiv = 2;
353 break;
354 case 8:
355 *encoded_postdiv = 3;
356 break;
357 case 16:
358 *encoded_postdiv = 4;
359 break;
360 default:
361 ret = -EINVAL;
362 break;
363 }
364
365 return ret;
366}
367
368u32 rv770_map_clkf_to_ibias(struct radeon_device *rdev, u32 clkf)
369{
370 if (clkf <= 0x10)
371 return 0x4B;
372 if (clkf <= 0x19)
373 return 0x5B;
374 if (clkf <= 0x21)
375 return 0x2B;
376 if (clkf <= 0x27)
377 return 0x6C;
378 if (clkf <= 0x31)
379 return 0x9D;
380 return 0xC6;
381}
382
383static int rv770_populate_mclk_value(struct radeon_device *rdev,
384 u32 engine_clock, u32 memory_clock,
385 RV7XX_SMC_MCLK_VALUE *mclk)
386{
387 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
388 u8 encoded_reference_dividers[] = { 0, 16, 17, 20, 21 };
389 u32 mpll_ad_func_cntl =
390 pi->clk_regs.rv770.mpll_ad_func_cntl;
391 u32 mpll_ad_func_cntl_2 =
392 pi->clk_regs.rv770.mpll_ad_func_cntl_2;
393 u32 mpll_dq_func_cntl =
394 pi->clk_regs.rv770.mpll_dq_func_cntl;
395 u32 mpll_dq_func_cntl_2 =
396 pi->clk_regs.rv770.mpll_dq_func_cntl_2;
397 u32 mclk_pwrmgt_cntl =
398 pi->clk_regs.rv770.mclk_pwrmgt_cntl;
399 u32 dll_cntl = pi->clk_regs.rv770.dll_cntl;
400 struct atom_clock_dividers dividers;
401 u32 reference_clock = rdev->clock.mpll.reference_freq;
402 u32 clkf, clkfrac;
403 u32 postdiv_yclk;
404 u32 ibias;
405 int ret;
406
407 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
408 memory_clock, false, &dividers);
409 if (ret)
410 return ret;
411
412 if ((dividers.ref_div < 1) || (dividers.ref_div > 5))
413 return -EINVAL;
414
415 rv770_calculate_fractional_mpll_feedback_divider(memory_clock, reference_clock,
416 pi->mem_gddr5,
417 &dividers, &clkf, &clkfrac);
418
419 ret = rv770_encode_yclk_post_div(dividers.post_div, &postdiv_yclk);
420 if (ret)
421 return ret;
422
423 ibias = rv770_map_clkf_to_ibias(rdev, clkf);
424
425 mpll_ad_func_cntl &= ~(CLKR_MASK |
426 YCLK_POST_DIV_MASK |
427 CLKF_MASK |
428 CLKFRAC_MASK |
429 IBIAS_MASK);
430 mpll_ad_func_cntl |= CLKR(encoded_reference_dividers[dividers.ref_div - 1]);
431 mpll_ad_func_cntl |= YCLK_POST_DIV(postdiv_yclk);
432 mpll_ad_func_cntl |= CLKF(clkf);
433 mpll_ad_func_cntl |= CLKFRAC(clkfrac);
434 mpll_ad_func_cntl |= IBIAS(ibias);
435
436 if (dividers.vco_mode)
437 mpll_ad_func_cntl_2 |= VCO_MODE;
438 else
439 mpll_ad_func_cntl_2 &= ~VCO_MODE;
440
441 if (pi->mem_gddr5) {
442 rv770_calculate_fractional_mpll_feedback_divider(memory_clock,
443 reference_clock,
444 pi->mem_gddr5,
445 &dividers, &clkf, &clkfrac);
446
447 ibias = rv770_map_clkf_to_ibias(rdev, clkf);
448
449 ret = rv770_encode_yclk_post_div(dividers.post_div, &postdiv_yclk);
450 if (ret)
451 return ret;
452
453 mpll_dq_func_cntl &= ~(CLKR_MASK |
454 YCLK_POST_DIV_MASK |
455 CLKF_MASK |
456 CLKFRAC_MASK |
457 IBIAS_MASK);
458 mpll_dq_func_cntl |= CLKR(encoded_reference_dividers[dividers.ref_div - 1]);
459 mpll_dq_func_cntl |= YCLK_POST_DIV(postdiv_yclk);
460 mpll_dq_func_cntl |= CLKF(clkf);
461 mpll_dq_func_cntl |= CLKFRAC(clkfrac);
462 mpll_dq_func_cntl |= IBIAS(ibias);
463
464 if (dividers.vco_mode)
465 mpll_dq_func_cntl_2 |= VCO_MODE;
466 else
467 mpll_dq_func_cntl_2 &= ~VCO_MODE;
468 }
469
470 mclk->mclk770.mclk_value = cpu_to_be32(memory_clock);
471 mclk->mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
472 mclk->mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
473 mclk->mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
474 mclk->mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
475 mclk->mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
476 mclk->mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
477
478 return 0;
479}
480
481static int rv770_populate_sclk_value(struct radeon_device *rdev,
482 u32 engine_clock,
483 RV770_SMC_SCLK_VALUE *sclk)
484{
485 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
486 struct atom_clock_dividers dividers;
487 u32 spll_func_cntl =
488 pi->clk_regs.rv770.cg_spll_func_cntl;
489 u32 spll_func_cntl_2 =
490 pi->clk_regs.rv770.cg_spll_func_cntl_2;
491 u32 spll_func_cntl_3 =
492 pi->clk_regs.rv770.cg_spll_func_cntl_3;
493 u32 cg_spll_spread_spectrum =
494 pi->clk_regs.rv770.cg_spll_spread_spectrum;
495 u32 cg_spll_spread_spectrum_2 =
496 pi->clk_regs.rv770.cg_spll_spread_spectrum_2;
497 u64 tmp;
498 u32 reference_clock = rdev->clock.spll.reference_freq;
499 u32 reference_divider, post_divider;
500 u32 fbdiv;
501 int ret;
502
503 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
504 engine_clock, false, &dividers);
505 if (ret)
506 return ret;
507
508 reference_divider = 1 + dividers.ref_div;
509
510 if (dividers.enable_post_div)
511 post_divider = (0x0f & (dividers.post_div >> 4)) + (0x0f & dividers.post_div) + 2;
512 else
513 post_divider = 1;
514
515 tmp = (u64) engine_clock * reference_divider * post_divider * 16384;
516 do_div(tmp, reference_clock);
517 fbdiv = (u32) tmp;
518
519 if (dividers.enable_post_div)
520 spll_func_cntl |= SPLL_DIVEN;
521 else
522 spll_func_cntl &= ~SPLL_DIVEN;
523 spll_func_cntl &= ~(SPLL_HILEN_MASK | SPLL_LOLEN_MASK | SPLL_REF_DIV_MASK);
524 spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
525 spll_func_cntl |= SPLL_HILEN((dividers.post_div >> 4) & 0xf);
526 spll_func_cntl |= SPLL_LOLEN(dividers.post_div & 0xf);
527
528 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
529 spll_func_cntl_2 |= SCLK_MUX_SEL(2);
530
531 spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
532 spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
533 spll_func_cntl_3 |= SPLL_DITHEN;
534
535 if (pi->sclk_ss) {
536 struct radeon_atom_ss ss;
537 u32 vco_freq = engine_clock * post_divider;
538
539 if (radeon_atombios_get_asic_ss_info(rdev, &ss,
540 ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
541 u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
542 u32 clk_v = ss.percentage * fbdiv / (clk_s * 10000);
543
544 cg_spll_spread_spectrum &= ~CLKS_MASK;
545 cg_spll_spread_spectrum |= CLKS(clk_s);
546 cg_spll_spread_spectrum |= SSEN;
547
548 cg_spll_spread_spectrum_2 &= ~CLKV_MASK;
549 cg_spll_spread_spectrum_2 |= CLKV(clk_v);
550 }
551 }
552
553 sclk->sclk_value = cpu_to_be32(engine_clock);
554 sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
555 sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
556 sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
557 sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(cg_spll_spread_spectrum);
558 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(cg_spll_spread_spectrum_2);
559
560 return 0;
561}
562
563int rv770_populate_vddc_value(struct radeon_device *rdev, u16 vddc,
564 RV770_SMC_VOLTAGE_VALUE *voltage)
565{
566 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
567 int i;
568
569 if (!pi->voltage_control) {
570 voltage->index = 0;
571 voltage->value = 0;
572 return 0;
573 }
574
575 for (i = 0; i < pi->valid_vddc_entries; i++) {
576 if (vddc <= pi->vddc_table[i].vddc) {
577 voltage->index = pi->vddc_table[i].vddc_index;
578 voltage->value = cpu_to_be16(vddc);
579 break;
580 }
581 }
582
583 if (i == pi->valid_vddc_entries)
584 return -EINVAL;
585
586 return 0;
587}
588
589int rv770_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
590 RV770_SMC_VOLTAGE_VALUE *voltage)
591{
592 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
593
594 if (!pi->mvdd_control) {
595 voltage->index = MVDD_HIGH_INDEX;
596 voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
597 return 0;
598 }
599
600 if (mclk <= pi->mvdd_split_frequency) {
601 voltage->index = MVDD_LOW_INDEX;
602 voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
603 } else {
604 voltage->index = MVDD_HIGH_INDEX;
605 voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
606 }
607
608 return 0;
609}
610
611static int rv770_convert_power_level_to_smc(struct radeon_device *rdev,
612 struct rv7xx_pl *pl,
613 RV770_SMC_HW_PERFORMANCE_LEVEL *level,
614 u8 watermark_level)
615{
616 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
617 int ret;
618
619 level->gen2PCIE = pi->pcie_gen2 ?
620 ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
621 level->gen2XSP = (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0;
622 level->backbias = (pl->flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? 1 : 0;
623 level->displayWatermark = watermark_level;
624
625 if (rdev->family == CHIP_RV740)
626 ret = rv740_populate_sclk_value(rdev, pl->sclk,
627 &level->sclk);
628 else if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
629 ret = rv730_populate_sclk_value(rdev, pl->sclk,
630 &level->sclk);
631 else
632 ret = rv770_populate_sclk_value(rdev, pl->sclk,
633 &level->sclk);
634 if (ret)
635 return ret;
636
637 if (rdev->family == CHIP_RV740) {
638 if (pi->mem_gddr5) {
639 if (pl->mclk <= pi->mclk_strobe_mode_threshold)
640 level->strobeMode =
641 rv740_get_mclk_frequency_ratio(pl->mclk) | 0x10;
642 else
643 level->strobeMode = 0;
644
645 if (pl->mclk > pi->mclk_edc_enable_threshold)
646 level->mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
647 else
648 level->mcFlags = 0;
649 }
650 ret = rv740_populate_mclk_value(rdev, pl->sclk,
651 pl->mclk, &level->mclk);
652 } else if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
653 ret = rv730_populate_mclk_value(rdev, pl->sclk,
654 pl->mclk, &level->mclk);
655 else
656 ret = rv770_populate_mclk_value(rdev, pl->sclk,
657 pl->mclk, &level->mclk);
658 if (ret)
659 return ret;
660
661 ret = rv770_populate_vddc_value(rdev, pl->vddc,
662 &level->vddc);
663 if (ret)
664 return ret;
665
666 ret = rv770_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
667
668 return ret;
669}
670
671static int rv770_convert_power_state_to_smc(struct radeon_device *rdev,
672 struct radeon_ps *radeon_state,
673 RV770_SMC_SWSTATE *smc_state)
674{
675 struct rv7xx_ps *state = rv770_get_ps(radeon_state);
676 int ret;
677
678 if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
679 smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
680
681 ret = rv770_convert_power_level_to_smc(rdev,
682 &state->low,
683 &smc_state->levels[0],
684 PPSMC_DISPLAY_WATERMARK_LOW);
685 if (ret)
686 return ret;
687
688 ret = rv770_convert_power_level_to_smc(rdev,
689 &state->medium,
690 &smc_state->levels[1],
691 PPSMC_DISPLAY_WATERMARK_LOW);
692 if (ret)
693 return ret;
694
695 ret = rv770_convert_power_level_to_smc(rdev,
696 &state->high,
697 &smc_state->levels[2],
698 PPSMC_DISPLAY_WATERMARK_HIGH);
699 if (ret)
700 return ret;
701
702 smc_state->levels[0].arbValue = MC_CG_ARB_FREQ_F1;
703 smc_state->levels[1].arbValue = MC_CG_ARB_FREQ_F2;
704 smc_state->levels[2].arbValue = MC_CG_ARB_FREQ_F3;
705
706 smc_state->levels[0].seqValue = rv770_get_seq_value(rdev,
707 &state->low);
708 smc_state->levels[1].seqValue = rv770_get_seq_value(rdev,
709 &state->medium);
710 smc_state->levels[2].seqValue = rv770_get_seq_value(rdev,
711 &state->high);
712
713 rv770_populate_smc_sp(rdev, radeon_state, smc_state);
714
715 return rv770_populate_smc_t(rdev, radeon_state, smc_state);
716
717}
718
719u32 rv770_calculate_memory_refresh_rate(struct radeon_device *rdev,
720 u32 engine_clock)
721{
722 u32 dram_rows;
723 u32 dram_refresh_rate;
724 u32 mc_arb_rfsh_rate;
725 u32 tmp;
726
727 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
728 dram_rows = 1 << (tmp + 10);
729 tmp = RREG32(MC_SEQ_MISC0) & 3;
730 dram_refresh_rate = 1 << (tmp + 3);
731 mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
732
733 return mc_arb_rfsh_rate;
734}
735
736static void rv770_program_memory_timing_parameters(struct radeon_device *rdev,
737 struct radeon_ps *radeon_state)
738{
739 struct rv7xx_ps *state = rv770_get_ps(radeon_state);
740 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
741 u32 sqm_ratio;
742 u32 arb_refresh_rate;
743 u32 high_clock;
744
745 if (state->high.sclk < (state->low.sclk * 0xFF / 0x40))
746 high_clock = state->high.sclk;
747 else
748 high_clock = (state->low.sclk * 0xFF / 0x40);
749
750 radeon_atom_set_engine_dram_timings(rdev, high_clock,
751 state->high.mclk);
752
753 sqm_ratio =
754 STATE0(64 * high_clock / pi->boot_sclk) |
755 STATE1(64 * high_clock / state->low.sclk) |
756 STATE2(64 * high_clock / state->medium.sclk) |
757 STATE3(64 * high_clock / state->high.sclk);
758 WREG32(MC_ARB_SQM_RATIO, sqm_ratio);
759
760 arb_refresh_rate =
761 POWERMODE0(rv770_calculate_memory_refresh_rate(rdev, pi->boot_sclk)) |
762 POWERMODE1(rv770_calculate_memory_refresh_rate(rdev, state->low.sclk)) |
763 POWERMODE2(rv770_calculate_memory_refresh_rate(rdev, state->medium.sclk)) |
764 POWERMODE3(rv770_calculate_memory_refresh_rate(rdev, state->high.sclk));
765 WREG32(MC_ARB_RFSH_RATE, arb_refresh_rate);
766}
767
768void rv770_enable_backbias(struct radeon_device *rdev,
769 bool enable)
770{
771 if (enable)
772 WREG32_P(GENERAL_PWRMGT, BACKBIAS_PAD_EN, ~BACKBIAS_PAD_EN);
773 else
774 WREG32_P(GENERAL_PWRMGT, 0, ~(BACKBIAS_VALUE | BACKBIAS_PAD_EN));
775}
776
777static void rv770_enable_spread_spectrum(struct radeon_device *rdev,
778 bool enable)
779{
780 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
781
782 if (enable) {
783 if (pi->sclk_ss)
784 WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
785
786 if (pi->mclk_ss) {
787 if (rdev->family == CHIP_RV740)
788 rv740_enable_mclk_spread_spectrum(rdev, true);
789 }
790 } else {
791 WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
792
793 WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
794
795 WREG32_P(CG_MPLL_SPREAD_SPECTRUM, 0, ~SSEN);
796
797 if (rdev->family == CHIP_RV740)
798 rv740_enable_mclk_spread_spectrum(rdev, false);
799 }
800}
801
802static void rv770_program_mpll_timing_parameters(struct radeon_device *rdev)
803{
804 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
805
806 if ((rdev->family == CHIP_RV770) && !pi->mem_gddr5) {
807 WREG32(MPLL_TIME,
808 (MPLL_LOCK_TIME(R600_MPLLLOCKTIME_DFLT * pi->ref_div) |
809 MPLL_RESET_TIME(R600_MPLLRESETTIME_DFLT)));
810 }
811}
812
813void rv770_setup_bsp(struct radeon_device *rdev)
814{
815 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
816 u32 xclk = radeon_get_xclk(rdev);
817
818 r600_calculate_u_and_p(pi->asi,
819 xclk,
820 16,
821 &pi->bsp,
822 &pi->bsu);
823
824 r600_calculate_u_and_p(pi->pasi,
825 xclk,
826 16,
827 &pi->pbsp,
828 &pi->pbsu);
829
830 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
831 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
832
833 WREG32(CG_BSP, pi->dsp);
834
835}
836
837void rv770_program_git(struct radeon_device *rdev)
838{
839 WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
840}
841
842void rv770_program_tp(struct radeon_device *rdev)
843{
844 int i;
845 enum r600_td td = R600_TD_DFLT;
846
847 for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
848 WREG32(CG_FFCT_0 + (i * 4), (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
849
850 if (td == R600_TD_AUTO)
851 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
852 else
853 WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
854 if (td == R600_TD_UP)
855 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
856 if (td == R600_TD_DOWN)
857 WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
858}
859
860void rv770_program_tpp(struct radeon_device *rdev)
861{
862 WREG32(CG_TPC, R600_TPC_DFLT);
863}
864
865void rv770_program_sstp(struct radeon_device *rdev)
866{
867 WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
868}
869
870void rv770_program_engine_speed_parameters(struct radeon_device *rdev)
871{
872 WREG32_P(SPLL_CNTL_MODE, SPLL_DIV_SYNC, ~SPLL_DIV_SYNC);
873}
874
875static void rv770_enable_display_gap(struct radeon_device *rdev)
876{
877 u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
878
879 tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
880 tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) |
881 DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
882 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
883}
884
885void rv770_program_vc(struct radeon_device *rdev)
886{
887 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
888
889 WREG32(CG_FTV, pi->vrc);
890}
891
892void rv770_clear_vc(struct radeon_device *rdev)
893{
894 WREG32(CG_FTV, 0);
895}
896
897int rv770_upload_firmware(struct radeon_device *rdev)
898{
899 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
900 int ret;
901
902 rv770_reset_smc(rdev);
903 rv770_stop_smc_clock(rdev);
904
905 ret = rv770_load_smc_ucode(rdev, pi->sram_end);
906 if (ret)
907 return ret;
908
909 return 0;
910}
911
912static int rv770_populate_smc_acpi_state(struct radeon_device *rdev,
913 RV770_SMC_STATETABLE *table)
914{
915 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
916
917 u32 mpll_ad_func_cntl =
918 pi->clk_regs.rv770.mpll_ad_func_cntl;
919 u32 mpll_ad_func_cntl_2 =
920 pi->clk_regs.rv770.mpll_ad_func_cntl_2;
921 u32 mpll_dq_func_cntl =
922 pi->clk_regs.rv770.mpll_dq_func_cntl;
923 u32 mpll_dq_func_cntl_2 =
924 pi->clk_regs.rv770.mpll_dq_func_cntl_2;
925 u32 spll_func_cntl =
926 pi->clk_regs.rv770.cg_spll_func_cntl;
927 u32 spll_func_cntl_2 =
928 pi->clk_regs.rv770.cg_spll_func_cntl_2;
929 u32 spll_func_cntl_3 =
930 pi->clk_regs.rv770.cg_spll_func_cntl_3;
931 u32 mclk_pwrmgt_cntl;
932 u32 dll_cntl;
933
934 table->ACPIState = table->initialState;
935
936 table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
937
938 if (pi->acpi_vddc) {
939 rv770_populate_vddc_value(rdev, pi->acpi_vddc,
940 &table->ACPIState.levels[0].vddc);
941 if (pi->pcie_gen2) {
942 if (pi->acpi_pcie_gen2)
943 table->ACPIState.levels[0].gen2PCIE = 1;
944 else
945 table->ACPIState.levels[0].gen2PCIE = 0;
946 } else
947 table->ACPIState.levels[0].gen2PCIE = 0;
948 if (pi->acpi_pcie_gen2)
949 table->ACPIState.levels[0].gen2XSP = 1;
950 else
951 table->ACPIState.levels[0].gen2XSP = 0;
952 } else {
953 rv770_populate_vddc_value(rdev, pi->min_vddc_in_table,
954 &table->ACPIState.levels[0].vddc);
955 table->ACPIState.levels[0].gen2PCIE = 0;
956 }
957
958
959 mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
960
961 mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
962
963 mclk_pwrmgt_cntl = (MRDCKA0_RESET |
964 MRDCKA1_RESET |
965 MRDCKB0_RESET |
966 MRDCKB1_RESET |
967 MRDCKC0_RESET |
968 MRDCKC1_RESET |
969 MRDCKD0_RESET |
970 MRDCKD1_RESET);
971
972 dll_cntl = 0xff000000;
973
974 spll_func_cntl |= SPLL_RESET | SPLL_SLEEP | SPLL_BYPASS_EN;
975
976 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
977 spll_func_cntl_2 |= SCLK_MUX_SEL(4);
978
979 table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
980 table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
981 table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
982 table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
983
984 table->ACPIState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
985 table->ACPIState.levels[0].mclk.mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
986
987 table->ACPIState.levels[0].mclk.mclk770.mclk_value = 0;
988
989 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
990 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
991 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
992
993 table->ACPIState.levels[0].sclk.sclk_value = 0;
994
995 rv770_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
996
997 table->ACPIState.levels[1] = table->ACPIState.levels[0];
998 table->ACPIState.levels[2] = table->ACPIState.levels[0];
999
1000 return 0;
1001}
1002
1003int rv770_populate_initial_mvdd_value(struct radeon_device *rdev,
1004 RV770_SMC_VOLTAGE_VALUE *voltage)
1005{
1006 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1007
1008 if ((pi->s0_vid_lower_smio_cntl & pi->mvdd_mask_low) ==
1009 (pi->mvdd_low_smio[MVDD_LOW_INDEX] & pi->mvdd_mask_low) ) {
1010 voltage->index = MVDD_LOW_INDEX;
1011 voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
1012 } else {
1013 voltage->index = MVDD_HIGH_INDEX;
1014 voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
1015 }
1016
1017 return 0;
1018}
1019
1020static int rv770_populate_smc_initial_state(struct radeon_device *rdev,
1021 struct radeon_ps *radeon_state,
1022 RV770_SMC_STATETABLE *table)
1023{
1024 struct rv7xx_ps *initial_state = rv770_get_ps(radeon_state);
1025 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1026 u32 a_t;
1027
1028 table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
1029 cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl);
1030 table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
1031 cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl_2);
1032 table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
1033 cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl);
1034 table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
1035 cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl_2);
1036 table->initialState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
1037 cpu_to_be32(pi->clk_regs.rv770.mclk_pwrmgt_cntl);
1038 table->initialState.levels[0].mclk.mclk770.vDLL_CNTL =
1039 cpu_to_be32(pi->clk_regs.rv770.dll_cntl);
1040
1041 table->initialState.levels[0].mclk.mclk770.vMPLL_SS =
1042 cpu_to_be32(pi->clk_regs.rv770.mpll_ss1);
1043 table->initialState.levels[0].mclk.mclk770.vMPLL_SS2 =
1044 cpu_to_be32(pi->clk_regs.rv770.mpll_ss2);
1045
1046 table->initialState.levels[0].mclk.mclk770.mclk_value =
1047 cpu_to_be32(initial_state->low.mclk);
1048
1049 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
1050 cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl);
1051 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
1052 cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_2);
1053 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
1054 cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_3);
1055 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
1056 cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum);
1057 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
1058 cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum_2);
1059
1060 table->initialState.levels[0].sclk.sclk_value =
1061 cpu_to_be32(initial_state->low.sclk);
1062
1063 table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
1064
1065 table->initialState.levels[0].seqValue =
1066 rv770_get_seq_value(rdev, &initial_state->low);
1067
1068 rv770_populate_vddc_value(rdev,
1069 initial_state->low.vddc,
1070 &table->initialState.levels[0].vddc);
1071 rv770_populate_initial_mvdd_value(rdev,
1072 &table->initialState.levels[0].mvdd);
1073
1074 a_t = CG_R(0xffff) | CG_L(0);
1075 table->initialState.levels[0].aT = cpu_to_be32(a_t);
1076
1077 table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
1078
1079 if (pi->boot_in_gen2)
1080 table->initialState.levels[0].gen2PCIE = 1;
1081 else
1082 table->initialState.levels[0].gen2PCIE = 0;
1083 if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
1084 table->initialState.levels[0].gen2XSP = 1;
1085 else
1086 table->initialState.levels[0].gen2XSP = 0;
1087
1088 if (rdev->family == CHIP_RV740) {
1089 if (pi->mem_gddr5) {
1090 if (initial_state->low.mclk <= pi->mclk_strobe_mode_threshold)
1091 table->initialState.levels[0].strobeMode =
1092 rv740_get_mclk_frequency_ratio(initial_state->low.mclk) | 0x10;
1093 else
1094 table->initialState.levels[0].strobeMode = 0;
1095
1096 if (initial_state->low.mclk >= pi->mclk_edc_enable_threshold)
1097 table->initialState.levels[0].mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
1098 else
1099 table->initialState.levels[0].mcFlags = 0;
1100 }
1101 }
1102
1103 table->initialState.levels[1] = table->initialState.levels[0];
1104 table->initialState.levels[2] = table->initialState.levels[0];
1105
1106 table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
1107
1108 return 0;
1109}
1110
1111static int rv770_populate_smc_vddc_table(struct radeon_device *rdev,
1112 RV770_SMC_STATETABLE *table)
1113{
1114 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1115 int i;
1116
1117 for (i = 0; i < pi->valid_vddc_entries; i++) {
1118 table->highSMIO[pi->vddc_table[i].vddc_index] =
1119 pi->vddc_table[i].high_smio;
1120 table->lowSMIO[pi->vddc_table[i].vddc_index] =
1121 cpu_to_be32(pi->vddc_table[i].low_smio);
1122 }
1123
1124 table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDC] = 0;
1125 table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDC] =
1126 cpu_to_be32(pi->vddc_mask_low);
1127
1128 for (i = 0;
1129 ((i < pi->valid_vddc_entries) &&
1130 (pi->max_vddc_in_table >
1131 pi->vddc_table[i].vddc));
1132 i++);
1133
1134 table->maxVDDCIndexInPPTable =
1135 pi->vddc_table[i].vddc_index;
1136
1137 return 0;
1138}
1139
1140static int rv770_populate_smc_mvdd_table(struct radeon_device *rdev,
1141 RV770_SMC_STATETABLE *table)
1142{
1143 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1144
1145 if (pi->mvdd_control) {
1146 table->lowSMIO[MVDD_HIGH_INDEX] |=
1147 cpu_to_be32(pi->mvdd_low_smio[MVDD_HIGH_INDEX]);
1148 table->lowSMIO[MVDD_LOW_INDEX] |=
1149 cpu_to_be32(pi->mvdd_low_smio[MVDD_LOW_INDEX]);
1150
1151 table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_MVDD] = 0;
1152 table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_MVDD] =
1153 cpu_to_be32(pi->mvdd_mask_low);
1154 }
1155
1156 return 0;
1157}
1158
1159static int rv770_init_smc_table(struct radeon_device *rdev)
1160{
1161 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1162 struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
1163 struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
1164 RV770_SMC_STATETABLE *table = &pi->smc_statetable;
1165 int ret;
1166
1167 memset(table, 0, sizeof(RV770_SMC_STATETABLE));
1168
1169 pi->boot_sclk = boot_state->low.sclk;
1170
1171 rv770_populate_smc_vddc_table(rdev, table);
1172 rv770_populate_smc_mvdd_table(rdev, table);
1173
1174 switch (rdev->pm.int_thermal_type) {
1175 case THERMAL_TYPE_RV770:
1176 case THERMAL_TYPE_ADT7473_WITH_INTERNAL:
1177 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
1178 break;
1179 case THERMAL_TYPE_NONE:
1180 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
1181 break;
1182 case THERMAL_TYPE_EXTERNAL_GPIO:
1183 default:
1184 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
1185 break;
1186 }
1187
1188 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC) {
1189 table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
1190
1191 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_DONT_WAIT_FOR_VBLANK_ON_ALERT)
1192 table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_DONT_WAIT_FOR_VBLANK;
1193
1194 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_GOTO_BOOT_ON_ALERT)
1195 table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_ACTION_GOTOINITIALSTATE;
1196 }
1197
1198 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
1199 table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
1200
1201 if (pi->mem_gddr5)
1202 table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
1203
1204 if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
1205 ret = rv730_populate_smc_initial_state(rdev, radeon_boot_state, table);
1206 else
1207 ret = rv770_populate_smc_initial_state(rdev, radeon_boot_state, table);
1208 if (ret)
1209 return ret;
1210
1211 if (rdev->family == CHIP_RV740)
1212 ret = rv740_populate_smc_acpi_state(rdev, table);
1213 else if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
1214 ret = rv730_populate_smc_acpi_state(rdev, table);
1215 else
1216 ret = rv770_populate_smc_acpi_state(rdev, table);
1217 if (ret)
1218 return ret;
1219
1220 table->driverState = table->initialState;
1221
1222 return rv770_copy_bytes_to_smc(rdev,
1223 pi->state_table_start,
1224 (const u8 *)table,
1225 sizeof(RV770_SMC_STATETABLE),
1226 pi->sram_end);
1227}
1228
1229static int rv770_construct_vddc_table(struct radeon_device *rdev)
1230{
1231 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1232 u16 min, max, step;
1233 u32 steps = 0;
1234 u8 vddc_index = 0;
1235 u32 i;
1236
1237 radeon_atom_get_min_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, &min);
1238 radeon_atom_get_max_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, &max);
1239 radeon_atom_get_voltage_step(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, &step);
1240
1241 steps = (max - min) / step + 1;
1242
1243 if (steps > MAX_NO_VREG_STEPS)
1244 return -EINVAL;
1245
1246 for (i = 0; i < steps; i++) {
1247 u32 gpio_pins, gpio_mask;
1248
1249 pi->vddc_table[i].vddc = (u16)(min + i * step);
1250 radeon_atom_get_voltage_gpio_settings(rdev,
1251 pi->vddc_table[i].vddc,
1252 SET_VOLTAGE_TYPE_ASIC_VDDC,
1253 &gpio_pins, &gpio_mask);
1254 pi->vddc_table[i].low_smio = gpio_pins & gpio_mask;
1255 pi->vddc_table[i].high_smio = 0;
1256 pi->vddc_mask_low = gpio_mask;
1257 if (i > 0) {
1258 if ((pi->vddc_table[i].low_smio !=
1259 pi->vddc_table[i - 1].low_smio ) ||
1260 (pi->vddc_table[i].high_smio !=
1261 pi->vddc_table[i - 1].high_smio))
1262 vddc_index++;
1263 }
1264 pi->vddc_table[i].vddc_index = vddc_index;
1265 }
1266
1267 pi->valid_vddc_entries = (u8)steps;
1268
1269 return 0;
1270}
1271
1272static u32 rv770_get_mclk_split_point(struct atom_memory_info *memory_info)
1273{
1274 if (memory_info->mem_type == MEM_TYPE_GDDR3)
1275 return 30000;
1276
1277 return 0;
1278}
1279
1280static int rv770_get_mvdd_pin_configuration(struct radeon_device *rdev)
1281{
1282 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1283 u32 gpio_pins, gpio_mask;
1284
1285 radeon_atom_get_voltage_gpio_settings(rdev,
1286 MVDD_HIGH_VALUE, SET_VOLTAGE_TYPE_ASIC_MVDDC,
1287 &gpio_pins, &gpio_mask);
1288 pi->mvdd_mask_low = gpio_mask;
1289 pi->mvdd_low_smio[MVDD_HIGH_INDEX] =
1290 gpio_pins & gpio_mask;
1291
1292 radeon_atom_get_voltage_gpio_settings(rdev,
1293 MVDD_LOW_VALUE, SET_VOLTAGE_TYPE_ASIC_MVDDC,
1294 &gpio_pins, &gpio_mask);
1295 pi->mvdd_low_smio[MVDD_LOW_INDEX] =
1296 gpio_pins & gpio_mask;
1297
1298 return 0;
1299}
1300
1301u8 rv770_get_memory_module_index(struct radeon_device *rdev)
1302{
1303 return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
1304}
1305
1306static int rv770_get_mvdd_configuration(struct radeon_device *rdev)
1307{
1308 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1309 u8 memory_module_index;
1310 struct atom_memory_info memory_info;
1311
1312 memory_module_index = rv770_get_memory_module_index(rdev);
1313
1314 if (radeon_atom_get_memory_info(rdev, memory_module_index, &memory_info)) {
1315 pi->mvdd_control = false;
1316 return 0;
1317 }
1318
1319 pi->mvdd_split_frequency =
1320 rv770_get_mclk_split_point(&memory_info);
1321
1322 if (pi->mvdd_split_frequency == 0) {
1323 pi->mvdd_control = false;
1324 return 0;
1325 }
1326
1327 return rv770_get_mvdd_pin_configuration(rdev);
1328}
1329
1330void rv770_enable_voltage_control(struct radeon_device *rdev,
1331 bool enable)
1332{
1333 if (enable)
1334 WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
1335 else
1336 WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
1337}
1338
1339static void rv770_program_display_gap(struct radeon_device *rdev)
1340{
1341 u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
1342
1343 tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
1344 if (RREG32(AVIVO_D1CRTC_CONTROL) & AVIVO_CRTC_EN) {
1345 tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
1346 tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
1347 } else if (RREG32(AVIVO_D2CRTC_CONTROL) & AVIVO_CRTC_EN) {
1348 tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
1349 tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
1350 } else {
1351 tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
1352 tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
1353 }
1354 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
1355}
1356
1357static void rv770_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
1358 bool enable)
1359{
1360 rv770_enable_bif_dynamic_pcie_gen2(rdev, enable);
1361
1362 if (enable)
1363 WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
1364 else
1365 WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
1366}
1367
1368static void r7xx_program_memory_timing_parameters(struct radeon_device *rdev)
1369{
1370 struct radeon_ps *radeon_new_state = rdev->pm.dpm.requested_ps;
1371
1372 if ((rdev->family == CHIP_RV730) ||
1373 (rdev->family == CHIP_RV710) ||
1374 (rdev->family == CHIP_RV740))
1375 rv730_program_memory_timing_parameters(rdev, radeon_new_state);
1376 else
1377 rv770_program_memory_timing_parameters(rdev, radeon_new_state);
1378}
1379
1380static int rv770_upload_sw_state(struct radeon_device *rdev)
1381{
1382 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1383 struct radeon_ps *radeon_new_state = rdev->pm.dpm.requested_ps;
1384 u16 address = pi->state_table_start +
1385 offsetof(RV770_SMC_STATETABLE, driverState);
1386 RV770_SMC_SWSTATE state = { 0 };
1387 int ret;
1388
1389 ret = rv770_convert_power_state_to_smc(rdev, radeon_new_state, &state);
1390 if (ret)
1391 return ret;
1392
1393 return rv770_copy_bytes_to_smc(rdev, address, (const u8 *)&state,
1394 sizeof(RV770_SMC_SWSTATE),
1395 pi->sram_end);
1396}
1397
1398int rv770_halt_smc(struct radeon_device *rdev)
1399{
1400 if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
1401 return -EINVAL;
1402
1403 if (rv770_wait_for_smc_inactive(rdev) != PPSMC_Result_OK)
1404 return -EINVAL;
1405
1406 return 0;
1407}
1408
1409int rv770_resume_smc(struct radeon_device *rdev)
1410{
1411 if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_Resume) != PPSMC_Result_OK)
1412 return -EINVAL;
1413 return 0;
1414}
1415
1416int rv770_set_sw_state(struct radeon_device *rdev)
1417{
1418 if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToSwState) != PPSMC_Result_OK)
1419 return -EINVAL;
1420 return 0;
1421}
1422
1423int rv770_set_boot_state(struct radeon_device *rdev)
1424{
1425 if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToInitialState) != PPSMC_Result_OK)
1426 return -EINVAL;
1427 return 0;
1428}
1429
1430int rv770_restrict_performance_levels_before_switch(struct radeon_device *rdev)
1431{
1432 if (rv770_send_msg_to_smc(rdev, (PPSMC_Msg)(PPSMC_MSG_NoForcedLevel)) != PPSMC_Result_OK)
1433 return -EINVAL;
1434
1435 if (rv770_send_msg_to_smc(rdev, (PPSMC_Msg)(PPSMC_MSG_TwoLevelsDisabled)) != PPSMC_Result_OK)
1436 return -EINVAL;
1437
1438 return 0;
1439}
1440
1441int rv770_unrestrict_performance_levels_after_switch(struct radeon_device *rdev)
1442{
1443 if (rv770_send_msg_to_smc(rdev, (PPSMC_Msg)(PPSMC_MSG_NoForcedLevel)) != PPSMC_Result_OK)
1444 return -EINVAL;
1445
1446 if (rv770_send_msg_to_smc(rdev, (PPSMC_Msg)(PPSMC_MSG_ZeroLevelsDisabled)) != PPSMC_Result_OK)
1447 return -EINVAL;
1448
1449 return 0;
1450}
1451
1452void r7xx_start_smc(struct radeon_device *rdev)
1453{
1454 rv770_start_smc(rdev);
1455 rv770_start_smc_clock(rdev);
1456}
1457
1458
1459void r7xx_stop_smc(struct radeon_device *rdev)
1460{
1461 rv770_reset_smc(rdev);
1462 rv770_stop_smc_clock(rdev);
1463}
1464
1465static void rv770_read_clock_registers(struct radeon_device *rdev)
1466{
1467 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1468
1469 pi->clk_regs.rv770.cg_spll_func_cntl =
1470 RREG32(CG_SPLL_FUNC_CNTL);
1471 pi->clk_regs.rv770.cg_spll_func_cntl_2 =
1472 RREG32(CG_SPLL_FUNC_CNTL_2);
1473 pi->clk_regs.rv770.cg_spll_func_cntl_3 =
1474 RREG32(CG_SPLL_FUNC_CNTL_3);
1475 pi->clk_regs.rv770.cg_spll_spread_spectrum =
1476 RREG32(CG_SPLL_SPREAD_SPECTRUM);
1477 pi->clk_regs.rv770.cg_spll_spread_spectrum_2 =
1478 RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
1479 pi->clk_regs.rv770.mpll_ad_func_cntl =
1480 RREG32(MPLL_AD_FUNC_CNTL);
1481 pi->clk_regs.rv770.mpll_ad_func_cntl_2 =
1482 RREG32(MPLL_AD_FUNC_CNTL_2);
1483 pi->clk_regs.rv770.mpll_dq_func_cntl =
1484 RREG32(MPLL_DQ_FUNC_CNTL);
1485 pi->clk_regs.rv770.mpll_dq_func_cntl_2 =
1486 RREG32(MPLL_DQ_FUNC_CNTL_2);
1487 pi->clk_regs.rv770.mclk_pwrmgt_cntl =
1488 RREG32(MCLK_PWRMGT_CNTL);
1489 pi->clk_regs.rv770.dll_cntl = RREG32(DLL_CNTL);
1490}
1491
1492static void r7xx_read_clock_registers(struct radeon_device *rdev)
1493{
1494 if (rdev->family == CHIP_RV740)
1495 rv740_read_clock_registers(rdev);
1496 else if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
1497 rv730_read_clock_registers(rdev);
1498 else
1499 rv770_read_clock_registers(rdev);
1500}
1501
1502void rv770_read_voltage_smio_registers(struct radeon_device *rdev)
1503{
1504 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1505
1506 pi->s0_vid_lower_smio_cntl =
1507 RREG32(S0_VID_LOWER_SMIO_CNTL);
1508}
1509
1510void rv770_reset_smio_status(struct radeon_device *rdev)
1511{
1512 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1513 u32 sw_smio_index, vid_smio_cntl;
1514
1515 sw_smio_index =
1516 (RREG32(GENERAL_PWRMGT) & SW_SMIO_INDEX_MASK) >> SW_SMIO_INDEX_SHIFT;
1517 switch (sw_smio_index) {
1518 case 3:
1519 vid_smio_cntl = RREG32(S3_VID_LOWER_SMIO_CNTL);
1520 break;
1521 case 2:
1522 vid_smio_cntl = RREG32(S2_VID_LOWER_SMIO_CNTL);
1523 break;
1524 case 1:
1525 vid_smio_cntl = RREG32(S1_VID_LOWER_SMIO_CNTL);
1526 break;
1527 case 0:
1528 return;
1529 default:
1530 vid_smio_cntl = pi->s0_vid_lower_smio_cntl;
1531 break;
1532 }
1533
1534 WREG32(S0_VID_LOWER_SMIO_CNTL, vid_smio_cntl);
1535 WREG32_P(GENERAL_PWRMGT, SW_SMIO_INDEX(0), ~SW_SMIO_INDEX_MASK);
1536}
1537
1538void rv770_get_memory_type(struct radeon_device *rdev)
1539{
1540 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1541 u32 tmp;
1542
1543 tmp = RREG32(MC_SEQ_MISC0);
1544
1545 if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
1546 MC_SEQ_MISC0_GDDR5_VALUE)
1547 pi->mem_gddr5 = true;
1548 else
1549 pi->mem_gddr5 = false;
1550
1551}
1552
1553void rv770_get_pcie_gen2_status(struct radeon_device *rdev)
1554{
1555 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1556 u32 tmp;
1557
1558 tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
1559
1560 if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
1561 (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
1562 pi->pcie_gen2 = true;
1563 else
1564 pi->pcie_gen2 = false;
1565
1566 if (pi->pcie_gen2) {
1567 if (tmp & LC_CURRENT_DATA_RATE)
1568 pi->boot_in_gen2 = true;
1569 else
1570 pi->boot_in_gen2 = false;
1571 } else
1572 pi->boot_in_gen2 = false;
1573}
1574
1575#if 0
1576static int rv770_enter_ulp_state(struct radeon_device *rdev)
1577{
1578 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1579
1580 if (pi->gfx_clock_gating) {
1581 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
1582 WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
1583 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
1584 RREG32(GB_TILING_CONFIG);
1585 }
1586
1587 WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
1588 ~HOST_SMC_MSG_MASK);
1589
1590 udelay(7000);
1591
1592 return 0;
1593}
1594
1595static int rv770_exit_ulp_state(struct radeon_device *rdev)
1596{
1597 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1598 int i;
1599
1600 WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_ResumeFromMinimumPower),
1601 ~HOST_SMC_MSG_MASK);
1602
1603 udelay(7000);
1604
1605 for (i = 0; i < rdev->usec_timeout; i++) {
1606 if (((RREG32(SMC_MSG) & HOST_SMC_RESP_MASK) >> HOST_SMC_RESP_SHIFT) == 1)
1607 break;
1608 udelay(1000);
1609 }
1610
1611 if (pi->gfx_clock_gating)
1612 WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
1613
1614 return 0;
1615}
1616#endif
1617
1618static void rv770_get_mclk_odt_threshold(struct radeon_device *rdev)
1619{
1620 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1621 u8 memory_module_index;
1622 struct atom_memory_info memory_info;
1623
1624 pi->mclk_odt_threshold = 0;
1625
1626 if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710)) {
1627 memory_module_index = rv770_get_memory_module_index(rdev);
1628
1629 if (radeon_atom_get_memory_info(rdev, memory_module_index, &memory_info))
1630 return;
1631
1632 if (memory_info.mem_type == MEM_TYPE_DDR2 ||
1633 memory_info.mem_type == MEM_TYPE_DDR3)
1634 pi->mclk_odt_threshold = 30000;
1635 }
1636}
1637
1638void rv770_get_max_vddc(struct radeon_device *rdev)
1639{
1640 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1641 u16 vddc;
1642
1643 if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc))
1644 pi->max_vddc = 0;
1645 else
1646 pi->max_vddc = vddc;
1647}
1648
1649void rv770_program_response_times(struct radeon_device *rdev)
1650{
1651 u32 voltage_response_time, backbias_response_time;
1652 u32 acpi_delay_time, vbi_time_out;
1653 u32 vddc_dly, bb_dly, acpi_dly, vbi_dly;
1654 u32 reference_clock;
1655
1656 voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
1657 backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
1658
1659 if (voltage_response_time == 0)
1660 voltage_response_time = 1000;
1661
1662 if (backbias_response_time == 0)
1663 backbias_response_time = 1000;
1664
1665 acpi_delay_time = 15000;
1666 vbi_time_out = 100000;
1667
1668 reference_clock = radeon_get_xclk(rdev);
1669
1670 vddc_dly = (voltage_response_time * reference_clock) / 1600;
1671 bb_dly = (backbias_response_time * reference_clock) / 1600;
1672 acpi_dly = (acpi_delay_time * reference_clock) / 1600;
1673 vbi_dly = (vbi_time_out * reference_clock) / 1600;
1674
1675 rv770_write_smc_soft_register(rdev,
1676 RV770_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
1677 rv770_write_smc_soft_register(rdev,
1678 RV770_SMC_SOFT_REGISTER_delay_bbias, bb_dly);
1679 rv770_write_smc_soft_register(rdev,
1680 RV770_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
1681 rv770_write_smc_soft_register(rdev,
1682 RV770_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
1683#if 0
1684 /* XXX look up hw revision */
1685 if (WEKIVA_A21)
1686 rv770_write_smc_soft_register(rdev,
1687 RV770_SMC_SOFT_REGISTER_baby_step_timer,
1688 0x10);
1689#endif
1690}
1691
1692static void rv770_program_dcodt_before_state_switch(struct radeon_device *rdev)
1693{
1694 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1695 struct radeon_ps *radeon_new_state = rdev->pm.dpm.requested_ps;
1696 struct radeon_ps *radeon_current_state = rdev->pm.dpm.current_ps;
1697 struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
1698 struct rv7xx_ps *current_state = rv770_get_ps(radeon_current_state);
1699 bool current_use_dc = false;
1700 bool new_use_dc = false;
1701
1702 if (pi->mclk_odt_threshold == 0)
1703 return;
1704
1705 if (current_state->high.mclk <= pi->mclk_odt_threshold)
1706 current_use_dc = true;
1707
1708 if (new_state->high.mclk <= pi->mclk_odt_threshold)
1709 new_use_dc = true;
1710
1711 if (current_use_dc == new_use_dc)
1712 return;
1713
1714 if (!current_use_dc && new_use_dc)
1715 return;
1716
1717 if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
1718 rv730_program_dcodt(rdev, new_use_dc);
1719}
1720
1721static void rv770_program_dcodt_after_state_switch(struct radeon_device *rdev)
1722{
1723 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1724 struct radeon_ps *radeon_new_state = rdev->pm.dpm.requested_ps;
1725 struct radeon_ps *radeon_current_state = rdev->pm.dpm.current_ps;
1726 struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
1727 struct rv7xx_ps *current_state = rv770_get_ps(radeon_current_state);
1728 bool current_use_dc = false;
1729 bool new_use_dc = false;
1730
1731 if (pi->mclk_odt_threshold == 0)
1732 return;
1733
1734 if (current_state->high.mclk <= pi->mclk_odt_threshold)
1735 current_use_dc = true;
1736
1737 if (new_state->high.mclk <= pi->mclk_odt_threshold)
1738 new_use_dc = true;
1739
1740 if (current_use_dc == new_use_dc)
1741 return;
1742
1743 if (current_use_dc && !new_use_dc)
1744 return;
1745
1746 if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
1747 rv730_program_dcodt(rdev, new_use_dc);
1748}
1749
1750static void rv770_retrieve_odt_values(struct radeon_device *rdev)
1751{
1752 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1753
1754 if (pi->mclk_odt_threshold == 0)
1755 return;
1756
1757 if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
1758 rv730_get_odt_values(rdev);
1759}
1760
1761static void rv770_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
1762{
1763 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1764 bool want_thermal_protection;
1765 enum radeon_dpm_event_src dpm_event_src;
1766
1767 switch (sources) {
1768 case 0:
1769 default:
1770 want_thermal_protection = false;
1771 break;
1772 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
1773 want_thermal_protection = true;
1774 dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
1775 break;
1776
1777 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
1778 want_thermal_protection = true;
1779 dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
1780 break;
1781
1782 case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
1783 (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
1784 want_thermal_protection = true;
1785 dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
1786 break;
1787 }
1788
1789 if (want_thermal_protection) {
1790 WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
1791 if (pi->thermal_protection)
1792 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
1793 } else {
1794 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
1795 }
1796}
1797
1798void rv770_enable_auto_throttle_source(struct radeon_device *rdev,
1799 enum radeon_dpm_auto_throttle_src source,
1800 bool enable)
1801{
1802 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1803
1804 if (enable) {
1805 if (!(pi->active_auto_throttle_sources & (1 << source))) {
1806 pi->active_auto_throttle_sources |= 1 << source;
1807 rv770_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
1808 }
1809 } else {
1810 if (pi->active_auto_throttle_sources & (1 << source)) {
1811 pi->active_auto_throttle_sources &= ~(1 << source);
1812 rv770_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
1813 }
1814 }
1815}
1816
Alex Deucherdc50ba72013-06-26 00:33:35 -04001817int rv770_set_thermal_temperature_range(struct radeon_device *rdev,
1818 int min_temp, int max_temp)
Alex Deucher66229b22013-06-26 00:11:19 -04001819{
1820 int low_temp = 0 * 1000;
1821 int high_temp = 255 * 1000;
1822
1823 if (low_temp < min_temp)
1824 low_temp = min_temp;
1825 if (high_temp > max_temp)
1826 high_temp = max_temp;
1827 if (high_temp < low_temp) {
1828 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
1829 return -EINVAL;
1830 }
1831
1832 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
1833 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
1834 WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
1835
1836 rdev->pm.dpm.thermal.min_temp = low_temp;
1837 rdev->pm.dpm.thermal.max_temp = high_temp;
1838
1839 return 0;
1840}
1841
1842int rv770_dpm_enable(struct radeon_device *rdev)
1843{
1844 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1845
1846 if (pi->gfx_clock_gating)
1847 rv770_restore_cgcg(rdev);
1848
1849 if (rv770_dpm_enabled(rdev))
1850 return -EINVAL;
1851
1852 if (pi->voltage_control) {
1853 rv770_enable_voltage_control(rdev, true);
1854 rv770_construct_vddc_table(rdev);
1855 }
1856
1857 if (pi->dcodt)
1858 rv770_retrieve_odt_values(rdev);
1859
1860 if (pi->mvdd_control)
1861 rv770_get_mvdd_configuration(rdev);
1862
1863 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
1864 rv770_enable_backbias(rdev, true);
1865
1866 rv770_enable_spread_spectrum(rdev, true);
1867
1868 if (pi->thermal_protection)
1869 rv770_enable_thermal_protection(rdev, true);
1870
1871 rv770_program_mpll_timing_parameters(rdev);
1872 rv770_setup_bsp(rdev);
1873 rv770_program_git(rdev);
1874 rv770_program_tp(rdev);
1875 rv770_program_tpp(rdev);
1876 rv770_program_sstp(rdev);
1877 rv770_program_engine_speed_parameters(rdev);
1878 rv770_enable_display_gap(rdev);
1879 rv770_program_vc(rdev);
1880
1881 if (pi->dynamic_pcie_gen2)
1882 rv770_enable_dynamic_pcie_gen2(rdev, true);
1883
1884 if (rv770_upload_firmware(rdev))
1885 return -EINVAL;
1886 /* get ucode version ? */
1887 if (rv770_init_smc_table(rdev))
1888 return -EINVAL;
1889 rv770_program_response_times(rdev);
1890 r7xx_start_smc(rdev);
1891
1892 if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
1893 rv730_start_dpm(rdev);
1894 else
1895 rv770_start_dpm(rdev);
1896
1897 if (pi->gfx_clock_gating)
1898 rv770_gfx_clock_gating_enable(rdev, true);
1899
1900 if (pi->mg_clock_gating)
1901 rv770_mg_clock_gating_enable(rdev, true);
1902
1903 if (rdev->irq.installed &&
1904 r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1905 PPSMC_Result result;
1906
1907 rv770_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
1908 rdev->irq.dpm_thermal = true;
1909 radeon_irq_set(rdev);
1910 result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
1911
1912 if (result != PPSMC_Result_OK)
1913 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
1914 }
1915
1916 rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
1917
1918 return 0;
1919}
1920
1921void rv770_dpm_disable(struct radeon_device *rdev)
1922{
1923 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1924
1925 if (!rv770_dpm_enabled(rdev))
1926 return;
1927
1928 rv770_clear_vc(rdev);
1929
1930 if (pi->thermal_protection)
1931 rv770_enable_thermal_protection(rdev, false);
1932
1933 rv770_enable_spread_spectrum(rdev, false);
1934
1935 if (pi->dynamic_pcie_gen2)
1936 rv770_enable_dynamic_pcie_gen2(rdev, false);
1937
1938 if (rdev->irq.installed &&
1939 r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
1940 rdev->irq.dpm_thermal = false;
1941 radeon_irq_set(rdev);
1942 }
1943
1944 if (pi->gfx_clock_gating)
1945 rv770_gfx_clock_gating_enable(rdev, false);
1946
1947 if (pi->mg_clock_gating)
1948 rv770_mg_clock_gating_enable(rdev, false);
1949
1950 if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
1951 rv730_stop_dpm(rdev);
1952 else
1953 rv770_stop_dpm(rdev);
1954
1955 r7xx_stop_smc(rdev);
1956 rv770_reset_smio_status(rdev);
1957}
1958
1959int rv770_dpm_set_power_state(struct radeon_device *rdev)
1960{
1961 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1962
1963 rv770_restrict_performance_levels_before_switch(rdev);
1964 rv770_halt_smc(rdev);
1965 rv770_upload_sw_state(rdev);
1966 r7xx_program_memory_timing_parameters(rdev);
1967 if (pi->dcodt)
1968 rv770_program_dcodt_before_state_switch(rdev);
1969 rv770_resume_smc(rdev);
1970 rv770_set_sw_state(rdev);
1971 if (pi->dcodt)
1972 rv770_program_dcodt_after_state_switch(rdev);
1973 rv770_unrestrict_performance_levels_after_switch(rdev);
1974
1975 return 0;
1976}
1977
1978void rv770_dpm_reset_asic(struct radeon_device *rdev)
1979{
1980 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1981
1982 rv770_restrict_performance_levels_before_switch(rdev);
1983 if (pi->dcodt)
1984 rv770_program_dcodt_before_state_switch(rdev);
1985 rv770_set_boot_state(rdev);
1986 if (pi->dcodt)
1987 rv770_program_dcodt_after_state_switch(rdev);
1988}
1989
1990void rv770_dpm_setup_asic(struct radeon_device *rdev)
1991{
1992 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
1993
1994 r7xx_read_clock_registers(rdev);
1995 rv770_read_voltage_smio_registers(rdev);
1996 rv770_get_memory_type(rdev);
1997 if (pi->dcodt)
1998 rv770_get_mclk_odt_threshold(rdev);
1999 rv770_get_pcie_gen2_status(rdev);
2000
2001 rv770_enable_acpi_pm(rdev);
2002
2003 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L0s)
2004 rv770_enable_l0s(rdev);
2005 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L1)
2006 rv770_enable_l1(rdev);
2007 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_TURNOFFPLL_ASPML1)
2008 rv770_enable_pll_sleep_in_l1(rdev);
2009}
2010
2011void rv770_dpm_display_configuration_changed(struct radeon_device *rdev)
2012{
2013 rv770_program_display_gap(rdev);
2014}
2015
2016union power_info {
2017 struct _ATOM_POWERPLAY_INFO info;
2018 struct _ATOM_POWERPLAY_INFO_V2 info_2;
2019 struct _ATOM_POWERPLAY_INFO_V3 info_3;
2020 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
2021 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
2022 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
2023};
2024
2025union pplib_clock_info {
2026 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
2027 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
2028 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
2029 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
2030};
2031
2032union pplib_power_state {
2033 struct _ATOM_PPLIB_STATE v1;
2034 struct _ATOM_PPLIB_STATE_V2 v2;
2035};
2036
2037static void rv7xx_parse_pplib_non_clock_info(struct radeon_device *rdev,
2038 struct radeon_ps *rps,
2039 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
2040 u8 table_rev)
2041{
2042 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
2043 rps->class = le16_to_cpu(non_clock_info->usClassification);
2044 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
2045
2046 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
2047 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
2048 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
2049 } else if (r600_is_uvd_state(rps->class, rps->class2)) {
2050 rps->vclk = RV770_DEFAULT_VCLK_FREQ;
2051 rps->dclk = RV770_DEFAULT_DCLK_FREQ;
2052 } else {
2053 rps->vclk = 0;
2054 rps->dclk = 0;
2055 }
2056
2057 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
2058 rdev->pm.dpm.boot_ps = rps;
2059 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
2060 rdev->pm.dpm.uvd_ps = rps;
2061}
2062
2063static void rv7xx_parse_pplib_clock_info(struct radeon_device *rdev,
2064 struct radeon_ps *rps, int index,
2065 union pplib_clock_info *clock_info)
2066{
2067 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002068 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
Alex Deucher66229b22013-06-26 00:11:19 -04002069 struct rv7xx_ps *ps = rv770_get_ps(rps);
2070 u32 sclk, mclk;
2071 u16 vddc;
2072 struct rv7xx_pl *pl;
2073
2074 switch (index) {
2075 case 0:
2076 pl = &ps->low;
2077 break;
2078 case 1:
2079 pl = &ps->medium;
2080 break;
2081 case 2:
2082 default:
2083 pl = &ps->high;
2084 break;
2085 }
2086
Alex Deucherdc50ba72013-06-26 00:33:35 -04002087 if (rdev->family >= CHIP_CEDAR) {
2088 sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
2089 sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
2090 mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
2091 mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
Alex Deucher66229b22013-06-26 00:11:19 -04002092
Alex Deucherdc50ba72013-06-26 00:33:35 -04002093 pl->vddc = le16_to_cpu(clock_info->evergreen.usVDDC);
2094 pl->vddci = le16_to_cpu(clock_info->evergreen.usVDDCI);
2095 pl->flags = le32_to_cpu(clock_info->evergreen.ulFlags);
2096 } else {
2097 sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
2098 sclk |= clock_info->r600.ucEngineClockHigh << 16;
2099 mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
2100 mclk |= clock_info->r600.ucMemoryClockHigh << 16;
2101
2102 pl->vddc = le16_to_cpu(clock_info->r600.usVDDC);
2103 pl->flags = le32_to_cpu(clock_info->r600.ulFlags);
2104 }
Alex Deucher66229b22013-06-26 00:11:19 -04002105
2106 pl->mclk = mclk;
2107 pl->sclk = sclk;
2108
2109 /* patch up vddc if necessary */
2110 if (pl->vddc == 0xff01) {
2111 if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc) == 0)
2112 pl->vddc = vddc;
2113 }
2114
2115 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
2116 pi->acpi_vddc = pl->vddc;
Alex Deucherdc50ba72013-06-26 00:33:35 -04002117 if (rdev->family >= CHIP_CEDAR)
2118 eg_pi->acpi_vddci = pl->vddci;
Alex Deucher66229b22013-06-26 00:11:19 -04002119 if (ps->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
2120 pi->acpi_pcie_gen2 = true;
2121 else
2122 pi->acpi_pcie_gen2 = false;
2123 }
2124
Alex Deucherdc50ba72013-06-26 00:33:35 -04002125 if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
2126 if (rdev->family >= CHIP_BARTS) {
2127 eg_pi->ulv.supported = true;
2128 eg_pi->ulv.pl = pl;
2129 }
2130 }
2131
Alex Deucher66229b22013-06-26 00:11:19 -04002132 if (pi->min_vddc_in_table > pl->vddc)
2133 pi->min_vddc_in_table = pl->vddc;
2134
2135 if (pi->max_vddc_in_table < pl->vddc)
2136 pi->max_vddc_in_table = pl->vddc;
2137
2138 /* patch up boot state */
2139 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
2140 u16 vddc, vddci;
2141 radeon_atombios_get_default_voltages(rdev, &vddc, &vddci);
2142 pl->mclk = rdev->clock.default_mclk;
2143 pl->sclk = rdev->clock.default_sclk;
2144 pl->vddc = vddc;
2145 pl->vddci = vddci;
2146 }
2147}
2148
2149int rv7xx_parse_power_table(struct radeon_device *rdev)
2150{
2151 struct radeon_mode_info *mode_info = &rdev->mode_info;
2152 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2153 union pplib_power_state *power_state;
2154 int i, j;
2155 union pplib_clock_info *clock_info;
2156 union power_info *power_info;
2157 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2158 u16 data_offset;
2159 u8 frev, crev;
2160 struct rv7xx_ps *ps;
2161
2162 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2163 &frev, &crev, &data_offset))
2164 return -EINVAL;
2165 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2166
2167 rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
2168 power_info->pplib.ucNumStates, GFP_KERNEL);
2169 if (!rdev->pm.dpm.ps)
2170 return -ENOMEM;
2171 rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
2172 rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
2173 rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
2174
2175 for (i = 0; i < power_info->pplib.ucNumStates; i++) {
2176 power_state = (union pplib_power_state *)
2177 (mode_info->atom_context->bios + data_offset +
2178 le16_to_cpu(power_info->pplib.usStateArrayOffset) +
2179 i * power_info->pplib.ucStateEntrySize);
2180 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2181 (mode_info->atom_context->bios + data_offset +
2182 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
2183 (power_state->v1.ucNonClockStateIndex *
2184 power_info->pplib.ucNonClockSize));
2185 if (power_info->pplib.ucStateEntrySize - 1) {
2186 ps = kzalloc(sizeof(struct rv7xx_ps), GFP_KERNEL);
2187 if (ps == NULL) {
2188 kfree(rdev->pm.dpm.ps);
2189 return -ENOMEM;
2190 }
2191 rdev->pm.dpm.ps[i].ps_priv = ps;
2192 rv7xx_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
2193 non_clock_info,
2194 power_info->pplib.ucNonClockSize);
2195 for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
2196 clock_info = (union pplib_clock_info *)
2197 (mode_info->atom_context->bios + data_offset +
2198 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
2199 (power_state->v1.ucClockStateIndices[j] *
2200 power_info->pplib.ucClockInfoSize));
2201 rv7xx_parse_pplib_clock_info(rdev,
2202 &rdev->pm.dpm.ps[i], j,
2203 clock_info);
2204 }
2205 }
2206 }
2207 rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
2208 return 0;
2209}
2210
2211int rv770_dpm_init(struct radeon_device *rdev)
2212{
2213 struct rv7xx_power_info *pi;
2214 int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
2215 uint16_t data_offset, size;
2216 uint8_t frev, crev;
2217 struct atom_clock_dividers dividers;
2218 int ret;
2219
2220 pi = kzalloc(sizeof(struct rv7xx_power_info), GFP_KERNEL);
2221 if (pi == NULL)
2222 return -ENOMEM;
2223 rdev->pm.dpm.priv = pi;
2224
2225 rv770_get_max_vddc(rdev);
2226
2227 pi->acpi_vddc = 0;
2228 pi->min_vddc_in_table = 0;
2229 pi->max_vddc_in_table = 0;
2230
2231 ret = rv7xx_parse_power_table(rdev);
2232 if (ret)
2233 return ret;
2234
2235 if (rdev->pm.dpm.voltage_response_time == 0)
2236 rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
2237 if (rdev->pm.dpm.backbias_response_time == 0)
2238 rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
2239
2240 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
2241 0, false, &dividers);
2242 if (ret)
2243 pi->ref_div = dividers.ref_div + 1;
2244 else
2245 pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
2246
2247 pi->mclk_strobe_mode_threshold = 30000;
2248 pi->mclk_edc_enable_threshold = 30000;
2249
2250 pi->voltage_control =
2251 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC);
2252
2253 pi->mvdd_control =
2254 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC);
2255
2256 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
2257 &frev, &crev, &data_offset)) {
2258 pi->sclk_ss = true;
2259 pi->mclk_ss = true;
2260 pi->dynamic_ss = true;
2261 } else {
2262 pi->sclk_ss = false;
2263 pi->mclk_ss = false;
2264 pi->dynamic_ss = false;
2265 }
2266
2267 pi->asi = RV770_ASI_DFLT;
2268 pi->pasi = RV770_HASI_DFLT;
2269 pi->vrc = RV770_VRC_DFLT;
2270
2271 pi->power_gating = false;
2272
2273 pi->gfx_clock_gating = true;
2274
2275 pi->mg_clock_gating = true;
2276 pi->mgcgtssm = true;
2277
2278 pi->dynamic_pcie_gen2 = true;
2279
2280 if (pi->gfx_clock_gating &&
2281 (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE))
2282 pi->thermal_protection = true;
2283 else
2284 pi->thermal_protection = false;
2285
2286 pi->display_gap = true;
2287
2288 if (rdev->flags & RADEON_IS_MOBILITY)
2289 pi->dcodt = true;
2290 else
2291 pi->dcodt = false;
2292
2293 pi->ulps = true;
2294
2295 pi->mclk_stutter_mode_threshold = 0;
2296
2297 pi->sram_end = SMC_RAM_END;
2298 pi->state_table_start = RV770_SMC_TABLE_ADDRESS;
2299 pi->soft_regs_start = RV770_SMC_SOFT_REGISTERS_START;
2300
2301 return 0;
2302}
2303
2304void rv770_dpm_print_power_state(struct radeon_device *rdev,
2305 struct radeon_ps *rps)
2306{
2307 struct rv7xx_ps *ps = rv770_get_ps(rps);
2308 struct rv7xx_pl *pl;
2309
2310 r600_dpm_print_class_info(rps->class, rps->class2);
2311 r600_dpm_print_cap_info(rps->caps);
2312 printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
2313 if (rdev->family >= CHIP_CEDAR) {
2314 pl = &ps->low;
2315 printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u vddci: %u\n",
2316 pl->sclk, pl->mclk, pl->vddc, pl->vddci);
2317 pl = &ps->medium;
2318 printk("\t\tpower level 1 sclk: %u mclk: %u vddc: %u vddci: %u\n",
2319 pl->sclk, pl->mclk, pl->vddc, pl->vddci);
2320 pl = &ps->high;
2321 printk("\t\tpower level 2 sclk: %u mclk: %u vddc: %u vddci: %u\n",
2322 pl->sclk, pl->mclk, pl->vddc, pl->vddci);
2323 } else {
2324 pl = &ps->low;
2325 printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u\n",
2326 pl->sclk, pl->mclk, pl->vddc);
2327 pl = &ps->medium;
2328 printk("\t\tpower level 1 sclk: %u mclk: %u vddc: %u\n",
2329 pl->sclk, pl->mclk, pl->vddc);
2330 pl = &ps->high;
2331 printk("\t\tpower level 2 sclk: %u mclk: %u vddc: %u\n",
2332 pl->sclk, pl->mclk, pl->vddc);
2333 }
2334 r600_dpm_print_ps_status(rdev, rps);
2335}
2336
2337void rv770_dpm_fini(struct radeon_device *rdev)
2338{
2339 int i;
2340
2341 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
2342 kfree(rdev->pm.dpm.ps[i].ps_priv);
2343 }
2344 kfree(rdev->pm.dpm.ps);
2345 kfree(rdev->pm.dpm.priv);
2346}
2347
2348u32 rv770_dpm_get_sclk(struct radeon_device *rdev, bool low)
2349{
2350 struct rv7xx_ps *requested_state = rv770_get_ps(rdev->pm.dpm.requested_ps);
2351
2352 if (low)
2353 return requested_state->low.sclk;
2354 else
2355 return requested_state->high.sclk;
2356}
2357
2358u32 rv770_dpm_get_mclk(struct radeon_device *rdev, bool low)
2359{
2360 struct rv7xx_ps *requested_state = rv770_get_ps(rdev->pm.dpm.requested_ps);
2361
2362 if (low)
2363 return requested_state->low.mclk;
2364 else
2365 return requested_state->high.mclk;
2366}