blob: 974514762a1402aee4164cf5556c9321bea49d44 [file] [log] [blame]
Sarah Sharp74c68742009-04-27 19:52:22 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#ifndef __LINUX_XHCI_HCD_H
24#define __LINUX_XHCI_HCD_H
25
26#include <linux/usb.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070027#include <linux/timer.h>
Sarah Sharp8e595a52009-07-27 12:03:31 -070028#include <linux/kernel.h>
Eric Lescouet27729aa2010-04-24 23:21:52 +020029#include <linux/usb/hcd.h>
Sarah Sharp74c68742009-04-27 19:52:22 -070030
Sarah Sharp74c68742009-04-27 19:52:22 -070031/* Code sharing between pci-quirks and xhci hcd */
32#include "xhci-ext-caps.h"
Andiry Xuc41136b2011-03-22 17:08:14 +080033#include "pci-quirks.h"
Sarah Sharp74c68742009-04-27 19:52:22 -070034
35/* xHCI PCI Configuration Registers */
36#define XHCI_SBRN_OFFSET (0x60)
37
Sarah Sharp66d4ead2009-04-27 19:52:28 -070038/* Max number of USB devices for any host controller - limit in section 6.1 */
39#define MAX_HC_SLOTS 256
Sarah Sharp0f2a7932009-04-27 19:57:12 -070040/* Section 5.3.3 - MaxPorts */
41#define MAX_HC_PORTS 127
Sarah Sharp66d4ead2009-04-27 19:52:28 -070042
Sarah Sharp74c68742009-04-27 19:52:22 -070043/*
44 * xHCI register interface.
45 * This corresponds to the eXtensible Host Controller Interface (xHCI)
46 * Revision 0.95 specification
Sarah Sharp74c68742009-04-27 19:52:22 -070047 */
48
49/**
50 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
51 * @hc_capbase: length of the capabilities register and HC version number
52 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
53 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
54 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
55 * @hcc_params: HCCPARAMS - Capability Parameters
56 * @db_off: DBOFF - Doorbell array offset
57 * @run_regs_off: RTSOFF - Runtime register space offset
58 */
59struct xhci_cap_regs {
Matt Evans28ccd292011-03-29 13:40:46 +110060 __le32 hc_capbase;
61 __le32 hcs_params1;
62 __le32 hcs_params2;
63 __le32 hcs_params3;
64 __le32 hcc_params;
65 __le32 db_off;
66 __le32 run_regs_off;
Sarah Sharp74c68742009-04-27 19:52:22 -070067 /* Reserved up to (CAPLENGTH - 0x1C) */
Sarah Sharp98441972009-05-14 11:44:18 -070068};
Sarah Sharp74c68742009-04-27 19:52:22 -070069
70/* hc_capbase bitmasks */
71/* bits 7:0 - how long is the Capabilities register */
72#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
73/* bits 31:16 */
74#define HC_VERSION(p) (((p) >> 16) & 0xffff)
75
76/* HCSPARAMS1 - hcs_params1 - bitmasks */
77/* bits 0:7, Max Device Slots */
78#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
79#define HCS_SLOTS_MASK 0xff
80/* bits 8:18, Max Interrupters */
81#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
82/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
83#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
84
85/* HCSPARAMS2 - hcs_params2 - bitmasks */
86/* bits 0:3, frames or uframes that SW needs to queue transactions
87 * ahead of the HW to meet periodic deadlines */
88#define HCS_IST(p) (((p) >> 0) & 0xf)
89/* bits 4:7, max number of Event Ring segments */
90#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
91/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
92/* bits 27:31 number of Scratchpad buffers SW must allocate for the HW */
John Youn254c80a2009-07-27 12:05:03 -070093#define HCS_MAX_SCRATCHPAD(p) (((p) >> 27) & 0x1f)
Sarah Sharp74c68742009-04-27 19:52:22 -070094
95/* HCSPARAMS3 - hcs_params3 - bitmasks */
96/* bits 0:7, Max U1 to U0 latency for the roothub ports */
97#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
98/* bits 16:31, Max U2 to U0 latency for the roothub ports */
99#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
100
101/* HCCPARAMS - hcc_params - bitmasks */
102/* true: HC can use 64-bit address pointers */
103#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
104/* true: HC can do bandwidth negotiation */
105#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
106/* true: HC uses 64-byte Device Context structures
107 * FIXME 64-byte context structures aren't supported yet.
108 */
109#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
110/* true: HC has port power switches */
111#define HCC_PPC(p) ((p) & (1 << 3))
112/* true: HC has port indicators */
113#define HCS_INDICATOR(p) ((p) & (1 << 4))
114/* true: HC has Light HC Reset Capability */
115#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
116/* true: HC supports latency tolerance messaging */
117#define HCC_LTC(p) ((p) & (1 << 6))
118/* true: no secondary Stream ID Support */
119#define HCC_NSS(p) ((p) & (1 << 7))
120/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700121#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
Sarah Sharp74c68742009-04-27 19:52:22 -0700122/* Extended Capabilities pointer from PCI base - section 5.3.6 */
123#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
124
125/* db_off bitmask - bits 0:1 reserved */
126#define DBOFF_MASK (~0x3)
127
128/* run_regs_off bitmask - bits 0:4 reserved */
129#define RTSOFF_MASK (~0x1f)
130
131
132/* Number of registers per port */
133#define NUM_PORT_REGS 4
134
Mathias Nymanb6e76372013-05-23 17:14:29 +0300135#define PORTSC 0
136#define PORTPMSC 1
137#define PORTLI 2
138#define PORTHLPMC 3
139
Sarah Sharp74c68742009-04-27 19:52:22 -0700140/**
141 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
142 * @command: USBCMD - xHC command register
143 * @status: USBSTS - xHC status register
144 * @page_size: This indicates the page size that the host controller
145 * supports. If bit n is set, the HC supports a page size
146 * of 2^(n+12), up to a 128MB page size.
147 * 4K is the minimum page size.
148 * @cmd_ring: CRP - 64-bit Command Ring Pointer
149 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
150 * @config_reg: CONFIG - Configure Register
151 * @port_status_base: PORTSCn - base address for Port Status and Control
152 * Each port has a Port Status and Control register,
153 * followed by a Port Power Management Status and Control
154 * register, a Port Link Info register, and a reserved
155 * register.
156 * @port_power_base: PORTPMSCn - base address for
157 * Port Power Management Status and Control
158 * @port_link_base: PORTLIn - base address for Port Link Info (current
159 * Link PM state and control) for USB 2.1 and USB 3.0
160 * devices.
161 */
162struct xhci_op_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100163 __le32 command;
164 __le32 status;
165 __le32 page_size;
166 __le32 reserved1;
167 __le32 reserved2;
168 __le32 dev_notification;
169 __le64 cmd_ring;
Sarah Sharp74c68742009-04-27 19:52:22 -0700170 /* rsvd: offset 0x20-2F */
Matt Evans28ccd292011-03-29 13:40:46 +1100171 __le32 reserved3[4];
172 __le64 dcbaa_ptr;
173 __le32 config_reg;
Sarah Sharp74c68742009-04-27 19:52:22 -0700174 /* rsvd: offset 0x3C-3FF */
Matt Evans28ccd292011-03-29 13:40:46 +1100175 __le32 reserved4[241];
Sarah Sharp74c68742009-04-27 19:52:22 -0700176 /* port 1 registers, which serve as a base address for other ports */
Matt Evans28ccd292011-03-29 13:40:46 +1100177 __le32 port_status_base;
178 __le32 port_power_base;
179 __le32 port_link_base;
180 __le32 reserved5;
Sarah Sharp74c68742009-04-27 19:52:22 -0700181 /* registers for ports 2-255 */
Matt Evans28ccd292011-03-29 13:40:46 +1100182 __le32 reserved6[NUM_PORT_REGS*254];
Sarah Sharp98441972009-05-14 11:44:18 -0700183};
Sarah Sharp74c68742009-04-27 19:52:22 -0700184
185/* USBCMD - USB command - command bitmasks */
186/* start/stop HC execution - do not write unless HC is halted*/
187#define CMD_RUN XHCI_CMD_RUN
188/* Reset HC - resets internal HC state machine and all registers (except
189 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
190 * The xHCI driver must reinitialize the xHC after setting this bit.
191 */
192#define CMD_RESET (1 << 1)
193/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
194#define CMD_EIE XHCI_CMD_EIE
195/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
196#define CMD_HSEIE XHCI_CMD_HSEIE
197/* bits 4:6 are reserved (and should be preserved on writes). */
198/* light reset (port status stays unchanged) - reset completed when this is 0 */
199#define CMD_LRESET (1 << 7)
Andiry Xu5535b1d2010-10-14 07:23:06 -0700200/* host controller save/restore state. */
Sarah Sharp74c68742009-04-27 19:52:22 -0700201#define CMD_CSS (1 << 8)
202#define CMD_CRS (1 << 9)
203/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
204#define CMD_EWE XHCI_CMD_EWE
205/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
206 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
207 * '0' means the xHC can power it off if all ports are in the disconnect,
208 * disabled, or powered-off state.
209 */
210#define CMD_PM_INDEX (1 << 11)
211/* bits 12:31 are reserved (and should be preserved on writes). */
212
Felipe Balbi4e833c02012-03-15 16:37:08 +0200213/* IMAN - Interrupt Management Register */
Dmitry Torokhovf8264342013-02-25 10:56:01 -0800214#define IMAN_IE (1 << 1)
215#define IMAN_IP (1 << 0)
Felipe Balbi4e833c02012-03-15 16:37:08 +0200216
Sarah Sharp74c68742009-04-27 19:52:22 -0700217/* USBSTS - USB status - status bitmasks */
218/* HC not running - set to 1 when run/stop bit is cleared. */
219#define STS_HALT XHCI_STS_HALT
220/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
221#define STS_FATAL (1 << 2)
222/* event interrupt - clear this prior to clearing any IP flags in IR set*/
223#define STS_EINT (1 << 3)
224/* port change detect */
225#define STS_PORT (1 << 4)
226/* bits 5:7 reserved and zeroed */
227/* save state status - '1' means xHC is saving state */
228#define STS_SAVE (1 << 8)
229/* restore state status - '1' means xHC is restoring state */
230#define STS_RESTORE (1 << 9)
231/* true: save or restore error */
232#define STS_SRE (1 << 10)
233/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
234#define STS_CNR XHCI_STS_CNR
235/* true: internal Host Controller Error - SW needs to reset and reinitialize */
236#define STS_HCE (1 << 12)
237/* bits 13:31 reserved and should be preserved */
238
239/*
240 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
241 * Generate a device notification event when the HC sees a transaction with a
242 * notification type that matches a bit set in this bit field.
243 */
244#define DEV_NOTE_MASK (0xffff)
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700245#define ENABLE_DEV_NOTE(x) (1 << (x))
Sarah Sharp74c68742009-04-27 19:52:22 -0700246/* Most of the device notification types should only be used for debug.
247 * SW does need to pay attention to function wake notifications.
248 */
249#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
250
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700251/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
252/* bit 0 is the command ring cycle state */
253/* stop ring operation after completion of the currently executing command */
254#define CMD_RING_PAUSE (1 << 1)
255/* stop ring immediately - abort the currently executing command */
256#define CMD_RING_ABORT (1 << 2)
257/* true: command ring is running */
258#define CMD_RING_RUNNING (1 << 3)
259/* bits 4:5 reserved and should be preserved */
260/* Command Ring pointer - bit mask for the lower 32 bits. */
Sarah Sharp8e595a52009-07-27 12:03:31 -0700261#define CMD_RING_RSVD_BITS (0x3f)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700262
Sarah Sharp74c68742009-04-27 19:52:22 -0700263/* CONFIG - Configure Register - config_reg bitmasks */
264/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
265#define MAX_DEVS(p) ((p) & 0xff)
266/* bits 8:31 - reserved and should be preserved */
267
268/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
269/* true: device connected */
270#define PORT_CONNECT (1 << 0)
271/* true: port enabled */
272#define PORT_PE (1 << 1)
273/* bit 2 reserved and zeroed */
274/* true: port has an over-current condition */
275#define PORT_OC (1 << 3)
276/* true: port reset signaling asserted */
277#define PORT_RESET (1 << 4)
278/* Port Link State - bits 5:8
279 * A read gives the current link PM state of the port,
280 * a write with Link State Write Strobe set sets the link state.
281 */
Andiry Xube88fe42010-10-14 07:22:57 -0700282#define PORT_PLS_MASK (0xf << 5)
283#define XDEV_U0 (0x0 << 5)
Andiry Xu95743232011-09-23 14:19:51 -0700284#define XDEV_U2 (0x2 << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700285#define XDEV_U3 (0x3 << 5)
286#define XDEV_RESUME (0xf << 5)
Sarah Sharp74c68742009-04-27 19:52:22 -0700287/* true: port has power (see HCC_PPC) */
288#define PORT_POWER (1 << 9)
289/* bits 10:13 indicate device speed:
290 * 0 - undefined speed - port hasn't be initialized by a reset yet
291 * 1 - full speed
292 * 2 - low speed
293 * 3 - high speed
294 * 4 - super speed
295 * 5-15 reserved
296 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700297#define DEV_SPEED_MASK (0xf << 10)
298#define XDEV_FS (0x1 << 10)
299#define XDEV_LS (0x2 << 10)
300#define XDEV_HS (0x3 << 10)
301#define XDEV_SS (0x4 << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700302#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700303#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
304#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
305#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
306#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
307/* Bits 20:23 in the Slot Context are the speed for the device */
308#define SLOT_SPEED_FS (XDEV_FS << 10)
309#define SLOT_SPEED_LS (XDEV_LS << 10)
310#define SLOT_SPEED_HS (XDEV_HS << 10)
311#define SLOT_SPEED_SS (XDEV_SS << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700312/* Port Indicator Control */
313#define PORT_LED_OFF (0 << 14)
314#define PORT_LED_AMBER (1 << 14)
315#define PORT_LED_GREEN (2 << 14)
316#define PORT_LED_MASK (3 << 14)
317/* Port Link State Write Strobe - set this when changing link state */
318#define PORT_LINK_STROBE (1 << 16)
319/* true: connect status change */
320#define PORT_CSC (1 << 17)
321/* true: port enable change */
322#define PORT_PEC (1 << 18)
323/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
324 * into an enabled state, and the device into the default state. A "warm" reset
325 * also resets the link, forcing the device through the link training sequence.
326 * SW can also look at the Port Reset register to see when warm reset is done.
327 */
328#define PORT_WRC (1 << 19)
329/* true: over-current change */
330#define PORT_OCC (1 << 20)
331/* true: reset change - 1 to 0 transition of PORT_RESET */
332#define PORT_RC (1 << 21)
333/* port link status change - set on some port link state transitions:
334 * Transition Reason
335 * ------------------------------------------------------------------------------
336 * - U3 to Resume Wakeup signaling from a device
337 * - Resume to Recovery to U0 USB 3.0 device resume
338 * - Resume to U0 USB 2.0 device resume
339 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
340 * - U3 to U0 Software resume of USB 2.0 device complete
341 * - U2 to U0 L1 resume of USB 2.1 device complete
342 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
343 * - U0 to disabled L1 entry error with USB 2.1 device
344 * - Any state to inactive Error on USB 3.0 port
345 */
346#define PORT_PLC (1 << 22)
347/* port configure error change - port failed to configure its link partner */
348#define PORT_CEC (1 << 23)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200349/* Cold Attach Status - xHC can set this bit to report device attached during
350 * Sx state. Warm port reset should be perfomed to clear this bit and move port
351 * to connected state.
352 */
353#define PORT_CAS (1 << 24)
Sarah Sharp74c68742009-04-27 19:52:22 -0700354/* wake on connect (enable) */
355#define PORT_WKCONN_E (1 << 25)
356/* wake on disconnect (enable) */
357#define PORT_WKDISC_E (1 << 26)
358/* wake on over-current (enable) */
359#define PORT_WKOC_E (1 << 27)
360/* bits 28:29 reserved */
Lu Baolue1fd1dc2014-11-27 18:19:17 +0200361/* true: device is non-removable - for USB 3.0 roothub emulation */
Sarah Sharp74c68742009-04-27 19:52:22 -0700362#define PORT_DEV_REMOVE (1 << 30)
363/* Initiate a warm port reset - complete when PORT_WRC is '1' */
364#define PORT_WR (1 << 31)
365
Dan Carpenter22e04872011-03-17 22:39:49 +0300366/* We mark duplicate entries with -1 */
367#define DUPLICATE_ENTRY ((u8)(-1))
368
Sarah Sharp74c68742009-04-27 19:52:22 -0700369/* Port Power Management Status and Control - port_power_base bitmasks */
370/* Inactivity timer value for transitions into U1, in microseconds.
371 * Timeout can be up to 127us. 0xFF means an infinite timeout.
372 */
373#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800374#define PORT_U1_TIMEOUT_MASK 0xff
Sarah Sharp74c68742009-04-27 19:52:22 -0700375/* Inactivity timer value for transitions into U2 */
376#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800377#define PORT_U2_TIMEOUT_MASK (0xff << 8)
Sarah Sharp74c68742009-04-27 19:52:22 -0700378/* Bits 24:31 for port testing */
379
Andiry Xu9777e3c2010-10-14 07:23:03 -0700380/* USB2 Protocol PORTSPMSC */
Andiry Xu95743232011-09-23 14:19:51 -0700381#define PORT_L1S_MASK 7
382#define PORT_L1S_SUCCESS 1
383#define PORT_RWE (1 << 3)
384#define PORT_HIRD(p) (((p) & 0xf) << 4)
Andiry Xu65580b432011-09-23 14:19:52 -0700385#define PORT_HIRD_MASK (0xf << 4)
Sarah Sharp58e21f72013-10-07 17:17:20 -0700386#define PORT_L1DS_MASK (0xff << 8)
Andiry Xu95743232011-09-23 14:19:51 -0700387#define PORT_L1DS(p) (((p) & 0xff) << 8)
Andiry Xu65580b432011-09-23 14:19:52 -0700388#define PORT_HLE (1 << 16)
Sarah Sharp74c68742009-04-27 19:52:22 -0700389
Mathias Nymana558ccd2013-05-23 17:14:30 +0300390
391/* USB2 Protocol PORTHLPMC */
392#define PORT_HIRDM(p)((p) & 3)
393#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
394#define PORT_BESLD(p)(((p) & 0xf) << 10)
395
396/* use 512 microseconds as USB2 LPM L1 default timeout. */
397#define XHCI_L1_TIMEOUT 512
398
399/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
400 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
401 * by other operating systems.
402 *
403 * XHCI 1.0 errata 8/14/12 Table 13 notes:
404 * "Software should choose xHC BESL/BESLD field values that do not violate a
405 * device's resume latency requirements,
406 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
407 * or not program values < '4' if BLC = '0' and a BESL device is attached.
408 */
409#define XHCI_DEFAULT_BESL 4
410
Sarah Sharp74c68742009-04-27 19:52:22 -0700411/**
Sarah Sharp98441972009-05-14 11:44:18 -0700412 * struct xhci_intr_reg - Interrupt Register Set
Sarah Sharp74c68742009-04-27 19:52:22 -0700413 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
414 * interrupts and check for pending interrupts.
415 * @irq_control: IMOD - Interrupt Moderation Register.
416 * Used to throttle interrupts.
417 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
418 * @erst_base: ERST base address.
419 * @erst_dequeue: Event ring dequeue pointer.
420 *
421 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
422 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
423 * multiple segments of the same size. The HC places events on the ring and
424 * "updates the Cycle bit in the TRBs to indicate to software the current
425 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
426 * updates the dequeue pointer.
427 */
Sarah Sharp98441972009-05-14 11:44:18 -0700428struct xhci_intr_reg {
Matt Evans28ccd292011-03-29 13:40:46 +1100429 __le32 irq_pending;
430 __le32 irq_control;
431 __le32 erst_size;
432 __le32 rsvd;
433 __le64 erst_base;
434 __le64 erst_dequeue;
Sarah Sharp98441972009-05-14 11:44:18 -0700435};
Sarah Sharp74c68742009-04-27 19:52:22 -0700436
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700437/* irq_pending bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700438#define ER_IRQ_PENDING(p) ((p) & 0x1)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700439/* bits 2:31 need to be preserved */
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700440/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700441#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
442#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
443#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
444
445/* irq_control bitmasks */
446/* Minimum interval between interrupts (in 250ns intervals). The interval
447 * between interrupts will be longer if there are no events on the event ring.
448 * Default is 4000 (1 ms).
449 */
450#define ER_IRQ_INTERVAL_MASK (0xffff)
451/* Counter used to count down the time to the next interrupt - HW use only */
452#define ER_IRQ_COUNTER_MASK (0xffff << 16)
453
454/* erst_size bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700455/* Preserve bits 16:31 of erst_size */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700456#define ERST_SIZE_MASK (0xffff << 16)
457
458/* erst_dequeue bitmasks */
459/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
460 * where the current dequeue pointer lies. This is an optional HW hint.
461 */
462#define ERST_DESI_MASK (0x7)
463/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
464 * a work queue (or delayed service routine)?
465 */
466#define ERST_EHB (1 << 3)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700467#define ERST_PTR_MASK (0xf)
Sarah Sharp74c68742009-04-27 19:52:22 -0700468
469/**
470 * struct xhci_run_regs
471 * @microframe_index:
472 * MFINDEX - current microframe number
473 *
474 * Section 5.5 Host Controller Runtime Registers:
475 * "Software should read and write these registers using only Dword (32 bit)
476 * or larger accesses"
477 */
478struct xhci_run_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100479 __le32 microframe_index;
480 __le32 rsvd[7];
Sarah Sharp98441972009-05-14 11:44:18 -0700481 struct xhci_intr_reg ir_set[128];
482};
Sarah Sharp74c68742009-04-27 19:52:22 -0700483
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700484/**
485 * struct doorbell_array
486 *
Matthew Wilcox50d646762010-12-15 14:18:11 -0500487 * Bits 0 - 7: Endpoint target
488 * Bits 8 - 15: RsvdZ
489 * Bits 16 - 31: Stream ID
490 *
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700491 * Section 5.6
492 */
493struct xhci_doorbell_array {
Matt Evans28ccd292011-03-29 13:40:46 +1100494 __le32 doorbell[256];
Sarah Sharp98441972009-05-14 11:44:18 -0700495};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700496
Matthew Wilcox50d646762010-12-15 14:18:11 -0500497#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
498#define DB_VALUE_HOST 0x00000000
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700499
Sarah Sharpa74588f2009-04-27 19:53:42 -0700500/**
Sarah Sharpda6699c2010-10-26 16:47:13 -0700501 * struct xhci_protocol_caps
502 * @revision: major revision, minor revision, capability ID,
503 * and next capability pointer.
504 * @name_string: Four ASCII characters to say which spec this xHC
505 * follows, typically "USB ".
506 * @port_info: Port offset, count, and protocol-defined information.
507 */
508struct xhci_protocol_caps {
509 u32 revision;
510 u32 name_string;
511 u32 port_info;
512};
513
514#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
515#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
516#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
517
518/**
John Yound115b042009-07-27 12:05:15 -0700519 * struct xhci_container_ctx
520 * @type: Type of context. Used to calculated offsets to contained contexts.
521 * @size: Size of the context data
522 * @bytes: The raw context data given to HW
523 * @dma: dma address of the bytes
524 *
525 * Represents either a Device or Input context. Holds a pointer to the raw
526 * memory used for the context (bytes) and dma address of it (dma).
527 */
528struct xhci_container_ctx {
529 unsigned type;
530#define XHCI_CTX_TYPE_DEVICE 0x1
531#define XHCI_CTX_TYPE_INPUT 0x2
532
533 int size;
534
535 u8 *bytes;
536 dma_addr_t dma;
537};
538
539/**
Sarah Sharpa74588f2009-04-27 19:53:42 -0700540 * struct xhci_slot_ctx
541 * @dev_info: Route string, device speed, hub info, and last valid endpoint
542 * @dev_info2: Max exit latency for device number, root hub port number
543 * @tt_info: tt_info is used to construct split transaction tokens
544 * @dev_state: slot state and device address
545 *
546 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
547 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
548 * reserved at the end of the slot context for HC internal use.
549 */
550struct xhci_slot_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100551 __le32 dev_info;
552 __le32 dev_info2;
553 __le32 tt_info;
554 __le32 dev_state;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700555 /* offset 0x10 to 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100556 __le32 reserved[4];
Sarah Sharp98441972009-05-14 11:44:18 -0700557};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700558
559/* dev_info bitmasks */
560/* Route String - 0:19 */
561#define ROUTE_STRING_MASK (0xfffff)
562/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
563#define DEV_SPEED (0xf << 20)
564/* bit 24 reserved */
565/* Is this LS/FS device connected through a HS hub? - bit 25 */
566#define DEV_MTT (0x1 << 25)
567/* Set if the device is a hub - bit 26 */
568#define DEV_HUB (0x1 << 26)
569/* Index of the last valid endpoint context in this device context - 27:31 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700570#define LAST_CTX_MASK (0x1f << 27)
571#define LAST_CTX(p) ((p) << 27)
572#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700573#define SLOT_FLAG (1 << 0)
574#define EP0_FLAG (1 << 1)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700575
576/* dev_info2 bitmasks */
577/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
578#define MAX_EXIT (0xffff)
579/* Root hub port number that is needed to access the USB device */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700580#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
Andiry Xube88fe42010-10-14 07:22:57 -0700581#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700582/* Maximum number of ports under a hub device */
583#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700584
585/* tt_info bitmasks */
586/*
587 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
588 * The Slot ID of the hub that isolates the high speed signaling from
589 * this low or full-speed device. '0' if attached to root hub port.
590 */
591#define TT_SLOT (0xff)
592/*
593 * The number of the downstream facing port of the high-speed hub
594 * '0' if the device is not low or full speed.
595 */
596#define TT_PORT (0xff << 8)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700597#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700598
599/* dev_state bitmasks */
600/* USB device address - assigned by the HC */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700601#define DEV_ADDR_MASK (0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700602/* bits 8:26 reserved */
603/* Slot state */
604#define SLOT_STATE (0x1f << 27)
Sarah Sharpae636742009-04-29 19:02:31 -0700605#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700606
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200607#define SLOT_STATE_DISABLED 0
608#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
609#define SLOT_STATE_DEFAULT 1
610#define SLOT_STATE_ADDRESSED 2
611#define SLOT_STATE_CONFIGURED 3
Sarah Sharpa74588f2009-04-27 19:53:42 -0700612
613/**
614 * struct xhci_ep_ctx
615 * @ep_info: endpoint state, streams, mult, and interval information.
616 * @ep_info2: information on endpoint type, max packet size, max burst size,
617 * error count, and whether the HC will force an event for all
618 * transactions.
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700619 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
620 * defines one stream, this points to the endpoint transfer ring.
621 * Otherwise, it points to a stream context array, which has a
622 * ring pointer for each flow.
623 * @tx_info:
624 * Average TRB lengths for the endpoint ring and
625 * max payload within an Endpoint Service Interval Time (ESIT).
Sarah Sharpa74588f2009-04-27 19:53:42 -0700626 *
627 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
628 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
629 * reserved at the end of the endpoint context for HC internal use.
630 */
631struct xhci_ep_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100632 __le32 ep_info;
633 __le32 ep_info2;
634 __le64 deq;
635 __le32 tx_info;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700636 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100637 __le32 reserved[3];
Sarah Sharp98441972009-05-14 11:44:18 -0700638};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700639
640/* ep_info bitmasks */
641/*
642 * Endpoint State - bits 0:2
643 * 0 - disabled
644 * 1 - running
645 * 2 - halted due to halt condition - ok to manipulate endpoint ring
646 * 3 - stopped
647 * 4 - TRB error
648 * 5-7 - reserved
649 */
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -0700650#define EP_STATE_MASK (0xf)
651#define EP_STATE_DISABLED 0
652#define EP_STATE_RUNNING 1
653#define EP_STATE_HALTED 2
654#define EP_STATE_STOPPED 3
655#define EP_STATE_ERROR 4
Sarah Sharpa74588f2009-04-27 19:53:42 -0700656/* Mult - Max number of burtst within an interval, in EP companion desc. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700657#define EP_MULT(p) (((p) & 0x3) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700658#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700659/* bits 10:14 are Max Primary Streams */
660/* bit 15 is Linear Stream Array */
661/* Interval - period between requests to an endpoint - 125u increments. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700662#define EP_INTERVAL(p) (((p) & 0xff) << 16)
Sarah Sharp624defa2009-09-02 12:14:28 -0700663#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
Sarah Sharp9af5d712011-09-02 11:05:48 -0700664#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700665#define EP_MAXPSTREAMS_MASK (0x1f << 10)
666#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
667/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
668#define EP_HAS_LSA (1 << 15)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700669
670/* ep_info2 bitmasks */
671/*
672 * Force Event - generate transfer events for all TRBs for this endpoint
673 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
674 */
675#define FORCE_EVENT (0x1)
676#define ERROR_COUNT(p) (((p) & 0x3) << 1)
Sarah Sharp82d10092009-08-07 14:04:52 -0700677#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700678#define EP_TYPE(p) ((p) << 3)
679#define ISOC_OUT_EP 1
680#define BULK_OUT_EP 2
681#define INT_OUT_EP 3
682#define CTRL_EP 4
683#define ISOC_IN_EP 5
684#define BULK_IN_EP 6
685#define INT_IN_EP 7
686/* bit 6 reserved */
687/* bit 7 is Host Initiate Disable - for disabling stream selection */
688#define MAX_BURST(p) (((p)&0xff) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700689#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700690#define MAX_PACKET(p) (((p)&0xffff) << 16)
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700691#define MAX_PACKET_MASK (0xffff << 16)
692#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700693
Andiry Xudc07c912010-11-11 17:43:57 +0800694/* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
695 * USB2.0 spec 9.6.6.
696 */
697#define GET_MAX_PACKET(p) ((p) & 0x7ff)
698
Sarah Sharp9238f252010-04-16 08:07:27 -0700699/* tx_info bitmasks */
700#define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
701#define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700702#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
Sarah Sharp9238f252010-04-16 08:07:27 -0700703
Sarah Sharpbf161e82011-02-23 15:46:42 -0800704/* deq bitmasks */
705#define EP_CTX_CYCLE_MASK (1 << 0)
Hans de Goede9aad95e2013-10-04 00:29:49 +0200706#define SCTX_DEQ_MASK (~0xfL)
Sarah Sharpbf161e82011-02-23 15:46:42 -0800707
Sarah Sharpa74588f2009-04-27 19:53:42 -0700708
709/**
John Yound115b042009-07-27 12:05:15 -0700710 * struct xhci_input_control_context
711 * Input control context; see section 6.2.5.
Sarah Sharpa74588f2009-04-27 19:53:42 -0700712 *
713 * @drop_context: set the bit of the endpoint context you want to disable
714 * @add_context: set the bit of the endpoint context you want to enable
715 */
John Yound115b042009-07-27 12:05:15 -0700716struct xhci_input_control_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100717 __le32 drop_flags;
718 __le32 add_flags;
719 __le32 rsvd2[6];
Sarah Sharp98441972009-05-14 11:44:18 -0700720};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700721
Sarah Sharp9af5d712011-09-02 11:05:48 -0700722#define EP_IS_ADDED(ctrl_ctx, i) \
723 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
724#define EP_IS_DROPPED(ctrl_ctx, i) \
725 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
726
Sarah Sharp913a8a32009-09-04 10:53:13 -0700727/* Represents everything that is needed to issue a command on the command ring.
728 * It's useful to pre-allocate these for commands that cannot fail due to
729 * out-of-memory errors, like freeing streams.
730 */
731struct xhci_command {
732 /* Input context for changing device state */
733 struct xhci_container_ctx *in_ctx;
734 u32 status;
735 /* If completion is null, no one is waiting on this command
736 * and the structure can be freed after the command completes.
737 */
738 struct completion *completion;
739 union xhci_trb *command_trb;
740 struct list_head cmd_list;
741};
742
Sarah Sharpa74588f2009-04-27 19:53:42 -0700743/* drop context bitmasks */
744#define DROP_EP(x) (0x1 << x)
745/* add context bitmasks */
746#define ADD_EP(x) (0x1 << x)
747
Sarah Sharp8df75f42010-04-02 15:34:16 -0700748struct xhci_stream_ctx {
749 /* 64-bit stream ring address, cycle state, and stream type */
Matt Evans28ccd292011-03-29 13:40:46 +1100750 __le64 stream_ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700751 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100752 __le32 reserved[2];
Sarah Sharp8df75f42010-04-02 15:34:16 -0700753};
754
755/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
Xenia Ragiadakou63a67a72013-08-26 23:29:47 +0300756#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700757/* Secondary stream array type, dequeue pointer is to a transfer ring */
758#define SCT_SEC_TR 0
759/* Primary stream array type, dequeue pointer is to a transfer ring */
760#define SCT_PRI_TR 1
761/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
762#define SCT_SSA_8 2
763#define SCT_SSA_16 3
764#define SCT_SSA_32 4
765#define SCT_SSA_64 5
766#define SCT_SSA_128 6
767#define SCT_SSA_256 7
768
769/* Assume no secondary streams for now */
770struct xhci_stream_info {
771 struct xhci_ring **stream_rings;
772 /* Number of streams, including stream 0 (which drivers can't use) */
773 unsigned int num_streams;
774 /* The stream context array may be bigger than
775 * the number of streams the driver asked for
776 */
777 struct xhci_stream_ctx *stream_ctx_array;
778 unsigned int num_stream_ctxs;
779 dma_addr_t ctx_array_dma;
780 /* For mapping physical TRB addresses to segments in stream rings */
781 struct radix_tree_root trb_address_map;
782 struct xhci_command *free_streams_command;
783};
784
785#define SMALL_STREAM_ARRAY_SIZE 256
786#define MEDIUM_STREAM_ARRAY_SIZE 1024
787
Sarah Sharp9af5d712011-09-02 11:05:48 -0700788/* Some Intel xHCI host controllers need software to keep track of the bus
789 * bandwidth. Keep track of endpoint info here. Each root port is allocated
790 * the full bus bandwidth. We must also treat TTs (including each port under a
791 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
792 * (DMI) also limits the total bandwidth (across all domains) that can be used.
793 */
794struct xhci_bw_info {
Sarah Sharp170c0262011-09-13 16:41:12 -0700795 /* ep_interval is zero-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700796 unsigned int ep_interval;
Sarah Sharp170c0262011-09-13 16:41:12 -0700797 /* mult and num_packets are one-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700798 unsigned int mult;
799 unsigned int num_packets;
800 unsigned int max_packet_size;
801 unsigned int max_esit_payload;
802 unsigned int type;
803};
804
Sarah Sharpc29eea62011-09-02 11:05:52 -0700805/* "Block" sizes in bytes the hardware uses for different device speeds.
806 * The logic in this part of the hardware limits the number of bits the hardware
807 * can use, so must represent bandwidth in a less precise manner to mimic what
808 * the scheduler hardware computes.
809 */
810#define FS_BLOCK 1
811#define HS_BLOCK 4
812#define SS_BLOCK 16
813#define DMI_BLOCK 32
814
815/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
816 * with each byte transferred. SuperSpeed devices have an initial overhead to
817 * set up bursts. These are in blocks, see above. LS overhead has already been
818 * translated into FS blocks.
819 */
820#define DMI_OVERHEAD 8
821#define DMI_OVERHEAD_BURST 4
822#define SS_OVERHEAD 8
823#define SS_OVERHEAD_BURST 32
824#define HS_OVERHEAD 26
825#define FS_OVERHEAD 20
826#define LS_OVERHEAD 128
827/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
828 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
829 * of overhead associated with split transfers crossing microframe boundaries.
830 * 31 blocks is pure protocol overhead.
831 */
832#define TT_HS_OVERHEAD (31 + 94)
833#define TT_DMI_OVERHEAD (25 + 12)
834
835/* Bandwidth limits in blocks */
836#define FS_BW_LIMIT 1285
837#define TT_BW_LIMIT 1320
838#define HS_BW_LIMIT 1607
839#define SS_BW_LIMIT_IN 3906
840#define DMI_BW_LIMIT_IN 3906
841#define SS_BW_LIMIT_OUT 3906
842#define DMI_BW_LIMIT_OUT 3906
843
844/* Percentage of bus bandwidth reserved for non-periodic transfers */
845#define FS_BW_RESERVED 10
846#define HS_BW_RESERVED 20
Sarah Sharp2b698992011-09-13 16:41:13 -0700847#define SS_BW_RESERVED 10
Sarah Sharpc29eea62011-09-02 11:05:52 -0700848
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700849struct xhci_virt_ep {
850 struct xhci_ring *ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700851 /* Related to endpoints that are configured to use stream IDs only */
852 struct xhci_stream_info *stream_info;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700853 /* Temporary storage in case the configure endpoint command fails and we
854 * have to restore the device state to the previous state
855 */
856 struct xhci_ring *new_ring;
857 unsigned int ep_state;
858#define SET_DEQ_PENDING (1 << 0)
Sarah Sharp678539c2009-10-27 10:55:52 -0700859#define EP_HALTED (1 << 1) /* For stall handling */
860#define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700861/* Transitioning the endpoint to using streams, don't enqueue URBs */
862#define EP_GETTING_STREAMS (1 << 3)
863#define EP_HAS_STREAMS (1 << 4)
864/* Transitioning the endpoint to not using streams, don't enqueue URBs */
865#define EP_GETTING_NO_STREAMS (1 << 5)
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700866 /* ---- Related to URB cancellation ---- */
867 struct list_head cancelled_td_list;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700868 struct xhci_td *stopped_td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700869 unsigned int stopped_stream;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700870 /* Watchdog timer for stop endpoint command to cancel URBs */
871 struct timer_list stop_cmd_timer;
872 int stop_cmds_pending;
873 struct xhci_hcd *xhci;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800874 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
875 * command. We'll need to update the ring's dequeue segment and dequeue
876 * pointer after the command completes.
877 */
878 struct xhci_segment *queued_deq_seg;
879 union xhci_trb *queued_deq_ptr;
Andiry Xud18240d2010-07-22 15:23:25 -0700880 /*
881 * Sometimes the xHC can not process isochronous endpoint ring quickly
882 * enough, and it will miss some isoc tds on the ring and generate
883 * a Missed Service Error Event.
884 * Set skip flag when receive a Missed Service Error Event and
885 * process the missed tds on the endpoint ring.
886 */
887 bool skip;
Sarah Sharp2e279802011-09-02 11:05:50 -0700888 /* Bandwidth checking storage */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700889 struct xhci_bw_info bw_info;
Sarah Sharp2e279802011-09-02 11:05:50 -0700890 struct list_head bw_endpoint_list;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700891};
892
Sarah Sharp839c8172011-09-02 11:05:47 -0700893enum xhci_overhead_type {
894 LS_OVERHEAD_TYPE = 0,
895 FS_OVERHEAD_TYPE,
896 HS_OVERHEAD_TYPE,
897};
898
899struct xhci_interval_bw {
900 unsigned int num_packets;
Sarah Sharp2e279802011-09-02 11:05:50 -0700901 /* Sorted by max packet size.
902 * Head of the list is the greatest max packet size.
903 */
904 struct list_head endpoints;
Sarah Sharp839c8172011-09-02 11:05:47 -0700905 /* How many endpoints of each speed are present. */
906 unsigned int overhead[3];
907};
908
909#define XHCI_MAX_INTERVAL 16
910
911struct xhci_interval_bw_table {
912 unsigned int interval0_esit_payload;
913 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
Sarah Sharpc29eea62011-09-02 11:05:52 -0700914 /* Includes reserved bandwidth for async endpoints */
915 unsigned int bw_used;
Sarah Sharp2b698992011-09-13 16:41:13 -0700916 unsigned int ss_bw_in;
917 unsigned int ss_bw_out;
Sarah Sharp839c8172011-09-02 11:05:47 -0700918};
919
920
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700921struct xhci_virt_device {
Andiry Xu64927732010-10-14 07:22:45 -0700922 struct usb_device *udev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700923 /*
924 * Commands to the hardware are passed an "input context" that
925 * tells the hardware what to change in its data structures.
926 * The hardware will return changes in an "output context" that
927 * software must allocate for the hardware. We need to keep
928 * track of input and output contexts separately because
929 * these commands might fail and we don't trust the hardware.
930 */
John Yound115b042009-07-27 12:05:15 -0700931 struct xhci_container_ctx *out_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700932 /* Used for addressing devices and configuration changes */
John Yound115b042009-07-27 12:05:15 -0700933 struct xhci_container_ctx *in_ctx;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800934 /* Rings saved to ensure old alt settings can be re-instated */
935 struct xhci_ring **ring_cache;
936 int num_rings_cached;
937#define XHCI_MAX_RINGS_CACHED 31
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700938 struct xhci_virt_ep eps[31];
Sarah Sharpf94e01862009-04-27 19:58:38 -0700939 struct completion cmd_completion;
Sarah Sharpfe301822011-09-02 11:05:41 -0700940 u8 fake_port;
Sarah Sharp66381752011-09-02 11:05:45 -0700941 u8 real_port;
Sarah Sharp839c8172011-09-02 11:05:47 -0700942 struct xhci_interval_bw_table *bw_table;
943 struct xhci_tt_bw_info *tt_info;
Sarah Sharp3b3db022012-05-09 10:55:03 -0700944 /* The current max exit latency for the enabled USB3 link states. */
945 u16 current_mel;
Sarah Sharp839c8172011-09-02 11:05:47 -0700946};
947
948/*
949 * For each roothub, keep track of the bandwidth information for each periodic
950 * interval.
951 *
952 * If a high speed hub is attached to the roothub, each TT associated with that
953 * hub is a separate bandwidth domain. The interval information for the
954 * endpoints on the devices under that TT will appear in the TT structure.
955 */
956struct xhci_root_port_bw_info {
957 struct list_head tts;
958 unsigned int num_active_tts;
959 struct xhci_interval_bw_table bw_table;
960};
961
962struct xhci_tt_bw_info {
963 struct list_head tt_list;
964 int slot_id;
965 int ttport;
966 struct xhci_interval_bw_table bw_table;
967 int active_eps;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700968};
969
970
Sarah Sharpa74588f2009-04-27 19:53:42 -0700971/**
972 * struct xhci_device_context_array
973 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
974 */
975struct xhci_device_context_array {
976 /* 64-bit device addresses; we only write 32-bit addresses */
Matt Evans28ccd292011-03-29 13:40:46 +1100977 __le64 dev_context_ptrs[MAX_HC_SLOTS];
Sarah Sharpa74588f2009-04-27 19:53:42 -0700978 /* private xHCD pointers */
979 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -0700980};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700981/* TODO: write function to set the 64-bit device DMA address */
982/*
983 * TODO: change this to be dynamically sized at HC mem init time since the HC
984 * might not be able to handle the maximum number of devices possible.
985 */
986
987
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700988struct xhci_transfer_event {
989 /* 64-bit buffer address, or immediate data */
Matt Evans28ccd292011-03-29 13:40:46 +1100990 __le64 buffer;
991 __le32 transfer_len;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700992 /* This field is interpreted differently based on the type of TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100993 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -0700994};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700995
Vivek Gautam1c11a172013-03-21 12:06:48 +0530996/* Transfer event TRB length bit mask */
997/* bits 0:23 */
998#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
999
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001000/** Transfer Event bit fields **/
1001#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1002
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001003/* Completion Code - only applicable for some types of TRBs */
1004#define COMP_CODE_MASK (0xff << 24)
1005#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
1006#define COMP_SUCCESS 1
1007/* Data Buffer Error */
1008#define COMP_DB_ERR 2
1009/* Babble Detected Error */
1010#define COMP_BABBLE 3
1011/* USB Transaction Error */
1012#define COMP_TX_ERR 4
1013/* TRB Error - some TRB field is invalid */
1014#define COMP_TRB_ERR 5
1015/* Stall Error - USB device is stalled */
1016#define COMP_STALL 6
1017/* Resource Error - HC doesn't have memory for that device configuration */
1018#define COMP_ENOMEM 7
1019/* Bandwidth Error - not enough room in schedule for this dev config */
1020#define COMP_BW_ERR 8
1021/* No Slots Available Error - HC ran out of device slots */
1022#define COMP_ENOSLOTS 9
1023/* Invalid Stream Type Error */
1024#define COMP_STREAM_ERR 10
1025/* Slot Not Enabled Error - doorbell rung for disabled device slot */
1026#define COMP_EBADSLT 11
1027/* Endpoint Not Enabled Error */
1028#define COMP_EBADEP 12
1029/* Short Packet */
1030#define COMP_SHORT_TX 13
1031/* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
1032#define COMP_UNDERRUN 14
1033/* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
1034#define COMP_OVERRUN 15
1035/* Virtual Function Event Ring Full Error */
1036#define COMP_VF_FULL 16
1037/* Parameter Error - Context parameter is invalid */
1038#define COMP_EINVAL 17
1039/* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
1040#define COMP_BW_OVER 18
1041/* Context State Error - illegal context state transition requested */
1042#define COMP_CTX_STATE 19
1043/* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
1044#define COMP_PING_ERR 20
1045/* Event Ring is full */
1046#define COMP_ER_FULL 21
Alex Hef6ba6fe2011-06-08 18:34:06 +08001047/* Incompatible Device Error */
1048#define COMP_DEV_ERR 22
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001049/* Missed Service Error - HC couldn't service an isoc ep within interval */
1050#define COMP_MISSED_INT 23
1051/* Successfully stopped command ring */
1052#define COMP_CMD_STOP 24
1053/* Successfully aborted current command and stopped command ring */
1054#define COMP_CMD_ABORT 25
1055/* Stopped - transfer was terminated by a stop endpoint command */
1056#define COMP_STOP 26
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001057/* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001058#define COMP_STOP_INVAL 27
1059/* Control Abort Error - Debug Capability - control pipe aborted */
1060#define COMP_DBG_ABORT 28
Alex He1bb73a82011-05-05 18:14:12 +08001061/* Max Exit Latency Too Large Error */
1062#define COMP_MEL_ERR 29
1063/* TRB type 30 reserved */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001064/* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
1065#define COMP_BUFF_OVER 31
1066/* Event Lost Error - xHC has an "internal event overrun condition" */
1067#define COMP_ISSUES 32
1068/* Undefined Error - reported when other error codes don't apply */
1069#define COMP_UNKNOWN 33
1070/* Invalid Stream ID Error */
1071#define COMP_STRID_ERR 34
1072/* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001073#define COMP_2ND_BW_ERR 35
1074/* Split Transaction Error */
1075#define COMP_SPLIT_ERR 36
1076
1077struct xhci_link_trb {
1078 /* 64-bit segment pointer*/
Matt Evans28ccd292011-03-29 13:40:46 +11001079 __le64 segment_ptr;
1080 __le32 intr_target;
1081 __le32 control;
Sarah Sharp98441972009-05-14 11:44:18 -07001082};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001083
1084/* control bitfields */
1085#define LINK_TOGGLE (0x1<<1)
1086
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001087/* Command completion event TRB */
1088struct xhci_event_cmd {
1089 /* Pointer to command TRB, or the value passed by the event data trb */
Matt Evans28ccd292011-03-29 13:40:46 +11001090 __le64 cmd_trb;
1091 __le32 status;
1092 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001093};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001094
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001095/* flags bitmasks */
Dan Williams48fc7db2013-12-05 17:07:27 -08001096
1097/* Address device - disable SetAddress */
1098#define TRB_BSR (1<<9)
1099enum xhci_setup_dev {
1100 SETUP_CONTEXT_ONLY,
1101 SETUP_CONTEXT_ADDRESS,
1102};
1103
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001104/* bits 16:23 are the virtual function ID */
1105/* bits 24:31 are the slot ID */
1106#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1107#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001108
Sarah Sharpae636742009-04-29 19:02:31 -07001109/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1110#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1111#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1112
Andiry Xube88fe42010-10-14 07:22:57 -07001113#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1114#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1115#define LAST_EP_INDEX 30
1116
Hans de Goede95241db2013-10-04 00:29:48 +02001117/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001118#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1119#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
Hans de Goede95241db2013-10-04 00:29:48 +02001120#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001121
Sarah Sharpae636742009-04-29 19:02:31 -07001122
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001123/* Port Status Change Event TRB fields */
1124/* Port ID - bits 31:24 */
1125#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1126
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001127/* Normal TRB fields */
1128/* transfer_len bitmasks - bits 0:16 */
1129#define TRB_LEN(p) ((p) & 0x1ffff)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001130/* Interrupter Target - which MSI-X vector to target the completion event at */
1131#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1132#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07001133#define TRB_TBC(p) (((p) & 0x3) << 7)
Sarah Sharpb61d3782011-04-19 17:43:33 -07001134#define TRB_TLBPC(p) (((p) & 0xf) << 16)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001135
1136/* Cycle bit - indicates TRB ownership by HC or HCD */
1137#define TRB_CYCLE (1<<0)
1138/*
1139 * Force next event data TRB to be evaluated before task switch.
1140 * Used to pass OS data back after a TD completes.
1141 */
1142#define TRB_ENT (1<<1)
1143/* Interrupt on short packet */
1144#define TRB_ISP (1<<2)
1145/* Set PCIe no snoop attribute */
1146#define TRB_NO_SNOOP (1<<3)
1147/* Chain multiple TRBs into a TD */
1148#define TRB_CHAIN (1<<4)
1149/* Interrupt on completion */
1150#define TRB_IOC (1<<5)
1151/* The buffer pointer contains immediate data */
1152#define TRB_IDT (1<<6)
1153
Andiry Xuad106f22011-05-05 18:14:02 +08001154/* Block Event Interrupt */
1155#define TRB_BEI (1<<9)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001156
1157/* Control transfer TRB specific fields */
1158#define TRB_DIR_IN (1<<16)
Andiry Xub83cdc82011-05-05 18:13:56 +08001159#define TRB_TX_TYPE(p) ((p) << 16)
1160#define TRB_DATA_OUT 2
1161#define TRB_DATA_IN 3
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001162
Andiry Xu04e51902010-07-22 15:23:39 -07001163/* Isochronous TRB specific fields */
1164#define TRB_SIA (1<<31)
1165
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001166struct xhci_generic_trb {
Matt Evans28ccd292011-03-29 13:40:46 +11001167 __le32 field[4];
Sarah Sharp98441972009-05-14 11:44:18 -07001168};
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001169
1170union xhci_trb {
1171 struct xhci_link_trb link;
1172 struct xhci_transfer_event trans_event;
1173 struct xhci_event_cmd event_cmd;
1174 struct xhci_generic_trb generic;
1175};
1176
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001177/* TRB bit mask */
1178#define TRB_TYPE_BITMASK (0xfc00)
1179#define TRB_TYPE(p) ((p) << 10)
Sarah Sharp02386342010-05-24 13:25:28 -07001180#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001181/* TRB type IDs */
1182/* bulk, interrupt, isoc scatter/gather, and control data stage */
1183#define TRB_NORMAL 1
1184/* setup stage for control transfers */
1185#define TRB_SETUP 2
1186/* data stage for control transfers */
1187#define TRB_DATA 3
1188/* status stage for control transfers */
1189#define TRB_STATUS 4
1190/* isoc transfers */
1191#define TRB_ISOC 5
1192/* TRB for linking ring segments */
1193#define TRB_LINK 6
1194#define TRB_EVENT_DATA 7
1195/* Transfer Ring No-op (not for the command ring) */
1196#define TRB_TR_NOOP 8
1197/* Command TRBs */
1198/* Enable Slot Command */
1199#define TRB_ENABLE_SLOT 9
1200/* Disable Slot Command */
1201#define TRB_DISABLE_SLOT 10
1202/* Address Device Command */
1203#define TRB_ADDR_DEV 11
1204/* Configure Endpoint Command */
1205#define TRB_CONFIG_EP 12
1206/* Evaluate Context Command */
1207#define TRB_EVAL_CONTEXT 13
Sarah Sharpa1587d92009-07-27 12:03:15 -07001208/* Reset Endpoint Command */
1209#define TRB_RESET_EP 14
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001210/* Stop Transfer Ring Command */
1211#define TRB_STOP_RING 15
1212/* Set Transfer Ring Dequeue Pointer Command */
1213#define TRB_SET_DEQ 16
1214/* Reset Device Command */
1215#define TRB_RESET_DEV 17
1216/* Force Event Command (opt) */
1217#define TRB_FORCE_EVENT 18
1218/* Negotiate Bandwidth Command (opt) */
1219#define TRB_NEG_BANDWIDTH 19
1220/* Set Latency Tolerance Value Command (opt) */
1221#define TRB_SET_LT 20
1222/* Get port bandwidth Command */
1223#define TRB_GET_BW 21
1224/* Force Header Command - generate a transaction or link management packet */
1225#define TRB_FORCE_HEADER 22
1226/* No-op Command - not for transfer rings */
1227#define TRB_CMD_NOOP 23
1228/* TRB IDs 24-31 reserved */
1229/* Event TRBS */
1230/* Transfer Event */
1231#define TRB_TRANSFER 32
1232/* Command Completion Event */
1233#define TRB_COMPLETION 33
1234/* Port Status Change Event */
1235#define TRB_PORT_STATUS 34
1236/* Bandwidth Request Event (opt) */
1237#define TRB_BANDWIDTH_EVENT 35
1238/* Doorbell Event (opt) */
1239#define TRB_DOORBELL 36
1240/* Host Controller Event */
1241#define TRB_HC_EVENT 37
1242/* Device Notification Event - device sent function wake notification */
1243#define TRB_DEV_NOTE 38
1244/* MFINDEX Wrap Event - microframe counter wrapped */
1245#define TRB_MFINDEX_WRAP 39
1246/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1247
Sarah Sharp02386342010-05-24 13:25:28 -07001248/* Nec vendor-specific command completion event. */
1249#define TRB_NEC_CMD_COMP 48
1250/* Get NEC firmware revision. */
1251#define TRB_NEC_GET_FW 49
1252
Matt Evansf5960b62011-06-01 10:22:55 +10001253#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1254/* Above, but for __le32 types -- can avoid work by swapping constants: */
1255#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1256 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1257#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1258 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1259
Sarah Sharp02386342010-05-24 13:25:28 -07001260#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1261#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1262
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001263/*
1264 * TRBS_PER_SEGMENT must be a multiple of 4,
1265 * since the command ring is 64-byte aligned.
1266 * It must also be greater than 16.
1267 */
Sarah Sharp1386ff72014-01-31 11:45:02 -08001268#define TRBS_PER_SEGMENT 64
Sarah Sharp913a8a32009-09-04 10:53:13 -07001269/* Allow two commands + a link TRB, along with any reserved command TRBs */
1270#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
David Howellseb8ccd22013-03-28 18:48:35 +00001271#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1272#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
Sarah Sharpb10de142009-04-27 19:58:50 -07001273/* TRB buffer pointers can't cross 64KB boundaries */
1274#define TRB_MAX_BUFF_SHIFT 16
1275#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001276
1277struct xhci_segment {
1278 union xhci_trb *trbs;
1279 /* private to HCD */
1280 struct xhci_segment *next;
1281 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -07001282};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001283
Sarah Sharpae636742009-04-29 19:02:31 -07001284struct xhci_td {
1285 struct list_head td_list;
1286 struct list_head cancelled_td_list;
1287 struct urb *urb;
1288 struct xhci_segment *start_seg;
1289 union xhci_trb *first_trb;
1290 union xhci_trb *last_trb;
1291};
1292
Elric Fu6e4468b2012-06-27 16:31:52 +08001293/* xHCI command default timeout value */
1294#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1295
Elric Fub92cc662012-06-27 16:31:12 +08001296/* command descriptor */
1297struct xhci_cd {
Elric Fub92cc662012-06-27 16:31:12 +08001298 struct xhci_command *command;
1299 union xhci_trb *cmd_trb;
1300};
1301
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001302struct xhci_dequeue_state {
1303 struct xhci_segment *new_deq_seg;
1304 union xhci_trb *new_deq_ptr;
1305 int new_cycle_state;
1306};
1307
Andiry Xu3b72fca2012-03-05 17:49:32 +08001308enum xhci_ring_type {
1309 TYPE_CTRL = 0,
1310 TYPE_ISOC,
1311 TYPE_BULK,
1312 TYPE_INTR,
1313 TYPE_STREAM,
1314 TYPE_COMMAND,
1315 TYPE_EVENT,
1316};
1317
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001318struct xhci_ring {
1319 struct xhci_segment *first_seg;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001320 struct xhci_segment *last_seg;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001321 union xhci_trb *enqueue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001322 struct xhci_segment *enq_seg;
1323 unsigned int enq_updates;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001324 union xhci_trb *dequeue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001325 struct xhci_segment *deq_seg;
1326 unsigned int deq_updates;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001327 struct list_head td_list;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001328 /*
1329 * Write the cycle state into the TRB cycle field to give ownership of
1330 * the TRB to the host controller (if we are the producer), or to check
1331 * if we own the TRB (if we are the consumer). See section 4.9.1.
1332 */
1333 u32 cycle_state;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001334 unsigned int stream_id;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001335 unsigned int num_segs;
Andiry Xub008df62012-03-05 17:49:34 +08001336 unsigned int num_trbs_free;
1337 unsigned int num_trbs_free_temp;
Andiry Xu3b72fca2012-03-05 17:49:32 +08001338 enum xhci_ring_type type;
Sarah Sharpad808332011-05-25 10:43:56 -07001339 bool last_td_was_short;
Gerd Hoffmann15341302013-10-04 00:29:44 +02001340 struct radix_tree_root *trb_address_map;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001341};
1342
1343struct xhci_erst_entry {
1344 /* 64-bit event ring segment address */
Matt Evans28ccd292011-03-29 13:40:46 +11001345 __le64 seg_addr;
1346 __le32 seg_size;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001347 /* Set to zero */
Matt Evans28ccd292011-03-29 13:40:46 +11001348 __le32 rsvd;
Sarah Sharp98441972009-05-14 11:44:18 -07001349};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001350
1351struct xhci_erst {
1352 struct xhci_erst_entry *entries;
1353 unsigned int num_entries;
1354 /* xhci->event_ring keeps track of segment dma addresses */
1355 dma_addr_t erst_dma_addr;
1356 /* Num entries the ERST can contain */
1357 unsigned int erst_size;
1358};
1359
John Youn254c80a2009-07-27 12:05:03 -07001360struct xhci_scratchpad {
1361 u64 *sp_array;
1362 dma_addr_t sp_dma;
1363 void **sp_buffers;
1364 dma_addr_t *sp_dma_buffers;
1365};
1366
Andiry Xu8e51adc2010-07-22 15:23:31 -07001367struct urb_priv {
1368 int length;
1369 int td_cnt;
1370 struct xhci_td *td[0];
1371};
1372
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001373/*
1374 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1375 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1376 * meaning 64 ring segments.
1377 * Initial allocated size of the ERST, in number of entries */
1378#define ERST_NUM_SEGS 1
1379/* Initial allocated size of the ERST, in number of entries */
1380#define ERST_SIZE 64
1381/* Initial number of event segment rings allocated */
1382#define ERST_ENTRIES 1
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001383/* Poll every 60 seconds */
1384#define POLL_TIMEOUT 60
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001385/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1386#define XHCI_STOP_EP_CMD_TIMEOUT 5
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001387/* XXX: Make these module parameters */
1388
Andiry Xu5535b1d2010-10-14 07:23:06 -07001389struct s3_save {
1390 u32 command;
1391 u32 dev_nt;
1392 u64 dcbaa_ptr;
1393 u32 config_reg;
1394 u32 irq_pending;
1395 u32 irq_control;
1396 u32 erst_size;
1397 u64 erst_base;
1398 u64 erst_dequeue;
1399};
Sarah Sharp74c68742009-04-27 19:52:22 -07001400
Andiry Xu95743232011-09-23 14:19:51 -07001401/* Use for lpm */
1402struct dev_info {
1403 u32 dev_id;
1404 struct list_head list;
1405};
1406
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001407struct xhci_bus_state {
1408 unsigned long bus_suspended;
1409 unsigned long next_statechange;
1410
1411 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1412 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1413 u32 port_c_suspend;
1414 u32 suspended_ports;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001415 u32 port_remote_wakeup;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001416 unsigned long resume_done[USB_MAXCHILDREN];
Andiry Xuf370b992012-04-14 02:54:30 +08001417 /* which ports have started to resume */
1418 unsigned long resuming_ports;
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001419 /* Which ports are waiting on RExit to U0 transition. */
1420 unsigned long rexit_ports;
1421 struct completion rexit_done[USB_MAXCHILDREN];
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001422};
1423
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001424
1425/*
1426 * It can take up to 20 ms to transition from RExit to U0 on the
1427 * Intel Lynx Point LP xHCI host.
1428 */
1429#define XHCI_MAX_REXIT_TIMEOUT (20 * 1000)
1430
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001431static inline unsigned int hcd_index(struct usb_hcd *hcd)
1432{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001433 if (hcd->speed == HCD_USB3)
1434 return 0;
1435 else
1436 return 1;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001437}
1438
Sarah Sharp05103112011-06-28 15:50:19 -07001439/* There is one xhci_hcd structure per controller */
Sarah Sharp74c68742009-04-27 19:52:22 -07001440struct xhci_hcd {
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001441 struct usb_hcd *main_hcd;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001442 struct usb_hcd *shared_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001443 /* glue to PCI and HCD framework */
1444 struct xhci_cap_regs __iomem *cap_regs;
1445 struct xhci_op_regs __iomem *op_regs;
1446 struct xhci_run_regs __iomem *run_regs;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001447 struct xhci_doorbell_array __iomem *dba;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001448 /* Our HCD's current interrupter register set */
Sarah Sharp98441972009-05-14 11:44:18 -07001449 struct xhci_intr_reg __iomem *ir_set;
Sarah Sharp74c68742009-04-27 19:52:22 -07001450
1451 /* Cached register copies of read-only HC data */
1452 __u32 hcs_params1;
1453 __u32 hcs_params2;
1454 __u32 hcs_params3;
1455 __u32 hcc_params;
1456
1457 spinlock_t lock;
1458
1459 /* packed release number */
1460 u8 sbrn;
1461 u16 hci_version;
1462 u8 max_slots;
1463 u8 max_interrupters;
1464 u8 max_ports;
1465 u8 isoc_threshold;
1466 int event_ring_max;
1467 int addr_64;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001468 /* 4KB min, 128MB max */
Sarah Sharp74c68742009-04-27 19:52:22 -07001469 int page_size;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001470 /* Valid values are 12 to 20, inclusive */
1471 int page_shift;
Dong Nguyen43b86af2010-07-21 16:56:08 -07001472 /* msi-x vectors */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001473 int msix_count;
1474 struct msix_entry *msix_entries;
Gregory CLEMENT4718c172014-05-15 12:17:32 +02001475 /* optional clock */
1476 struct clk *clk;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001477 /* data structures */
Sarah Sharpa74588f2009-04-27 19:53:42 -07001478 struct xhci_device_context_array *dcbaa;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001479 struct xhci_ring *cmd_ring;
Elric Fuc181bc52012-06-27 16:30:57 +08001480 unsigned int cmd_ring_state;
1481#define CMD_RING_STATE_RUNNING (1 << 0)
1482#define CMD_RING_STATE_ABORTED (1 << 1)
1483#define CMD_RING_STATE_STOPPED (1 << 2)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001484 struct list_head cmd_list;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001485 unsigned int cmd_ring_reserved_trbs;
Mathias Nymanc311e392014-05-08 19:26:03 +03001486 struct timer_list cmd_timer;
1487 struct xhci_command *current_cmd;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001488 struct xhci_ring *event_ring;
1489 struct xhci_erst erst;
John Youn254c80a2009-07-27 12:05:03 -07001490 /* Scratchpad */
1491 struct xhci_scratchpad *scratchpad;
Andiry Xu95743232011-09-23 14:19:51 -07001492 /* Store LPM test failed devices' information */
1493 struct list_head lpm_failed_devs;
John Youn254c80a2009-07-27 12:05:03 -07001494
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001495 /* slot enabling and address device helpers */
1496 struct completion addr_dev;
1497 int slot_id;
Sarah Sharpdbc33302012-05-08 07:32:03 -07001498 /* For USB 3.0 LPM enable/disable. */
1499 struct xhci_command *lpm_command;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001500 /* Internal mirror of the HW's dcbaa */
1501 struct xhci_virt_device *devs[MAX_HC_SLOTS];
Sarah Sharp839c8172011-09-02 11:05:47 -07001502 /* For keeping track of bandwidth domains per roothub. */
1503 struct xhci_root_port_bw_info *rh_bw;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001504
1505 /* DMA pools */
1506 struct dma_pool *device_pool;
1507 struct dma_pool *segment_pool;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001508 struct dma_pool *small_streams_pool;
1509 struct dma_pool *medium_streams_pool;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001510
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001511 /* Host controller watchdog timer structures */
1512 unsigned int xhc_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001513
Andiry Xu9777e3c2010-10-14 07:23:03 -07001514 u32 command;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001515 struct s3_save s3;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001516/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1517 *
1518 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1519 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1520 * that sees this status (other than the timer that set it) should stop touching
1521 * hardware immediately. Interrupt handlers should return immediately when
1522 * they see this status (any time they drop and re-acquire xhci->lock).
1523 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1524 * putting the TD on the canceled list, etc.
1525 *
1526 * There are no reports of xHCI host controllers that display this issue.
1527 */
1528#define XHCI_STATE_DYING (1 << 0)
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001529#define XHCI_STATE_HALTED (1 << 1)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001530 /* Statistics */
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001531 int error_bitmask;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001532 unsigned int quirks;
1533#define XHCI_LINK_TRB_QUIRK (1 << 0)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001534#define XHCI_RESET_EP_QUIRK (1 << 1)
Sarah Sharp02386342010-05-24 13:25:28 -07001535#define XHCI_NEC_HOST (1 << 2)
Andiry Xuc41136b2011-03-22 17:08:14 +08001536#define XHCI_AMD_PLL_FIX (1 << 3)
Sarah Sharpad808332011-05-25 10:43:56 -07001537#define XHCI_SPURIOUS_SUCCESS (1 << 4)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001538/*
1539 * Certain Intel host controllers have a limit to the number of endpoint
1540 * contexts they can handle. Ideally, they would signal that they can't handle
1541 * anymore endpoint contexts by returning a Resource Error for the Configure
1542 * Endpoint command, but they don't. Instead they expect software to keep track
1543 * of the number of active endpoints for them, across configure endpoint
1544 * commands, reset device commands, disable slot commands, and address device
1545 * commands.
1546 */
1547#define XHCI_EP_LIMIT_QUIRK (1 << 5)
Sarah Sharpf5182b42011-06-02 11:33:02 -07001548#define XHCI_BROKEN_MSI (1 << 6)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001549#define XHCI_RESET_ON_RESUME (1 << 7)
Sarah Sharpc29eea62011-09-02 11:05:52 -07001550#define XHCI_SW_BW_CHECKING (1 << 8)
Andiry Xu7e393a82011-09-23 14:19:54 -07001551#define XHCI_AMD_0x96_HOST (1 << 9)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07001552#define XHCI_TRUST_TX_LENGTH (1 << 10)
Sarah Sharp3b3db022012-05-09 10:55:03 -07001553#define XHCI_LPM_SUPPORT (1 << 11)
Sarah Sharpe3567d22012-05-16 13:36:24 -07001554#define XHCI_INTEL_HOST (1 << 12)
Sarah Sharpe95829f2012-07-23 18:59:30 +03001555#define XHCI_SPURIOUS_REBOOT (1 << 13)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001556#define XHCI_COMP_MODE_QUIRK (1 << 14)
Sarah Sharp80fab3b2012-09-19 16:27:26 -07001557#define XHCI_AVOID_BEI (1 << 15)
Sarah Sharp52fb6122013-08-08 10:08:34 -07001558#define XHCI_PLAT (1 << 16)
Oliver Neukum455f5892013-09-30 15:50:54 +02001559#define XHCI_SLOW_SUSPEND (1 << 17)
Takashi Iwai638298d2013-09-12 08:11:06 +02001560#define XHCI_SPURIOUS_WAKEUP (1 << 18)
Hans de Goede8f873c12014-07-25 22:01:18 +02001561/* For controllers with a broken beyond repair streams implementation */
1562#define XHCI_BROKEN_STREAMS (1 << 19)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001563 unsigned int num_active_eps;
1564 unsigned int limit_active_eps;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001565 /* There are two roothubs to keep track of bus suspend info for */
1566 struct xhci_bus_state bus_state[2];
Sarah Sharpda6699c2010-10-26 16:47:13 -07001567 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1568 u8 *port_array;
1569 /* Array of pointers to USB 3.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001570 __le32 __iomem **usb3_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001571 unsigned int num_usb3_ports;
1572 /* Array of pointers to USB 2.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001573 __le32 __iomem **usb2_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001574 unsigned int num_usb2_ports;
Andiry Xufc71ff72011-09-23 14:19:51 -07001575 /* support xHCI 0.96 spec USB2 software LPM */
1576 unsigned sw_lpm_support:1;
1577 /* support xHCI 1.0 spec USB2 hardware LPM */
1578 unsigned hw_lpm_support:1;
Mathias Nymanb630d4b2013-05-23 17:14:28 +03001579 /* cached usb2 extened protocol capabilites */
1580 u32 *ext_caps;
1581 unsigned int num_ext_caps;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -05001582 /* Compliance Mode Recovery Data */
1583 struct timer_list comp_mode_recovery_timer;
1584 u32 port_status_u0;
1585/* Compliance Mode Timer Triggered every 2 seconds */
1586#define COMP_MODE_RCVRY_MSECS 2000
Sarah Sharp74c68742009-04-27 19:52:22 -07001587};
1588
1589/* convert between an HCD pointer and the corresponding EHCI_HCD */
1590static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1591{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001592 return *((struct xhci_hcd **) (hcd->hcd_priv));
Sarah Sharp74c68742009-04-27 19:52:22 -07001593}
1594
1595static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1596{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001597 return xhci->main_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001598}
1599
Sarah Sharp74c68742009-04-27 19:52:22 -07001600#define xhci_dbg(xhci, fmt, args...) \
Xenia Ragiadakoub2497502013-07-02 17:49:27 +03001601 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001602#define xhci_err(xhci, fmt, args...) \
1603 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1604#define xhci_warn(xhci, fmt, args...) \
1605 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp8202ce22012-07-25 10:52:45 -07001606#define xhci_warn_ratelimited(xhci, fmt, args...) \
1607 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Hans de Goede99705092015-01-16 17:54:01 +02001608#define xhci_info(xhci, fmt, args...) \
1609 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
Sarah Sharp74c68742009-04-27 19:52:22 -07001610
Sarah Sharp477632d2014-01-29 14:02:00 -08001611/*
1612 * Registers should always be accessed with double word or quad word accesses.
1613 *
1614 * Some xHCI implementations may support 64-bit address pointers. Registers
1615 * with 64-bit address pointers should be written to with dword accesses by
1616 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1617 * xHCI implementations that do not support 64-bit address pointers will ignore
1618 * the high dword, and write order is irrelevant.
1619 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08001620static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1621 __le64 __iomem *regs)
1622{
1623 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1624 u64 val_lo = readl(ptr);
1625 u64 val_hi = readl(ptr + 1);
1626 return val_lo + (val_hi << 32);
1627}
Sarah Sharp477632d2014-01-29 14:02:00 -08001628static inline void xhci_write_64(struct xhci_hcd *xhci,
1629 const u64 val, __le64 __iomem *regs)
1630{
1631 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1632 u32 val_lo = lower_32_bits(val);
1633 u32 val_hi = upper_32_bits(val);
1634
1635 writel(val_lo, ptr);
1636 writel(val_hi, ptr + 1);
1637}
1638
Sarah Sharpb0567b32009-08-07 14:04:36 -07001639static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1640{
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -07001641 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001642}
1643
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001644/* xHCI debugging */
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001645void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001646void xhci_print_registers(struct xhci_hcd *xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001647void xhci_dbg_regs(struct xhci_hcd *xhci);
1648void xhci_print_run_regs(struct xhci_hcd *xhci);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001649void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1650void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001651void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001652void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1653void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1654void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001655void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
John Yound115b042009-07-27 12:05:15 -07001656void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
Sarah Sharp9c9a7dbf2010-01-04 12:20:17 -08001657char *xhci_get_slot_state(struct xhci_hcd *xhci,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001658 struct xhci_container_ctx *ctx);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001659void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1660 unsigned int slot_id, unsigned int ep_index,
1661 struct xhci_virt_ep *ep);
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +03001662void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1663 const char *fmt, ...);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001664
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +02001665/* xHCI memory management */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001666void xhci_mem_cleanup(struct xhci_hcd *xhci);
1667int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001668void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1669int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1670int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001671void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1672 struct usb_device *udev);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001673unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
Julius Werner01c5f442013-04-15 15:55:04 -07001674unsigned int xhci_get_endpoint_address(unsigned int ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001675unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001676unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1677unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001678void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
Sarah Sharp2e279802011-09-02 11:05:50 -07001679void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
1680 struct xhci_bw_info *ep_bw,
1681 struct xhci_interval_bw_table *bw_table,
1682 struct usb_device *udev,
1683 struct xhci_virt_ep *virt_ep,
1684 struct xhci_tt_bw_info *tt_info);
1685void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1686 struct xhci_virt_device *virt_dev,
1687 int old_active_eps);
Sarah Sharp9af5d712011-09-02 11:05:48 -07001688void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1689void xhci_update_bw_info(struct xhci_hcd *xhci,
1690 struct xhci_container_ctx *in_ctx,
1691 struct xhci_input_control_ctx *ctrl_ctx,
1692 struct xhci_virt_device *virt_dev);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001693void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001694 struct xhci_container_ctx *in_ctx,
1695 struct xhci_container_ctx *out_ctx,
1696 unsigned int ep_index);
1697void xhci_slot_copy(struct xhci_hcd *xhci,
1698 struct xhci_container_ctx *in_ctx,
1699 struct xhci_container_ctx *out_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07001700int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1701 struct usb_device *udev, struct usb_host_endpoint *ep,
1702 gfp_t mem_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001703void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
Andiry Xu8dfec612012-03-05 17:49:37 +08001704int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1705 unsigned int num_trbs, gfp_t flags);
Sarah Sharp412566b2009-12-09 15:59:01 -08001706void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1707 struct xhci_virt_device *virt_dev,
1708 unsigned int ep_index);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001709struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1710 unsigned int num_stream_ctxs,
1711 unsigned int num_streams, gfp_t flags);
1712void xhci_free_stream_info(struct xhci_hcd *xhci,
1713 struct xhci_stream_info *stream_info);
1714void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1715 struct xhci_ep_ctx *ep_ctx,
1716 struct xhci_stream_info *stream_info);
Lin Wang4daf9df2015-01-09 16:06:31 +02001717void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
Sarah Sharp8df75f42010-04-02 15:34:16 -07001718 struct xhci_virt_ep *ep);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001719void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1720 struct xhci_virt_device *virt_dev, bool drop_control_ep);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001721struct xhci_ring *xhci_dma_to_transfer_ring(
1722 struct xhci_virt_ep *ep,
1723 u64 address);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001724struct xhci_ring *xhci_stream_id_to_ring(
1725 struct xhci_virt_device *dev,
1726 unsigned int ep_index,
1727 unsigned int stream_id);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001728struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001729 bool allocate_in_ctx, bool allocate_completion,
1730 gfp_t mem_flags);
Lin Wang4daf9df2015-01-09 16:06:31 +02001731void xhci_urb_free_priv(struct urb_priv *urb_priv);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001732void xhci_free_command(struct xhci_hcd *xhci,
1733 struct xhci_command *command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001734
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001735/* xHCI host controller glue */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07001736typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
Lin Wangdc0b1772015-01-09 16:06:28 +02001737int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -07001738void xhci_quiesce(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001739int xhci_halt(struct xhci_hcd *xhci);
1740int xhci_reset(struct xhci_hcd *xhci);
1741int xhci_init(struct usb_hcd *hcd);
1742int xhci_run(struct usb_hcd *hcd);
1743void xhci_stop(struct usb_hcd *hcd);
1744void xhci_shutdown(struct usb_hcd *hcd);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07001745int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
Andrew Bresticker1885d9a2014-10-03 11:35:26 +03001746void xhci_init_driver(struct hc_driver *drv, int (*setup_fn)(struct usb_hcd *));
Sarah Sharp436a3892010-10-15 14:59:15 -07001747
1748#ifdef CONFIG_PM
Lu Baolua1377e52014-11-18 11:27:14 +02001749int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001750int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
Sarah Sharp436a3892010-10-15 14:59:15 -07001751#else
1752#define xhci_suspend NULL
1753#define xhci_resume NULL
1754#endif
1755
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001756int xhci_get_frame(struct usb_hcd *hcd);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001757irqreturn_t xhci_irq(struct usb_hcd *hcd);
Alex Shi851ec162013-05-24 10:54:19 +08001758irqreturn_t xhci_msi_irq(int irq, void *hcd);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001759int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1760void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp839c8172011-09-02 11:05:47 -07001761int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1762 struct xhci_virt_device *virt_dev,
1763 struct usb_device *hdev,
1764 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001765int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1766 struct usb_host_endpoint **eps, unsigned int num_eps,
1767 unsigned int num_streams, gfp_t mem_flags);
1768int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1769 struct usb_host_endpoint **eps, unsigned int num_eps,
1770 gfp_t mem_flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001771int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
Dan Williams48fc7db2013-12-05 17:07:27 -08001772int xhci_enable_device(struct usb_hcd *hcd, struct usb_device *udev);
Andiry Xu95743232011-09-23 14:19:51 -07001773int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
Andiry Xu65580b432011-09-23 14:19:52 -07001774int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
1775 struct usb_device *udev, int enable);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001776int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1777 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001778int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1779int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001780int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1781int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001782void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
Andiry Xuf0615c42010-10-14 07:22:48 -07001783int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001784int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1785void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001786
1787/* xHCI ring, segment, TRB, and TD functions */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001788dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
Hans de Goedecffb9be2014-08-20 16:41:51 +03001789struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1790 struct xhci_segment *start_seg, union xhci_trb *start_trb,
1791 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
Sarah Sharpb45b5062009-12-09 15:59:06 -08001792int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001793void xhci_ring_cmd_db(struct xhci_hcd *xhci);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001794int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
1795 u32 trb_type, u32 slot_id);
1796int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1797 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
1798int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07001799 u32 field1, u32 field2, u32 field3, u32 field4);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001800int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
1801 int slot_id, unsigned int ep_index, int suspend);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001802int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1803 int slot_id, unsigned int ep_index);
1804int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1805 int slot_id, unsigned int ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07001806int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1807 int slot_id, unsigned int ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07001808int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1809 struct urb *urb, int slot_id, unsigned int ep_index);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001810int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
1811 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
1812 bool command_must_succeed);
1813int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
1814 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
1815int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
1816 int slot_id, unsigned int ep_index);
1817int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
1818 u32 slot_id);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001819void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1820 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001821 unsigned int stream_id, struct xhci_td *cur_td,
1822 struct xhci_dequeue_state *state);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001823void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001824 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001825 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001826 struct xhci_dequeue_state *deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07001827void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Mathias Nymand97b4f82014-11-27 18:19:16 +02001828 unsigned int ep_index, struct xhci_td *td);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001829void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1830 unsigned int slot_id, unsigned int ep_index,
1831 struct xhci_dequeue_state *deq_state);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001832void xhci_stop_endpoint_command_watchdog(unsigned long arg);
Mathias Nymanc311e392014-05-08 19:26:03 +03001833void xhci_handle_command_timeout(unsigned long data);
1834
Andiry Xube88fe42010-10-14 07:22:57 -07001835void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1836 unsigned int ep_index, unsigned int stream_id);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001837void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001838
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001839/* xHCI roothub code */
Andiry Xuc9682df2011-09-23 14:19:48 -07001840void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1841 int port_id, u32 link_state);
Sarah Sharp3b3db022012-05-09 10:55:03 -07001842int xhci_enable_usb3_lpm_timeout(struct usb_hcd *hcd,
1843 struct usb_device *udev, enum usb3_link_state state);
1844int xhci_disable_usb3_lpm_timeout(struct usb_hcd *hcd,
1845 struct usb_device *udev, enum usb3_link_state state);
Andiry Xud2f52c92011-09-23 14:19:49 -07001846void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1847 int port_id, u32 port_bit);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001848int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1849 char *buf, u16 wLength);
1850int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
Lan Tianyu3f5eb142013-03-19 16:48:12 +08001851int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
Sarah Sharp436a3892010-10-15 14:59:15 -07001852
1853#ifdef CONFIG_PM
Andiry Xu9777e3c2010-10-14 07:23:03 -07001854int xhci_bus_suspend(struct usb_hcd *hcd);
1855int xhci_bus_resume(struct usb_hcd *hcd);
Sarah Sharp436a3892010-10-15 14:59:15 -07001856#else
1857#define xhci_bus_suspend NULL
1858#define xhci_bus_resume NULL
1859#endif /* CONFIG_PM */
1860
Andiry Xu56192532010-10-14 07:23:00 -07001861u32 xhci_port_state_to_neutral(u32 state);
Sarah Sharp52336302010-12-16 10:49:09 -08001862int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
1863 u16 port);
Andiry Xu56192532010-10-14 07:23:00 -07001864void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001865
John Yound115b042009-07-27 12:05:15 -07001866/* xHCI contexts */
Lin Wang4daf9df2015-01-09 16:06:31 +02001867struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
John Yound115b042009-07-27 12:05:15 -07001868struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1869struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
1870
Sarah Sharp74c68742009-04-27 19:52:22 -07001871#endif /* __LINUX_XHCI_HCD_H */