blob: 3784e81e7762aa0f8d25dff0bc11030e80d9c59d [file] [log] [blame]
Peter Tyser6ed9f9c2012-04-18 09:48:24 -05001/*
Vincent Donnefort3b923182014-02-14 15:01:58 +01002 * Intel ICH6-10, Series 5 and 6, Atom C2000 (Avoton/Rangeley) GPIO driver
Peter Tyser6ed9f9c2012-04-18 09:48:24 -05003 *
4 * Copyright (C) 2010 Extreme Engineering Solutions.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
22
23#include <linux/module.h>
24#include <linux/pci.h>
25#include <linux/gpio.h>
26#include <linux/platform_device.h>
27#include <linux/mfd/lpc_ich.h>
28
29#define DRV_NAME "gpio_ich"
30
31/*
32 * GPIO register offsets in GPIO I/O space.
33 * Each chunk of 32 GPIOs is manipulated via its own USE_SELx, IO_SELx, and
34 * LVLx registers. Logic in the read/write functions takes a register and
35 * an absolute bit number and determines the proper register offset and bit
36 * number in that register. For example, to read the value of GPIO bit 50
37 * the code would access offset ichx_regs[2(=GPIO_LVL)][1(=50/32)],
38 * bit 18 (50%32).
39 */
40enum GPIO_REG {
41 GPIO_USE_SEL = 0,
42 GPIO_IO_SEL,
43 GPIO_LVL,
Vincent Donnefort7f6569f2013-06-17 14:03:49 +020044 GPO_BLINK
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050045};
46
Vincent Donnefort7f6569f2013-06-17 14:03:49 +020047static const u8 ichx_regs[4][3] = {
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050048 {0x00, 0x30, 0x40}, /* USE_SEL[1-3] offsets */
49 {0x04, 0x34, 0x44}, /* IO_SEL[1-3] offsets */
50 {0x0c, 0x38, 0x48}, /* LVL[1-3] offsets */
Vincent Donnefort7f6569f2013-06-17 14:03:49 +020051 {0x18, 0x18, 0x18}, /* BLINK offset */
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050052};
53
Jean Delvare4f600ad2012-07-23 17:34:15 +020054static const u8 ichx_reglen[3] = {
55 0x30, 0x10, 0x10,
56};
57
Vincent Donnefort3b923182014-02-14 15:01:58 +010058static const u8 avoton_regs[4][3] = {
59 {0x00, 0x80, 0x00},
60 {0x04, 0x84, 0x00},
61 {0x08, 0x88, 0x00},
62};
63
64static const u8 avoton_reglen[3] = {
65 0x10, 0x10, 0x00,
66};
67
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050068#define ICHX_WRITE(val, reg, base_res) outl(val, (reg) + (base_res)->start)
69#define ICHX_READ(reg, base_res) inl((reg) + (base_res)->start)
70
71struct ichx_desc {
72 /* Max GPIO pins the chipset can have */
73 uint ngpio;
74
Vincent Donnefortbb62a352014-02-14 15:01:56 +010075 /* chipset registers */
76 const u8 (*regs)[3];
77 const u8 *reglen;
78
Vincent Donnefortba7f74f2014-02-14 15:01:55 +010079 /* GPO_BLINK is available on this chipset */
80 bool have_blink;
81
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050082 /* Whether the chipset has GPIO in GPE0_STS in the PM IO region */
83 bool uses_gpe0;
84
85 /* USE_SEL is bogus on some chipsets, eg 3100 */
86 u32 use_sel_ignore[3];
87
88 /* Some chipsets have quirks, let these use their own request/get */
89 int (*request)(struct gpio_chip *chip, unsigned offset);
90 int (*get)(struct gpio_chip *chip, unsigned offset);
Vincent Donneforte6540f32014-02-14 15:01:57 +010091
92 /*
93 * Some chipsets don't let reading output values on GPIO_LVL register
94 * this option allows driver caching written output values
95 */
96 bool use_outlvl_cache;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -050097};
98
99static struct {
100 spinlock_t lock;
101 struct platform_device *dev;
102 struct gpio_chip chip;
103 struct resource *gpio_base; /* GPIO IO base */
104 struct resource *pm_base; /* Power Mangagment IO base */
105 struct ichx_desc *desc; /* Pointer to chipset-specific description */
106 u32 orig_gpio_ctrl; /* Orig CTRL value, used to restore on exit */
Jean Delvare4f600ad2012-07-23 17:34:15 +0200107 u8 use_gpio; /* Which GPIO groups are usable */
Vincent Donneforte6540f32014-02-14 15:01:57 +0100108 int outlvl_cache[3]; /* cached output values */
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500109} ichx_priv;
110
111static int modparam_gpiobase = -1; /* dynamic */
112module_param_named(gpiobase, modparam_gpiobase, int, 0444);
113MODULE_PARM_DESC(gpiobase, "The GPIO number base. -1 means dynamic, "
114 "which is the default.");
115
116static int ichx_write_bit(int reg, unsigned nr, int val, int verify)
117{
118 unsigned long flags;
119 u32 data, tmp;
120 int reg_nr = nr / 32;
121 int bit = nr & 0x1f;
122 int ret = 0;
123
124 spin_lock_irqsave(&ichx_priv.lock, flags);
125
Vincent Donneforte6540f32014-02-14 15:01:57 +0100126 if (reg == GPIO_LVL && ichx_priv.desc->use_outlvl_cache)
127 data = ichx_priv.outlvl_cache[reg_nr];
128 else
129 data = ICHX_READ(ichx_priv.desc->regs[reg][reg_nr],
130 ichx_priv.gpio_base);
131
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500132 if (val)
133 data |= 1 << bit;
134 else
135 data &= ~(1 << bit);
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100136 ICHX_WRITE(data, ichx_priv.desc->regs[reg][reg_nr],
137 ichx_priv.gpio_base);
Vincent Donneforte6540f32014-02-14 15:01:57 +0100138 if (reg == GPIO_LVL && ichx_priv.desc->use_outlvl_cache)
139 ichx_priv.outlvl_cache[reg_nr] = data;
140
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100141 tmp = ICHX_READ(ichx_priv.desc->regs[reg][reg_nr],
142 ichx_priv.gpio_base);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500143 if (verify && data != tmp)
144 ret = -EPERM;
145
146 spin_unlock_irqrestore(&ichx_priv.lock, flags);
147
148 return ret;
149}
150
151static int ichx_read_bit(int reg, unsigned nr)
152{
153 unsigned long flags;
154 u32 data;
155 int reg_nr = nr / 32;
156 int bit = nr & 0x1f;
157
158 spin_lock_irqsave(&ichx_priv.lock, flags);
159
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100160 data = ICHX_READ(ichx_priv.desc->regs[reg][reg_nr],
161 ichx_priv.gpio_base);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500162
Vincent Donneforte6540f32014-02-14 15:01:57 +0100163 if (reg == GPIO_LVL && ichx_priv.desc->use_outlvl_cache)
164 data = ichx_priv.outlvl_cache[reg_nr] | data;
165
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500166 spin_unlock_irqrestore(&ichx_priv.lock, flags);
167
168 return data & (1 << bit) ? 1 : 0;
169}
170
Mika Westerberge97f9b52013-02-27 17:25:15 +0200171static bool ichx_gpio_check_available(struct gpio_chip *gpio, unsigned nr)
Jean Delvare4f600ad2012-07-23 17:34:15 +0200172{
Mika Westerberg61d793b2013-03-07 10:48:19 +0200173 return !!(ichx_priv.use_gpio & (1 << (nr / 32)));
Jean Delvare4f600ad2012-07-23 17:34:15 +0200174}
175
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500176static int ichx_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
177{
178 /*
179 * Try setting pin as an input and verify it worked since many pins
180 * are output-only.
181 */
182 if (ichx_write_bit(GPIO_IO_SEL, nr, 1, 1))
183 return -EINVAL;
184
185 return 0;
186}
187
188static int ichx_gpio_direction_output(struct gpio_chip *gpio, unsigned nr,
189 int val)
190{
Vincent Donnefort7f6569f2013-06-17 14:03:49 +0200191 /* Disable blink hardware which is available for GPIOs from 0 to 31. */
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100192 if (nr < 32 && ichx_priv.desc->have_blink)
Vincent Donnefort7f6569f2013-06-17 14:03:49 +0200193 ichx_write_bit(GPO_BLINK, nr, 0, 0);
194
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500195 /* Set GPIO output value. */
196 ichx_write_bit(GPIO_LVL, nr, val, 0);
197
198 /*
199 * Try setting pin as an output and verify it worked since many pins
200 * are input-only.
201 */
202 if (ichx_write_bit(GPIO_IO_SEL, nr, 0, 1))
203 return -EINVAL;
204
205 return 0;
206}
207
208static int ichx_gpio_get(struct gpio_chip *chip, unsigned nr)
209{
210 return ichx_read_bit(GPIO_LVL, nr);
211}
212
213static int ich6_gpio_get(struct gpio_chip *chip, unsigned nr)
214{
215 unsigned long flags;
216 u32 data;
217
218 /*
219 * GPI 0 - 15 need to be read from the power management registers on
220 * a ICH6/3100 bridge.
221 */
222 if (nr < 16) {
223 if (!ichx_priv.pm_base)
224 return -ENXIO;
225
226 spin_lock_irqsave(&ichx_priv.lock, flags);
227
228 /* GPI 0 - 15 are latched, write 1 to clear*/
229 ICHX_WRITE(1 << (16 + nr), 0, ichx_priv.pm_base);
230 data = ICHX_READ(0, ichx_priv.pm_base);
231
232 spin_unlock_irqrestore(&ichx_priv.lock, flags);
233
234 return (data >> 16) & (1 << nr) ? 1 : 0;
235 } else {
236 return ichx_gpio_get(chip, nr);
237 }
238}
239
240static int ichx_gpio_request(struct gpio_chip *chip, unsigned nr)
241{
Jean Delvare25f27db2013-03-05 21:22:38 +0100242 if (!ichx_gpio_check_available(chip, nr))
243 return -ENXIO;
244
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500245 /*
246 * Note we assume the BIOS properly set a bridge's USE value. Some
247 * chips (eg Intel 3100) have bogus USE values though, so first see if
248 * the chipset's USE value can be trusted for this specific bit.
249 * If it can't be trusted, assume that the pin can be used as a GPIO.
250 */
251 if (ichx_priv.desc->use_sel_ignore[nr / 32] & (1 << (nr & 0x1f)))
Jean Delvare2ab3a742013-03-05 09:06:58 +0100252 return 0;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500253
254 return ichx_read_bit(GPIO_USE_SEL, nr) ? 0 : -ENODEV;
255}
256
257static int ich6_gpio_request(struct gpio_chip *chip, unsigned nr)
258{
259 /*
260 * Fixups for bits 16 and 17 are necessary on the Intel ICH6/3100
261 * bridge as they are controlled by USE register bits 0 and 1. See
262 * "Table 704 GPIO_USE_SEL1 register" in the i3100 datasheet for
263 * additional info.
264 */
265 if (nr == 16 || nr == 17)
266 nr -= 16;
267
268 return ichx_gpio_request(chip, nr);
269}
270
271static void ichx_gpio_set(struct gpio_chip *chip, unsigned nr, int val)
272{
273 ichx_write_bit(GPIO_LVL, nr, val, 0);
274}
275
Bill Pemberton38363092012-11-19 13:22:34 -0500276static void ichx_gpiolib_setup(struct gpio_chip *chip)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500277{
278 chip->owner = THIS_MODULE;
279 chip->label = DRV_NAME;
280 chip->dev = &ichx_priv.dev->dev;
281
282 /* Allow chip-specific overrides of request()/get() */
283 chip->request = ichx_priv.desc->request ?
284 ichx_priv.desc->request : ichx_gpio_request;
285 chip->get = ichx_priv.desc->get ?
286 ichx_priv.desc->get : ichx_gpio_get;
287
288 chip->set = ichx_gpio_set;
289 chip->direction_input = ichx_gpio_direction_input;
290 chip->direction_output = ichx_gpio_direction_output;
291 chip->base = modparam_gpiobase;
292 chip->ngpio = ichx_priv.desc->ngpio;
Linus Walleij9fb1f392013-12-04 14:42:46 +0100293 chip->can_sleep = false;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500294 chip->dbg_show = NULL;
295}
296
297/* ICH6-based, 631xesb-based */
298static struct ichx_desc ich6_desc = {
299 /* Bridges using the ICH6 controller need fixups for GPIO 0 - 17 */
300 .request = ich6_gpio_request,
301 .get = ich6_gpio_get,
302
303 /* GPIO 0-15 are read in the GPE0_STS PM register */
304 .uses_gpe0 = true,
305
306 .ngpio = 50,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100307 .have_blink = true,
Vincent Donneforta7008ee2014-04-15 14:21:43 +0200308 .regs = ichx_regs,
309 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500310};
311
312/* Intel 3100 */
313static struct ichx_desc i3100_desc = {
314 /*
315 * Bits 16,17, 20 of USE_SEL and bit 16 of USE_SEL2 always read 0 on
316 * the Intel 3100. See "Table 712. GPIO Summary Table" of 3100
317 * Datasheet for more info.
318 */
319 .use_sel_ignore = {0x00130000, 0x00010000, 0x0},
320
321 /* The 3100 needs fixups for GPIO 0 - 17 */
322 .request = ich6_gpio_request,
323 .get = ich6_gpio_get,
324
325 /* GPIO 0-15 are read in the GPE0_STS PM register */
326 .uses_gpe0 = true,
327
328 .ngpio = 50,
Vincent Donneforta7008ee2014-04-15 14:21:43 +0200329 .regs = ichx_regs,
330 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500331};
332
333/* ICH7 and ICH8-based */
334static struct ichx_desc ich7_desc = {
335 .ngpio = 50,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100336 .have_blink = true,
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100337 .regs = ichx_regs,
338 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500339};
340
341/* ICH9-based */
342static struct ichx_desc ich9_desc = {
343 .ngpio = 61,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100344 .have_blink = true,
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100345 .regs = ichx_regs,
346 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500347};
348
349/* ICH10-based - Consumer/corporate versions have different amount of GPIO */
350static struct ichx_desc ich10_cons_desc = {
351 .ngpio = 61,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100352 .have_blink = true,
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100353 .regs = ichx_regs,
354 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500355};
356static struct ichx_desc ich10_corp_desc = {
357 .ngpio = 72,
Vincent Donnefortba7f74f2014-02-14 15:01:55 +0100358 .have_blink = true,
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100359 .regs = ichx_regs,
360 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500361};
362
363/* Intel 5 series, 6 series, 3400 series, and C200 series */
364static struct ichx_desc intel5_desc = {
365 .ngpio = 76,
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100366 .regs = ichx_regs,
367 .reglen = ichx_reglen,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500368};
369
Vincent Donnefort3b923182014-02-14 15:01:58 +0100370/* Avoton */
371static struct ichx_desc avoton_desc = {
372 /* Avoton has only 59 GPIOs, but we assume the first set of register
373 * (Core) has 32 instead of 31 to keep gpio-ich compliance
374 */
375 .ngpio = 60,
376 .regs = avoton_regs,
377 .reglen = avoton_reglen,
378 .use_outlvl_cache = true,
379};
380
Bill Pemberton38363092012-11-19 13:22:34 -0500381static int ichx_gpio_request_regions(struct resource *res_base,
Jean Delvare4f600ad2012-07-23 17:34:15 +0200382 const char *name, u8 use_gpio)
383{
384 int i;
385
386 if (!res_base || !res_base->start || !res_base->end)
387 return -ENODEV;
388
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100389 for (i = 0; i < ARRAY_SIZE(ichx_priv.desc->regs[0]); i++) {
Jean Delvare4f600ad2012-07-23 17:34:15 +0200390 if (!(use_gpio & (1 << i)))
391 continue;
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100392 if (!request_region(
393 res_base->start + ichx_priv.desc->regs[0][i],
394 ichx_priv.desc->reglen[i], name))
Jean Delvare4f600ad2012-07-23 17:34:15 +0200395 goto request_err;
396 }
397 return 0;
398
399request_err:
400 /* Clean up: release already requested regions, if any */
401 for (i--; i >= 0; i--) {
402 if (!(use_gpio & (1 << i)))
403 continue;
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100404 release_region(res_base->start + ichx_priv.desc->regs[0][i],
405 ichx_priv.desc->reglen[i]);
Jean Delvare4f600ad2012-07-23 17:34:15 +0200406 }
407 return -EBUSY;
408}
409
410static void ichx_gpio_release_regions(struct resource *res_base, u8 use_gpio)
411{
412 int i;
413
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100414 for (i = 0; i < ARRAY_SIZE(ichx_priv.desc->regs[0]); i++) {
Jean Delvare4f600ad2012-07-23 17:34:15 +0200415 if (!(use_gpio & (1 << i)))
416 continue;
Vincent Donnefortbb62a352014-02-14 15:01:56 +0100417 release_region(res_base->start + ichx_priv.desc->regs[0][i],
418 ichx_priv.desc->reglen[i]);
Jean Delvare4f600ad2012-07-23 17:34:15 +0200419 }
420}
421
Bill Pemberton38363092012-11-19 13:22:34 -0500422static int ichx_gpio_probe(struct platform_device *pdev)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500423{
424 struct resource *res_base, *res_pm;
425 int err;
Jingoo Hane56aee12013-07-30 17:08:05 +0900426 struct lpc_ich_info *ich_info = dev_get_platdata(&pdev->dev);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500427
428 if (!ich_info)
429 return -ENODEV;
430
431 ichx_priv.dev = pdev;
432
433 switch (ich_info->gpio_version) {
434 case ICH_I3100_GPIO:
435 ichx_priv.desc = &i3100_desc;
436 break;
437 case ICH_V5_GPIO:
438 ichx_priv.desc = &intel5_desc;
439 break;
440 case ICH_V6_GPIO:
441 ichx_priv.desc = &ich6_desc;
442 break;
443 case ICH_V7_GPIO:
444 ichx_priv.desc = &ich7_desc;
445 break;
446 case ICH_V9_GPIO:
447 ichx_priv.desc = &ich9_desc;
448 break;
449 case ICH_V10CORP_GPIO:
450 ichx_priv.desc = &ich10_corp_desc;
451 break;
452 case ICH_V10CONS_GPIO:
453 ichx_priv.desc = &ich10_cons_desc;
454 break;
Vincent Donnefort3b923182014-02-14 15:01:58 +0100455 case AVOTON_GPIO:
456 ichx_priv.desc = &avoton_desc;
457 break;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500458 default:
459 return -ENODEV;
460 }
461
Jean Delvared39a9482012-12-16 21:31:40 +0100462 spin_lock_init(&ichx_priv.lock);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500463 res_base = platform_get_resource(pdev, IORESOURCE_IO, ICH_RES_GPIO);
Jean Delvare4f600ad2012-07-23 17:34:15 +0200464 ichx_priv.use_gpio = ich_info->use_gpio;
465 err = ichx_gpio_request_regions(res_base, pdev->name,
466 ichx_priv.use_gpio);
467 if (err)
468 return err;
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500469
470 ichx_priv.gpio_base = res_base;
471
472 /*
473 * If necessary, determine the I/O address of ACPI/power management
474 * registers which are needed to read the the GPE0 register for GPI pins
475 * 0 - 15 on some chipsets.
476 */
477 if (!ichx_priv.desc->uses_gpe0)
478 goto init;
479
480 res_pm = platform_get_resource(pdev, IORESOURCE_IO, ICH_RES_GPE0);
481 if (!res_pm) {
482 pr_warn("ACPI BAR is unavailable, GPI 0 - 15 unavailable\n");
483 goto init;
484 }
485
486 if (!request_region(res_pm->start, resource_size(res_pm),
487 pdev->name)) {
488 pr_warn("ACPI BAR is busy, GPI 0 - 15 unavailable\n");
489 goto init;
490 }
491
492 ichx_priv.pm_base = res_pm;
493
494init:
495 ichx_gpiolib_setup(&ichx_priv.chip);
496 err = gpiochip_add(&ichx_priv.chip);
497 if (err) {
498 pr_err("Failed to register GPIOs\n");
499 goto add_err;
500 }
501
502 pr_info("GPIO from %d to %d on %s\n", ichx_priv.chip.base,
503 ichx_priv.chip.base + ichx_priv.chip.ngpio - 1, DRV_NAME);
504
505 return 0;
506
507add_err:
Jean Delvare4f600ad2012-07-23 17:34:15 +0200508 ichx_gpio_release_regions(ichx_priv.gpio_base, ichx_priv.use_gpio);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500509 if (ichx_priv.pm_base)
510 release_region(ichx_priv.pm_base->start,
511 resource_size(ichx_priv.pm_base));
512 return err;
513}
514
Bill Pemberton206210c2012-11-19 13:25:50 -0500515static int ichx_gpio_remove(struct platform_device *pdev)
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500516{
abdoulaye berthe9f5132a2014-07-12 22:30:12 +0200517 gpiochip_remove(&ichx_priv.chip);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500518
Jean Delvare4f600ad2012-07-23 17:34:15 +0200519 ichx_gpio_release_regions(ichx_priv.gpio_base, ichx_priv.use_gpio);
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500520 if (ichx_priv.pm_base)
521 release_region(ichx_priv.pm_base->start,
522 resource_size(ichx_priv.pm_base));
523
524 return 0;
525}
526
527static struct platform_driver ichx_gpio_driver = {
528 .driver = {
529 .owner = THIS_MODULE,
530 .name = DRV_NAME,
531 },
532 .probe = ichx_gpio_probe,
Bill Pemberton8283c4f2012-11-19 13:20:08 -0500533 .remove = ichx_gpio_remove,
Peter Tyser6ed9f9c2012-04-18 09:48:24 -0500534};
535
536module_platform_driver(ichx_gpio_driver);
537
538MODULE_AUTHOR("Peter Tyser <ptyser@xes-inc.com>");
539MODULE_DESCRIPTION("GPIO interface for Intel ICH series");
540MODULE_LICENSE("GPL");
541MODULE_ALIAS("platform:"DRV_NAME);