blob: bfeb626085ac3964fb1f9c31a17092a98728a3b6 [file] [log] [blame]
Sam Ravnborgf5e706a2008-07-17 21:55:51 -07001/*
2 * pgtable.h: SpitFire page table operations.
3 *
4 * Copyright 1996,1997 David S. Miller (davem@caip.rutgers.edu)
5 * Copyright 1997,1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
6 */
7
8#ifndef _SPARC64_PGTABLE_H
9#define _SPARC64_PGTABLE_H
10
11/* This file contains the functions and defines necessary to modify and use
12 * the SpitFire page tables.
13 */
14
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070015#include <linux/compiler.h>
16#include <linux/const.h>
17#include <asm/types.h>
18#include <asm/spitfire.h>
19#include <asm/asi.h>
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070020#include <asm/page.h>
21#include <asm/processor.h>
22
23/* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
24 * The page copy blockops can use 0x6000000 to 0x8000000.
David S. Millerb18eb2d2014-05-07 14:07:32 -070025 * The 8K TSB is mapped in the 0x8000000 to 0x8400000 range.
26 * The 4M TSB is mapped in the 0x8400000 to 0x8800000 range.
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070027 * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
28 * The vmalloc area spans 0x100000000 to 0x200000000.
29 * Since modules need to be in the lowest 32-bits of the address space,
30 * we place them right before the OBP area from 0x10000000 to 0xf0000000.
31 * There is a single static kernel PMD which maps from 0x0 to address
32 * 0x400000000.
33 */
34#define TLBTEMP_BASE _AC(0x0000000006000000,UL)
David S. Millerb18eb2d2014-05-07 14:07:32 -070035#define TSBMAP_8K_BASE _AC(0x0000000008000000,UL)
36#define TSBMAP_4M_BASE _AC(0x0000000008400000,UL)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070037#define MODULES_VADDR _AC(0x0000000010000000,UL)
38#define MODULES_LEN _AC(0x00000000e0000000,UL)
39#define MODULES_END _AC(0x00000000f0000000,UL)
40#define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
41#define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
42#define VMALLOC_START _AC(0x0000000100000000,UL)
David S. Millerbb4e6e82014-09-27 11:05:21 -070043#define VMEMMAP_BASE VMALLOC_END
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070044
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070045/* PMD_SHIFT determines the size of the area a second-level page
46 * table can map
47 */
David S. Miller37b3a8f2013-09-25 13:48:49 -070048#define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070049#define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
50#define PMD_MASK (~(PMD_SIZE-1))
David S. Miller2b779332013-09-25 14:33:16 -070051#define PMD_BITS (PAGE_SHIFT - 3)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070052
David S. Millerac55c762014-09-26 21:19:46 -070053/* PUD_SHIFT determines the size of the area a third-level page
54 * table can map
55 */
56#define PUD_SHIFT (PMD_SHIFT + PMD_BITS)
57#define PUD_SIZE (_AC(1,UL) << PUD_SHIFT)
58#define PUD_MASK (~(PUD_SIZE-1))
59#define PUD_BITS (PAGE_SHIFT - 3)
60
61/* PGDIR_SHIFT determines what a fourth-level page table entry can map */
62#define PGDIR_SHIFT (PUD_SHIFT + PUD_BITS)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070063#define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
64#define PGDIR_MASK (~(PGDIR_SIZE-1))
David S. Miller2b779332013-09-25 14:33:16 -070065#define PGDIR_BITS (PAGE_SHIFT - 3)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070066
David S. Miller7c0fa0f2014-09-24 21:49:29 -070067#if (MAX_PHYS_ADDRESS_BITS > PGDIR_SHIFT + PGDIR_BITS)
68#error MAX_PHYS_ADDRESS_BITS exceeds what kernel page tables can support
69#endif
70
David S. Millerac55c762014-09-26 21:19:46 -070071#if (PGDIR_SHIFT + PGDIR_BITS) != 53
David Miller56a70b82012-10-08 16:34:20 -070072#error Page table parameters do not cover virtual address space properly.
73#endif
74
David Miller9e695d22012-10-08 16:34:29 -070075#if (PMD_SHIFT != HPAGE_SHIFT)
76#error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
77#endif
78
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070079#ifndef __ASSEMBLY__
80
David S. Millerbb4e6e82014-09-27 11:05:21 -070081extern unsigned long VMALLOC_END;
82
83#define vmemmap ((struct page *)VMEMMAP_BASE)
84
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070085#include <linux/sched.h>
86
David S. Miller0dd5b7b2014-09-24 20:56:11 -070087bool kern_addr_valid(unsigned long addr);
David S. Miller26cf4322014-04-29 13:03:27 -070088
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070089/* Entries per page directory level. */
David S. Miller37b3a8f2013-09-25 13:48:49 -070090#define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070091#define PTRS_PER_PMD (1UL << PMD_BITS)
David S. Millerac55c762014-09-26 21:19:46 -070092#define PTRS_PER_PUD (1UL << PUD_BITS)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -070093#define PTRS_PER_PGD (1UL << PGDIR_BITS)
94
95/* Kernel has a separate 44bit address space. */
96#define FIRST_USER_ADDRESS 0
97
David S. Millerfe866432014-04-29 13:28:23 -070098#define pmd_ERROR(e) \
99 pr_err("%s:%d: bad pmd %p(%016lx) seen at (%pS)\n", \
100 __FILE__, __LINE__, &(e), pmd_val(e), __builtin_return_address(0))
David S. Millerac55c762014-09-26 21:19:46 -0700101#define pud_ERROR(e) \
102 pr_err("%s:%d: bad pud %p(%016lx) seen at (%pS)\n", \
103 __FILE__, __LINE__, &(e), pud_val(e), __builtin_return_address(0))
David S. Millerfe866432014-04-29 13:28:23 -0700104#define pgd_ERROR(e) \
105 pr_err("%s:%d: bad pgd %p(%016lx) seen at (%pS)\n", \
106 __FILE__, __LINE__, &(e), pgd_val(e), __builtin_return_address(0))
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700107
108#endif /* !(__ASSEMBLY__) */
109
110/* PTE bits which are the same in SUN4U and SUN4V format. */
111#define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
112#define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
David S. Miller683d2fa2011-07-25 17:12:21 -0700113#define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
David S. Millera7b94032013-09-26 13:45:15 -0700114#define _PAGE_PMD_HUGE _AC(0x0100000000000000,UL) /* Huge page */
David S. Miller0dd5b7b2014-09-24 20:56:11 -0700115#define _PAGE_PUD_HUGE _PAGE_PMD_HUGE
David S. Miller683d2fa2011-07-25 17:12:21 -0700116
117/* Advertise support for _PAGE_SPECIAL */
118#define __HAVE_ARCH_PTE_SPECIAL
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700119
120/* SUN4U pte bits... */
121#define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
122#define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
123#define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
124#define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
125#define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
126#define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
127#define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
David S. Miller683d2fa2011-07-25 17:12:21 -0700128#define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
David S. Millera7b94032013-09-26 13:45:15 -0700129#define _PAGE_PMD_HUGE_4U _AC(0x0100000000000000,UL) /* Huge page */
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700130#define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
131#define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
132#define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
133#define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
134#define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
135#define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
136#define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
137#define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
138#define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
139#define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
140#define _PAGE_FILE_4U _AC(0x0000000000000800,UL) /* Pagecache page */
141#define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
142#define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
143#define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
144#define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
145#define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
146#define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
147#define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
148#define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
149#define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
150#define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
151
152/* SUN4V pte bits... */
153#define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
154#define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
155#define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
156#define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
157#define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
158#define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
David S. Miller683d2fa2011-07-25 17:12:21 -0700159#define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
David S. Millera7b94032013-09-26 13:45:15 -0700160#define _PAGE_PMD_HUGE_4V _AC(0x0100000000000000,UL) /* Huge page */
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700161#define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
162#define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
163#define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
164#define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
165#define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
166#define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
167#define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
168#define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
169#define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
170#define _PAGE_FILE_4V _AC(0x0000000000000020,UL) /* Pagecache page */
171#define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
172#define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
173#define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
174#define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
175#define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
176#define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
177#define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
178#define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
179#define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
180#define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
181#define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
182
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700183#define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
184#define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700185
David S. Miller37b3a8f2013-09-25 13:48:49 -0700186#if REAL_HPAGE_SHIFT != 22
187#error REAL_HPAGE_SHIFT and _PAGE_SZHUGE_foo must match up
188#endif
189
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700190#define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
191#define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700192
193/* These are actually filled in at boot time by sun4{u,v}_pgprot_init() */
194#define __P000 __pgprot(0)
195#define __P001 __pgprot(0)
196#define __P010 __pgprot(0)
197#define __P011 __pgprot(0)
198#define __P100 __pgprot(0)
199#define __P101 __pgprot(0)
200#define __P110 __pgprot(0)
201#define __P111 __pgprot(0)
202
203#define __S000 __pgprot(0)
204#define __S001 __pgprot(0)
205#define __S010 __pgprot(0)
206#define __S011 __pgprot(0)
207#define __S100 __pgprot(0)
208#define __S101 __pgprot(0)
209#define __S110 __pgprot(0)
210#define __S111 __pgprot(0)
211
212#ifndef __ASSEMBLY__
213
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200214pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700215
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200216unsigned long pte_sz_bits(unsigned long size);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700217
218extern pgprot_t PAGE_KERNEL;
219extern pgprot_t PAGE_KERNEL_LOCKED;
220extern pgprot_t PAGE_COPY;
221extern pgprot_t PAGE_SHARED;
222
223/* XXX This uglyness is for the atyfb driver's sparc mmap() support. XXX */
224extern unsigned long _PAGE_IE;
225extern unsigned long _PAGE_E;
226extern unsigned long _PAGE_CACHE;
227
228extern unsigned long pg_iobits;
229extern unsigned long _PAGE_ALL_SZ_BITS;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700230
231extern struct page *mem_map_zero;
232#define ZERO_PAGE(vaddr) (mem_map_zero)
233
234/* PFNs are real physical page numbers. However, mem_map only begins to record
235 * per-page information starting at pfn_base. This is to handle systems where
236 * the first physical page in the machine is at some huge physical address,
237 * such as 4GB. This is common on a partitioned E10000, for example.
238 */
239static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
240{
241 unsigned long paddr = pfn << PAGE_SHIFT;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700242
David Miller15b93502012-10-08 16:34:19 -0700243 BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
244 return __pte(paddr | pgprot_val(prot));
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700245}
246#define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
247
David Miller9e695d22012-10-08 16:34:29 -0700248#ifdef CONFIG_TRANSPARENT_HUGEPAGE
David S. Millera7b94032013-09-26 13:45:15 -0700249static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
David Miller9e695d22012-10-08 16:34:29 -0700250{
David S. Millera7b94032013-09-26 13:45:15 -0700251 pte_t pte = pfn_pte(page_nr, pgprot);
252
253 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700254}
David S. Millera7b94032013-09-26 13:45:15 -0700255#define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
David Miller9e695d22012-10-08 16:34:29 -0700256#endif
257
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700258/* This one can be done with two shifts. */
259static inline unsigned long pte_pfn(pte_t pte)
260{
261 unsigned long ret;
262
263 __asm__ __volatile__(
264 "\n661: sllx %1, %2, %0\n"
265 " srlx %0, %3, %0\n"
266 " .section .sun4v_2insn_patch, \"ax\"\n"
267 " .word 661b\n"
268 " sllx %1, %4, %0\n"
269 " srlx %0, %5, %0\n"
270 " .previous\n"
271 : "=r" (ret)
272 : "r" (pte_val(pte)),
273 "i" (21), "i" (21 + PAGE_SHIFT),
274 "i" (8), "i" (8 + PAGE_SHIFT));
275
276 return ret;
277}
278#define pte_page(x) pfn_to_page(pte_pfn(x))
279
280static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
281{
282 unsigned long mask, tmp;
283
David S. Millereaf85da2014-04-28 19:11:27 -0700284 /* SUN4U: 0x630107ffffffec38 (negated == 0x9cfef800000013c7)
285 * SUN4V: 0x33ffffffffffee07 (negated == 0xcc000000000011f8)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700286 *
287 * Even if we use negation tricks the result is still a 6
288 * instruction sequence, so don't try to play fancy and just
289 * do the most straightforward implementation.
290 *
291 * Note: We encode this into 3 sun4v 2-insn patch sequences.
292 */
293
David Miller15b93502012-10-08 16:34:19 -0700294 BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700295 __asm__ __volatile__(
296 "\n661: sethi %%uhi(%2), %1\n"
297 " sethi %%hi(%2), %0\n"
298 "\n662: or %1, %%ulo(%2), %1\n"
299 " or %0, %%lo(%2), %0\n"
300 "\n663: sllx %1, 32, %1\n"
301 " or %0, %1, %0\n"
302 " .section .sun4v_2insn_patch, \"ax\"\n"
303 " .word 661b\n"
304 " sethi %%uhi(%3), %1\n"
305 " sethi %%hi(%3), %0\n"
306 " .word 662b\n"
307 " or %1, %%ulo(%3), %1\n"
308 " or %0, %%lo(%3), %0\n"
309 " .word 663b\n"
310 " sllx %1, 32, %1\n"
311 " or %0, %1, %0\n"
312 " .previous\n"
313 : "=r" (mask), "=r" (tmp)
314 : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
David S. Millereaf85da2014-04-28 19:11:27 -0700315 _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U |
David S. Millera7b94032013-09-26 13:45:15 -0700316 _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4U),
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700317 "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
David S. Millereaf85da2014-04-28 19:11:27 -0700318 _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V |
David S. Millera7b94032013-09-26 13:45:15 -0700319 _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V));
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700320
321 return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
322}
323
David S. Millera7b94032013-09-26 13:45:15 -0700324#ifdef CONFIG_TRANSPARENT_HUGEPAGE
325static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
326{
327 pte_t pte = __pte(pmd_val(pmd));
328
329 pte = pte_modify(pte, newprot);
330
331 return __pmd(pte_val(pte));
332}
333#endif
334
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700335static inline pte_t pgoff_to_pte(unsigned long off)
336{
337 off <<= PAGE_SHIFT;
338
339 __asm__ __volatile__(
340 "\n661: or %0, %2, %0\n"
341 " .section .sun4v_1insn_patch, \"ax\"\n"
342 " .word 661b\n"
343 " or %0, %3, %0\n"
344 " .previous\n"
345 : "=r" (off)
346 : "0" (off), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
347
348 return __pte(off);
349}
350
351static inline pgprot_t pgprot_noncached(pgprot_t prot)
352{
353 unsigned long val = pgprot_val(prot);
354
355 __asm__ __volatile__(
356 "\n661: andn %0, %2, %0\n"
357 " or %0, %3, %0\n"
358 " .section .sun4v_2insn_patch, \"ax\"\n"
359 " .word 661b\n"
360 " andn %0, %4, %0\n"
361 " or %0, %5, %0\n"
362 " .previous\n"
363 : "=r" (val)
364 : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
365 "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V));
366
367 return __pgprot(val);
368}
369/* Various pieces of code check for platform support by ifdef testing
370 * on "pgprot_noncached". That's broken and should be fixed, but for
371 * now...
372 */
373#define pgprot_noncached pgprot_noncached
374
David S. Millera7b94032013-09-26 13:45:15 -0700375#if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700376static inline pte_t pte_mkhuge(pte_t pte)
377{
378 unsigned long mask;
379
380 __asm__ __volatile__(
381 "\n661: sethi %%uhi(%1), %0\n"
382 " sllx %0, 32, %0\n"
383 " .section .sun4v_2insn_patch, \"ax\"\n"
384 " .word 661b\n"
385 " mov %2, %0\n"
386 " nop\n"
387 " .previous\n"
388 : "=r" (mask)
389 : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
390
391 return __pte(pte_val(pte) | mask);
392}
David S. Millera7b94032013-09-26 13:45:15 -0700393#ifdef CONFIG_TRANSPARENT_HUGEPAGE
394static inline pmd_t pmd_mkhuge(pmd_t pmd)
395{
396 pte_t pte = __pte(pmd_val(pmd));
397
398 pte = pte_mkhuge(pte);
399 pte_val(pte) |= _PAGE_PMD_HUGE;
400
401 return __pmd(pte_val(pte));
402}
403#endif
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700404#endif
405
406static inline pte_t pte_mkdirty(pte_t pte)
407{
408 unsigned long val = pte_val(pte), tmp;
409
410 __asm__ __volatile__(
411 "\n661: or %0, %3, %0\n"
412 " nop\n"
413 "\n662: nop\n"
414 " nop\n"
415 " .section .sun4v_2insn_patch, \"ax\"\n"
416 " .word 661b\n"
417 " sethi %%uhi(%4), %1\n"
418 " sllx %1, 32, %1\n"
419 " .word 662b\n"
420 " or %1, %%lo(%4), %1\n"
421 " or %0, %1, %0\n"
422 " .previous\n"
423 : "=r" (val), "=r" (tmp)
424 : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
425 "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
426
427 return __pte(val);
428}
429
430static inline pte_t pte_mkclean(pte_t pte)
431{
432 unsigned long val = pte_val(pte), tmp;
433
434 __asm__ __volatile__(
435 "\n661: andn %0, %3, %0\n"
436 " nop\n"
437 "\n662: nop\n"
438 " nop\n"
439 " .section .sun4v_2insn_patch, \"ax\"\n"
440 " .word 661b\n"
441 " sethi %%uhi(%4), %1\n"
442 " sllx %1, 32, %1\n"
443 " .word 662b\n"
444 " or %1, %%lo(%4), %1\n"
445 " andn %0, %1, %0\n"
446 " .previous\n"
447 : "=r" (val), "=r" (tmp)
448 : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
449 "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
450
451 return __pte(val);
452}
453
454static inline pte_t pte_mkwrite(pte_t pte)
455{
456 unsigned long val = pte_val(pte), mask;
457
458 __asm__ __volatile__(
459 "\n661: mov %1, %0\n"
460 " nop\n"
461 " .section .sun4v_2insn_patch, \"ax\"\n"
462 " .word 661b\n"
463 " sethi %%uhi(%2), %0\n"
464 " sllx %0, 32, %0\n"
465 " .previous\n"
466 : "=r" (mask)
467 : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
468
469 return __pte(val | mask);
470}
471
472static inline pte_t pte_wrprotect(pte_t pte)
473{
474 unsigned long val = pte_val(pte), tmp;
475
476 __asm__ __volatile__(
477 "\n661: andn %0, %3, %0\n"
478 " nop\n"
479 "\n662: nop\n"
480 " nop\n"
481 " .section .sun4v_2insn_patch, \"ax\"\n"
482 " .word 661b\n"
483 " sethi %%uhi(%4), %1\n"
484 " sllx %1, 32, %1\n"
485 " .word 662b\n"
486 " or %1, %%lo(%4), %1\n"
487 " andn %0, %1, %0\n"
488 " .previous\n"
489 : "=r" (val), "=r" (tmp)
490 : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
491 "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
492
493 return __pte(val);
494}
495
496static inline pte_t pte_mkold(pte_t pte)
497{
498 unsigned long mask;
499
500 __asm__ __volatile__(
501 "\n661: mov %1, %0\n"
502 " nop\n"
503 " .section .sun4v_2insn_patch, \"ax\"\n"
504 " .word 661b\n"
505 " sethi %%uhi(%2), %0\n"
506 " sllx %0, 32, %0\n"
507 " .previous\n"
508 : "=r" (mask)
509 : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
510
511 mask |= _PAGE_R;
512
513 return __pte(pte_val(pte) & ~mask);
514}
515
516static inline pte_t pte_mkyoung(pte_t pte)
517{
518 unsigned long mask;
519
520 __asm__ __volatile__(
521 "\n661: mov %1, %0\n"
522 " nop\n"
523 " .section .sun4v_2insn_patch, \"ax\"\n"
524 " .word 661b\n"
525 " sethi %%uhi(%2), %0\n"
526 " sllx %0, 32, %0\n"
527 " .previous\n"
528 : "=r" (mask)
529 : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
530
531 mask |= _PAGE_R;
532
533 return __pte(pte_val(pte) | mask);
534}
535
536static inline pte_t pte_mkspecial(pte_t pte)
537{
David S. Miller683d2fa2011-07-25 17:12:21 -0700538 pte_val(pte) |= _PAGE_SPECIAL;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700539 return pte;
540}
541
542static inline unsigned long pte_young(pte_t pte)
543{
544 unsigned long mask;
545
546 __asm__ __volatile__(
547 "\n661: mov %1, %0\n"
548 " nop\n"
549 " .section .sun4v_2insn_patch, \"ax\"\n"
550 " .word 661b\n"
551 " sethi %%uhi(%2), %0\n"
552 " sllx %0, 32, %0\n"
553 " .previous\n"
554 : "=r" (mask)
555 : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
556
557 return (pte_val(pte) & mask);
558}
559
560static inline unsigned long pte_dirty(pte_t pte)
561{
562 unsigned long mask;
563
564 __asm__ __volatile__(
565 "\n661: mov %1, %0\n"
566 " nop\n"
567 " .section .sun4v_2insn_patch, \"ax\"\n"
568 " .word 661b\n"
569 " sethi %%uhi(%2), %0\n"
570 " sllx %0, 32, %0\n"
571 " .previous\n"
572 : "=r" (mask)
573 : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
574
575 return (pte_val(pte) & mask);
576}
577
578static inline unsigned long pte_write(pte_t pte)
579{
580 unsigned long mask;
581
582 __asm__ __volatile__(
583 "\n661: mov %1, %0\n"
584 " nop\n"
585 " .section .sun4v_2insn_patch, \"ax\"\n"
586 " .word 661b\n"
587 " sethi %%uhi(%2), %0\n"
588 " sllx %0, 32, %0\n"
589 " .previous\n"
590 : "=r" (mask)
591 : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
592
593 return (pte_val(pte) & mask);
594}
595
596static inline unsigned long pte_exec(pte_t pte)
597{
598 unsigned long mask;
599
600 __asm__ __volatile__(
601 "\n661: sethi %%hi(%1), %0\n"
602 " .section .sun4v_1insn_patch, \"ax\"\n"
603 " .word 661b\n"
604 " mov %2, %0\n"
605 " .previous\n"
606 : "=r" (mask)
607 : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
608
609 return (pte_val(pte) & mask);
610}
611
612static inline unsigned long pte_file(pte_t pte)
613{
614 unsigned long val = pte_val(pte);
615
616 __asm__ __volatile__(
617 "\n661: and %0, %2, %0\n"
618 " .section .sun4v_1insn_patch, \"ax\"\n"
619 " .word 661b\n"
620 " and %0, %3, %0\n"
621 " .previous\n"
622 : "=r" (val)
623 : "0" (val), "i" (_PAGE_FILE_4U), "i" (_PAGE_FILE_4V));
624
625 return val;
626}
627
628static inline unsigned long pte_present(pte_t pte)
629{
630 unsigned long val = pte_val(pte);
631
632 __asm__ __volatile__(
633 "\n661: and %0, %2, %0\n"
634 " .section .sun4v_1insn_patch, \"ax\"\n"
635 " .word 661b\n"
636 " and %0, %3, %0\n"
637 " .previous\n"
638 : "=r" (val)
639 : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
640
641 return val;
642}
643
David S. Miller4a9d1942012-12-18 16:06:16 -0800644#define pte_accessible pte_accessible
Rik van Riel20841402013-12-18 17:08:44 -0800645static inline unsigned long pte_accessible(struct mm_struct *mm, pte_t a)
David S. Miller4a9d1942012-12-18 16:06:16 -0800646{
647 return pte_val(a) & _PAGE_VALID;
648}
649
David S. Miller683d2fa2011-07-25 17:12:21 -0700650static inline unsigned long pte_special(pte_t pte)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700651{
David S. Miller683d2fa2011-07-25 17:12:21 -0700652 return pte_val(pte) & _PAGE_SPECIAL;
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700653}
654
David S. Millera7b94032013-09-26 13:45:15 -0700655static inline unsigned long pmd_large(pmd_t pmd)
David S. Miller89a77912013-02-13 12:21:06 -0800656{
David S. Millera7b94032013-09-26 13:45:15 -0700657 pte_t pte = __pte(pmd_val(pmd));
658
David S. Miller04df4192014-04-25 10:21:12 -0700659 return pte_val(pte) & _PAGE_PMD_HUGE;
David S. Miller89a77912013-02-13 12:21:06 -0800660}
661
David S. Miller0dd5b7b2014-09-24 20:56:11 -0700662static inline unsigned long pmd_pfn(pmd_t pmd)
663{
664 pte_t pte = __pte(pmd_val(pmd));
665
666 return pte_pfn(pte);
667}
668
David Miller9e695d22012-10-08 16:34:29 -0700669#ifdef CONFIG_TRANSPARENT_HUGEPAGE
David S. Millera7b94032013-09-26 13:45:15 -0700670static inline unsigned long pmd_young(pmd_t pmd)
David Miller9e695d22012-10-08 16:34:29 -0700671{
David S. Millera7b94032013-09-26 13:45:15 -0700672 pte_t pte = __pte(pmd_val(pmd));
673
674 return pte_young(pte);
David Miller9e695d22012-10-08 16:34:29 -0700675}
676
David S. Millera7b94032013-09-26 13:45:15 -0700677static inline unsigned long pmd_write(pmd_t pmd)
David Miller9e695d22012-10-08 16:34:29 -0700678{
David S. Millera7b94032013-09-26 13:45:15 -0700679 pte_t pte = __pte(pmd_val(pmd));
680
681 return pte_write(pte);
David Miller9e695d22012-10-08 16:34:29 -0700682}
683
David S. Millera7b94032013-09-26 13:45:15 -0700684static inline unsigned long pmd_trans_huge(pmd_t pmd)
David Miller9e695d22012-10-08 16:34:29 -0700685{
David S. Millera7b94032013-09-26 13:45:15 -0700686 pte_t pte = __pte(pmd_val(pmd));
687
688 return pte_val(pte) & _PAGE_PMD_HUGE;
David Miller9e695d22012-10-08 16:34:29 -0700689}
690
David S. Millera7b94032013-09-26 13:45:15 -0700691static inline unsigned long pmd_trans_splitting(pmd_t pmd)
David Miller9e695d22012-10-08 16:34:29 -0700692{
David S. Millera7b94032013-09-26 13:45:15 -0700693 pte_t pte = __pte(pmd_val(pmd));
694
695 return pmd_trans_huge(pmd) && pte_special(pte);
David Miller9e695d22012-10-08 16:34:29 -0700696}
697
698#define has_transparent_hugepage() 1
699
700static inline pmd_t pmd_mkold(pmd_t pmd)
701{
David S. Millera7b94032013-09-26 13:45:15 -0700702 pte_t pte = __pte(pmd_val(pmd));
703
704 pte = pte_mkold(pte);
705
706 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700707}
708
709static inline pmd_t pmd_wrprotect(pmd_t pmd)
710{
David S. Millera7b94032013-09-26 13:45:15 -0700711 pte_t pte = __pte(pmd_val(pmd));
712
713 pte = pte_wrprotect(pte);
714
715 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700716}
717
718static inline pmd_t pmd_mkdirty(pmd_t pmd)
719{
David S. Millera7b94032013-09-26 13:45:15 -0700720 pte_t pte = __pte(pmd_val(pmd));
721
722 pte = pte_mkdirty(pte);
723
724 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700725}
726
727static inline pmd_t pmd_mkyoung(pmd_t pmd)
728{
David S. Millera7b94032013-09-26 13:45:15 -0700729 pte_t pte = __pte(pmd_val(pmd));
730
731 pte = pte_mkyoung(pte);
732
733 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700734}
735
736static inline pmd_t pmd_mkwrite(pmd_t pmd)
737{
David S. Millera7b94032013-09-26 13:45:15 -0700738 pte_t pte = __pte(pmd_val(pmd));
739
740 pte = pte_mkwrite(pte);
741
742 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700743}
744
David Miller9e695d22012-10-08 16:34:29 -0700745static inline pmd_t pmd_mksplitting(pmd_t pmd)
746{
David S. Millera7b94032013-09-26 13:45:15 -0700747 pte_t pte = __pte(pmd_val(pmd));
748
749 pte = pte_mkspecial(pte);
750
751 return __pmd(pte_val(pte));
David Miller9e695d22012-10-08 16:34:29 -0700752}
753
David S. Millera7b94032013-09-26 13:45:15 -0700754static inline pgprot_t pmd_pgprot(pmd_t entry)
755{
756 unsigned long val = pmd_val(entry);
757
758 return __pgprot(val);
759}
David Miller9e695d22012-10-08 16:34:29 -0700760#endif
761
762static inline int pmd_present(pmd_t pmd)
763{
David S. Miller2b779332013-09-25 14:33:16 -0700764 return pmd_val(pmd) != 0UL;
David Miller9e695d22012-10-08 16:34:29 -0700765}
766
767#define pmd_none(pmd) (!pmd_val(pmd))
768
David S. Miller26cf4322014-04-29 13:03:27 -0700769/* pmd_bad() is only called on non-trans-huge PMDs. Our encoding is
770 * very simple, it's just the physical address. PTE tables are of
771 * size PAGE_SIZE so make sure the sub-PAGE_SIZE bits are clear and
772 * the top bits outside of the range of any physical address size we
773 * support are clear as well. We also validate the physical itself.
774 */
David S. Miller0dd5b7b2014-09-24 20:56:11 -0700775#define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
David S. Miller26cf4322014-04-29 13:03:27 -0700776
777#define pud_none(pud) (!pud_val(pud))
778
David S. Miller0dd5b7b2014-09-24 20:56:11 -0700779#define pud_bad(pud) (pud_val(pud) & ~PAGE_MASK)
David S. Miller26cf4322014-04-29 13:03:27 -0700780
David S. Millerac55c762014-09-26 21:19:46 -0700781#define pgd_none(pgd) (!pgd_val(pgd))
782
David S. Miller0dd5b7b2014-09-24 20:56:11 -0700783#define pgd_bad(pgd) (pgd_val(pgd) & ~PAGE_MASK)
David S. Millerac55c762014-09-26 21:19:46 -0700784
David Miller9e695d22012-10-08 16:34:29 -0700785#ifdef CONFIG_TRANSPARENT_HUGEPAGE
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200786void set_pmd_at(struct mm_struct *mm, unsigned long addr,
787 pmd_t *pmdp, pmd_t pmd);
David Miller9e695d22012-10-08 16:34:29 -0700788#else
789static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
790 pmd_t *pmdp, pmd_t pmd)
791{
792 *pmdp = pmd;
793}
794#endif
795
796static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
797{
David S. Millera7b94032013-09-26 13:45:15 -0700798 unsigned long val = __pa((unsigned long) (ptep));
David Miller9e695d22012-10-08 16:34:29 -0700799
800 pmd_val(*pmdp) = val;
801}
802
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700803#define pud_set(pudp, pmdp) \
David S. Millera7b94032013-09-26 13:45:15 -0700804 (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp))))
David Miller9e695d22012-10-08 16:34:29 -0700805static inline unsigned long __pmd_page(pmd_t pmd)
806{
David S. Millera7b94032013-09-26 13:45:15 -0700807 pte_t pte = __pte(pmd_val(pmd));
808 unsigned long pfn;
809
810 pfn = pte_pfn(pte);
811
812 return ((unsigned long) __va(pfn << PAGE_SHIFT));
David Miller9e695d22012-10-08 16:34:29 -0700813}
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700814#define pmd_page(pmd) virt_to_page((void *)__pmd_page(pmd))
815#define pud_page_vaddr(pud) \
David S. Millera7b94032013-09-26 13:45:15 -0700816 ((unsigned long) __va(pud_val(pud)))
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700817#define pud_page(pud) virt_to_page((void *)pud_page_vaddr(pud))
David S. Miller2b779332013-09-25 14:33:16 -0700818#define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0UL)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700819#define pud_present(pud) (pud_val(pud) != 0U)
David S. Miller2b779332013-09-25 14:33:16 -0700820#define pud_clear(pudp) (pud_val(*(pudp)) = 0UL)
David S. Millerac55c762014-09-26 21:19:46 -0700821#define pgd_page_vaddr(pgd) \
822 ((unsigned long) __va(pgd_val(pgd)))
823#define pgd_present(pgd) (pgd_val(pgd) != 0U)
824#define pgd_clear(pgdp) (pgd_val(*(pgd)) = 0UL)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700825
David S. Miller0dd5b7b2014-09-24 20:56:11 -0700826static inline unsigned long pud_large(pud_t pud)
827{
828 pte_t pte = __pte(pud_val(pud));
829
830 return pte_val(pte) & _PAGE_PMD_HUGE;
831}
832
833static inline unsigned long pud_pfn(pud_t pud)
834{
835 pte_t pte = __pte(pud_val(pud));
836
837 return pte_pfn(pte);
838}
839
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700840/* Same in both SUN4V and SUN4U. */
841#define pte_none(pte) (!pte_val(pte))
842
David S. Millerac55c762014-09-26 21:19:46 -0700843#define pgd_set(pgdp, pudp) \
844 (pgd_val(*(pgdp)) = (__pa((unsigned long) (pudp))))
845
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700846/* to find an entry in a page-table-directory. */
847#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
848#define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
849
850/* to find an entry in a kernel page-table-directory */
851#define pgd_offset_k(address) pgd_offset(&init_mm, address)
852
David S. Millerac55c762014-09-26 21:19:46 -0700853/* Find an entry in the third-level page table.. */
854#define pud_index(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD - 1))
855#define pud_offset(pgdp, address) \
856 ((pud_t *) pgd_page_vaddr(*(pgdp)) + pud_index(address))
857
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700858/* Find an entry in the second-level page table.. */
859#define pmd_offset(pudp, address) \
860 ((pmd_t *) pud_page_vaddr(*(pudp)) + \
861 (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1)))
862
863/* Find an entry in the third-level page table.. */
864#define pte_index(dir, address) \
865 ((pte_t *) __pmd_page(*(dir)) + \
866 ((address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
867#define pte_offset_kernel pte_index
868#define pte_offset_map pte_index
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700869#define pte_unmap(pte) do { } while (0)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700870
871/* Actual page table PTE updates. */
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200872void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
873 pte_t *ptep, pte_t orig, int fullmm);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700874
David Miller9e695d22012-10-08 16:34:29 -0700875#define __HAVE_ARCH_PMDP_GET_AND_CLEAR
876static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm,
877 unsigned long addr,
878 pmd_t *pmdp)
879{
880 pmd_t pmd = *pmdp;
David S. Miller2b779332013-09-25 14:33:16 -0700881 set_pmd_at(mm, addr, pmdp, __pmd(0UL));
David Miller9e695d22012-10-08 16:34:29 -0700882 return pmd;
883}
884
Peter Zijlstra90f08e32011-05-24 17:11:50 -0700885static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
886 pte_t *ptep, pte_t pte, int fullmm)
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700887{
888 pte_t orig = *ptep;
889
890 *ptep = pte;
891
892 /* It is more efficient to let flush_tlb_kernel_range()
893 * handle init_mm tlb flushes.
894 *
895 * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
896 * and SUN4V pte layout, so this inline test is fine.
897 */
Rik van Riel20841402013-12-18 17:08:44 -0800898 if (likely(mm != &init_mm) && pte_accessible(mm, orig))
Peter Zijlstra90f08e32011-05-24 17:11:50 -0700899 tlb_batch_add(mm, addr, ptep, orig, fullmm);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700900}
901
Peter Zijlstra90f08e32011-05-24 17:11:50 -0700902#define set_pte_at(mm,addr,ptep,pte) \
903 __set_pte_at((mm), (addr), (ptep), (pte), 0)
904
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700905#define pte_clear(mm,addr,ptep) \
906 set_pte_at((mm), (addr), (ptep), __pte(0UL))
907
Peter Zijlstra90f08e32011-05-24 17:11:50 -0700908#define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
909#define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
910 __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
911
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700912#ifdef DCACHE_ALIASING_POSSIBLE
913#define __HAVE_ARCH_MOVE_PTE
914#define move_pte(pte, prot, old_addr, new_addr) \
915({ \
916 pte_t newpte = (pte); \
917 if (tlb_type != hypervisor && pte_present(pte)) { \
918 unsigned long this_pfn = pte_pfn(pte); \
919 \
920 if (pfn_valid(this_pfn) && \
921 (((old_addr) ^ (new_addr)) & (1 << 13))) \
922 flush_dcache_page_all(current->mm, \
923 pfn_to_page(this_pfn)); \
924 } \
925 newpte; \
926})
927#endif
928
David S. Miller2b779332013-09-25 14:33:16 -0700929extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700930
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200931void paging_init(void);
932unsigned long find_ecache_flush_span(unsigned long size);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700933
Sam Ravnborgcb1b8202011-04-21 15:45:45 -0700934struct seq_file;
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200935void mmu_info(struct seq_file *);
Sam Ravnborgcb1b8202011-04-21 15:45:45 -0700936
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700937struct vm_area_struct;
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200938void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
David Miller9e695d22012-10-08 16:34:29 -0700939#ifdef CONFIG_TRANSPARENT_HUGEPAGE
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200940void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
941 pmd_t *pmd);
David Miller9e695d22012-10-08 16:34:29 -0700942
David S. Miller51e5ef12014-04-24 13:58:02 -0700943#define __HAVE_ARCH_PMDP_INVALIDATE
944extern void pmdp_invalidate(struct vm_area_struct *vma, unsigned long address,
945 pmd_t *pmdp);
946
David Miller9e695d22012-10-08 16:34:29 -0700947#define __HAVE_ARCH_PGTABLE_DEPOSIT
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200948void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
949 pgtable_t pgtable);
David Miller9e695d22012-10-08 16:34:29 -0700950
951#define __HAVE_ARCH_PGTABLE_WITHDRAW
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200952pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
David Miller9e695d22012-10-08 16:34:29 -0700953#endif
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700954
955/* Encode and de-code a swap entry */
956#define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
957#define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
958#define __swp_entry(type, offset) \
959 ( (swp_entry_t) \
960 { \
961 (((long)(type) << PAGE_SHIFT) | \
962 ((long)(offset) << (PAGE_SHIFT + 8UL))) \
963 } )
964#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
965#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
966
967/* File offset in PTE support. */
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200968unsigned long pte_file(pte_t);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700969#define pte_to_pgoff(pte) (pte_val(pte) >> PAGE_SHIFT)
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200970pte_t pgoff_to_pte(unsigned long);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700971#define PTE_FILE_MAX_BITS (64UL - PAGE_SHIFT - 1UL)
972
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200973int page_in_phys_avail(unsigned long paddr);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700974
Sam Ravnborgf5e706a2008-07-17 21:55:51 -0700975/*
976 * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
977 * its high 4 bits. These macros/functions put it there or get it from there.
978 */
979#define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
980#define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
981#define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
982
Sam Ravnborgf05a6862014-05-16 23:25:50 +0200983int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
984 unsigned long, pgprot_t);
David S. Miller3e37fd32011-11-17 18:17:59 -0800985
986static inline int io_remap_pfn_range(struct vm_area_struct *vma,
987 unsigned long from, unsigned long pfn,
988 unsigned long size, pgprot_t prot)
989{
990 unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
991 int space = GET_IOSPACE(pfn);
992 unsigned long phys_base;
993
994 phys_base = offset | (((unsigned long) space) << 32UL);
995
996 return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
997}
Al Viro40d158e2013-05-11 12:13:10 -0400998#define io_remap_pfn_range io_remap_pfn_range
David S. Miller3e37fd32011-11-17 18:17:59 -0800999
David S. Millerf36391d2013-04-19 17:26:26 -04001000#include <asm/tlbflush.h>
Sam Ravnborgf5e706a2008-07-17 21:55:51 -07001001#include <asm-generic/pgtable.h>
1002
1003/* We provide our own get_unmapped_area to cope with VA holes and
1004 * SHM area cache aliasing for userland.
1005 */
1006#define HAVE_ARCH_UNMAPPED_AREA
1007#define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
1008
1009/* We provide a special get_unmapped_area for framebuffer mmaps to try and use
1010 * the largest alignment possible such that larget PTEs can be used.
1011 */
Sam Ravnborgf05a6862014-05-16 23:25:50 +02001012unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
1013 unsigned long, unsigned long,
1014 unsigned long);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -07001015#define HAVE_ARCH_FB_UNMAPPED_AREA
1016
Sam Ravnborgf05a6862014-05-16 23:25:50 +02001017void pgtable_cache_init(void);
1018void sun4v_register_fault_status(void);
1019void sun4v_ktsb_register(void);
1020void __init cheetah_ecache_flush_init(void);
1021void sun4v_patch_tlb_handlers(void);
Sam Ravnborgf5e706a2008-07-17 21:55:51 -07001022
1023extern unsigned long cmdline_memory_size;
1024
Sam Ravnborgf05a6862014-05-16 23:25:50 +02001025asmlinkage void do_sparc64_fault(struct pt_regs *regs);
David S. Millerb539c462008-09-12 00:10:32 -07001026
Sam Ravnborgf5e706a2008-07-17 21:55:51 -07001027#endif /* !(__ASSEMBLY__) */
1028
1029#endif /* !(_SPARC64_PGTABLE_H) */