blob: c0f4887ea44d8c2f157cb9c63555acb5217ff1c9 [file] [log] [blame]
David Ertmane78b80b2014-02-04 01:56:06 +00001/* Intel PRO/1000 Linux driver
Yanir Lubetkin529498c2015-06-02 17:05:50 +03002 * Copyright(c) 1999 - 2015 Intel Corporation.
David Ertmane78b80b2014-02-04 01:56:06 +00003 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
15 *
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
20 */
Auke Kokbc7f75f2007-09-17 12:30:59 -070021
Bruce Allane921eb12012-11-28 09:28:37 +000022/* 82562G 10/100 Network Connection
Auke Kokbc7f75f2007-09-17 12:30:59 -070023 * 82562G-2 10/100 Network Connection
24 * 82562GT 10/100 Network Connection
25 * 82562GT-2 10/100 Network Connection
26 * 82562V 10/100 Network Connection
27 * 82562V-2 10/100 Network Connection
28 * 82566DC-2 Gigabit Network Connection
29 * 82566DC Gigabit Network Connection
30 * 82566DM-2 Gigabit Network Connection
31 * 82566DM Gigabit Network Connection
32 * 82566MC Gigabit Network Connection
33 * 82566MM Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070034 * 82567LM Gigabit Network Connection
35 * 82567LF Gigabit Network Connection
Bruce Allan16059272008-11-21 16:51:06 -080036 * 82567V Gigabit Network Connection
Bruce Allan97ac8ca2008-04-29 09:16:05 -070037 * 82567LM-2 Gigabit Network Connection
38 * 82567LF-2 Gigabit Network Connection
39 * 82567V-2 Gigabit Network Connection
Bruce Allanf4187b52008-08-26 18:36:50 -070040 * 82567LF-3 Gigabit Network Connection
41 * 82567LM-3 Gigabit Network Connection
Bruce Allan2f15f9d2008-08-26 18:36:36 -070042 * 82567LM-4 Gigabit Network Connection
Bruce Allana4f58f52009-06-02 11:29:18 +000043 * 82577LM Gigabit Network Connection
44 * 82577LC Gigabit Network Connection
45 * 82578DM Gigabit Network Connection
46 * 82578DC Gigabit Network Connection
Bruce Alland3738bb2010-06-16 13:27:28 +000047 * 82579LM Gigabit Network Connection
48 * 82579V Gigabit Network Connection
David Ertman3b70d4f2014-02-05 01:09:54 +000049 * Ethernet Connection I217-LM
50 * Ethernet Connection I217-V
51 * Ethernet Connection I218-V
52 * Ethernet Connection I218-LM
53 * Ethernet Connection (2) I218-LM
54 * Ethernet Connection (2) I218-V
55 * Ethernet Connection (3) I218-LM
56 * Ethernet Connection (3) I218-V
Auke Kokbc7f75f2007-09-17 12:30:59 -070057 */
58
Auke Kokbc7f75f2007-09-17 12:30:59 -070059#include "e1000.h"
60
Auke Kokbc7f75f2007-09-17 12:30:59 -070061/* ICH GbE Flash Hardware Sequencing Flash Status Register bit breakdown */
62/* Offset 04h HSFSTS */
63union ich8_hws_flash_status {
64 struct ich8_hsfsts {
Bruce Allan362e20c2013-02-20 04:05:45 +000065 u16 flcdone:1; /* bit 0 Flash Cycle Done */
66 u16 flcerr:1; /* bit 1 Flash Cycle Error */
67 u16 dael:1; /* bit 2 Direct Access error Log */
68 u16 berasesz:2; /* bit 4:3 Sector Erase Size */
69 u16 flcinprog:1; /* bit 5 flash cycle in Progress */
70 u16 reserved1:2; /* bit 13:6 Reserved */
71 u16 reserved2:6; /* bit 13:6 Reserved */
72 u16 fldesvalid:1; /* bit 14 Flash Descriptor Valid */
73 u16 flockdn:1; /* bit 15 Flash Config Lock-Down */
Auke Kokbc7f75f2007-09-17 12:30:59 -070074 } hsf_status;
75 u16 regval;
76};
77
78/* ICH GbE Flash Hardware Sequencing Flash control Register bit breakdown */
79/* Offset 06h FLCTL */
80union ich8_hws_flash_ctrl {
81 struct ich8_hsflctl {
Bruce Allan362e20c2013-02-20 04:05:45 +000082 u16 flcgo:1; /* 0 Flash Cycle Go */
83 u16 flcycle:2; /* 2:1 Flash Cycle */
84 u16 reserved:5; /* 7:3 Reserved */
85 u16 fldbcount:2; /* 9:8 Flash Data Byte Count */
86 u16 flockdn:6; /* 15:10 Reserved */
Auke Kokbc7f75f2007-09-17 12:30:59 -070087 } hsf_ctrl;
88 u16 regval;
89};
90
91/* ICH Flash Region Access Permissions */
92union ich8_hws_flash_regacc {
93 struct ich8_flracc {
Bruce Allan362e20c2013-02-20 04:05:45 +000094 u32 grra:8; /* 0:7 GbE region Read Access */
95 u32 grwa:8; /* 8:15 GbE region Write Access */
96 u32 gmrag:8; /* 23:16 GbE Master Read Access Grant */
97 u32 gmwag:8; /* 31:24 GbE Master Write Access Grant */
Auke Kokbc7f75f2007-09-17 12:30:59 -070098 } hsf_flregacc;
99 u16 regval;
100};
101
Bruce Allan4a770352008-10-01 17:18:35 -0700102/* ICH Flash Protected Region */
103union ich8_flash_protected_range {
104 struct ich8_pr {
Bruce Allane80bd1d2013-05-01 01:19:46 +0000105 u32 base:13; /* 0:12 Protected Range Base */
106 u32 reserved1:2; /* 13:14 Reserved */
107 u32 rpe:1; /* 15 Read Protection Enable */
108 u32 limit:13; /* 16:28 Protected Range Limit */
109 u32 reserved2:2; /* 29:30 Reserved */
110 u32 wpe:1; /* 31 Write Protection Enable */
Bruce Allan4a770352008-10-01 17:18:35 -0700111 } range;
112 u32 regval;
113};
114
Auke Kokbc7f75f2007-09-17 12:30:59 -0700115static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw);
116static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700117static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank);
118static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
119 u32 offset, u8 byte);
Bruce Allanf4187b52008-08-26 18:36:50 -0700120static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
121 u8 *data);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700122static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
123 u16 *data);
124static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
125 u8 size, u16 *data);
David Ertman79849eb2015-02-10 09:10:43 +0000126static s32 e1000_read_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset,
127 u32 *data);
128static s32 e1000_read_flash_dword_ich8lan(struct e1000_hw *hw,
129 u32 offset, u32 *data);
130static s32 e1000_write_flash_data32_ich8lan(struct e1000_hw *hw,
131 u32 offset, u32 data);
132static s32 e1000_retry_write_flash_dword_ich8lan(struct e1000_hw *hw,
133 u32 offset, u32 dword);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700134static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw);
Bruce Allana4f58f52009-06-02 11:29:18 +0000135static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw);
136static s32 e1000_led_on_ich8lan(struct e1000_hw *hw);
137static s32 e1000_led_off_ich8lan(struct e1000_hw *hw);
138static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw);
139static s32 e1000_setup_led_pchlan(struct e1000_hw *hw);
140static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw);
141static s32 e1000_led_on_pchlan(struct e1000_hw *hw);
142static s32 e1000_led_off_pchlan(struct e1000_hw *hw);
Bruce Allanfa2ce132009-10-26 11:23:25 +0000143static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active);
Bruce Allan17f208d2009-12-01 15:47:22 +0000144static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw);
Bruce Allanf523d212009-10-29 13:45:45 +0000145static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw);
Bruce Allan1f96012d2013-01-05 03:06:54 +0000146static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link);
Bruce Allanfddaa1a2010-01-13 01:52:49 +0000147static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw);
Bruce Allaneb7700d2010-06-16 13:27:05 +0000148static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw);
149static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw);
David Ertmanb3e5bf12014-05-06 03:50:17 +0000150static int e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index);
151static int e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index);
152static u32 e1000_rar_get_count_pch_lpt(struct e1000_hw *hw);
Bruce Allan831bd2e2010-09-22 17:16:18 +0000153static s32 e1000_k1_workaround_lv(struct e1000_hw *hw);
Bruce Allan605c82b2010-09-22 17:17:01 +0000154static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate);
David Ertman74f350e2014-02-22 03:15:17 +0000155static s32 e1000_disable_ulp_lpt_lp(struct e1000_hw *hw, bool force);
Bruce Allanea8179a2013-03-06 09:02:47 +0000156static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw);
David Ertman74f350e2014-02-22 03:15:17 +0000157static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700158
159static inline u16 __er16flash(struct e1000_hw *hw, unsigned long reg)
160{
161 return readw(hw->flash_address + reg);
162}
163
164static inline u32 __er32flash(struct e1000_hw *hw, unsigned long reg)
165{
166 return readl(hw->flash_address + reg);
167}
168
169static inline void __ew16flash(struct e1000_hw *hw, unsigned long reg, u16 val)
170{
171 writew(val, hw->flash_address + reg);
172}
173
174static inline void __ew32flash(struct e1000_hw *hw, unsigned long reg, u32 val)
175{
176 writel(val, hw->flash_address + reg);
177}
178
179#define er16flash(reg) __er16flash(hw, (reg))
180#define er32flash(reg) __er32flash(hw, (reg))
Bruce Allan0e15df42012-01-31 06:37:11 +0000181#define ew16flash(reg, val) __ew16flash(hw, (reg), (val))
182#define ew32flash(reg, val) __ew32flash(hw, (reg), (val))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700183
Bruce Allancb17aab2012-04-13 03:16:22 +0000184/**
185 * e1000_phy_is_accessible_pchlan - Check if able to access PHY registers
186 * @hw: pointer to the HW structure
187 *
188 * Test access to the PHY registers by reading the PHY ID registers. If
189 * the PHY ID is already known (e.g. resume path) compare it with known ID,
190 * otherwise assume the read PHY ID is correct if it is valid.
191 *
192 * Assumes the sw/fw/hw semaphore is already acquired.
193 **/
194static bool e1000_phy_is_accessible_pchlan(struct e1000_hw *hw)
Bruce Allan99730e42011-05-13 07:19:48 +0000195{
Bruce Allana52359b2012-07-14 04:23:58 +0000196 u16 phy_reg = 0;
197 u32 phy_id = 0;
David Ertman2c982622014-05-01 02:19:03 +0000198 s32 ret_val = 0;
Bruce Allana52359b2012-07-14 04:23:58 +0000199 u16 retry_count;
Bruce Allan16b095a2013-06-29 07:42:39 +0000200 u32 mac_reg = 0;
Bruce Allan99730e42011-05-13 07:19:48 +0000201
Bruce Allana52359b2012-07-14 04:23:58 +0000202 for (retry_count = 0; retry_count < 2; retry_count++) {
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000203 ret_val = e1e_rphy_locked(hw, MII_PHYSID1, &phy_reg);
Bruce Allana52359b2012-07-14 04:23:58 +0000204 if (ret_val || (phy_reg == 0xFFFF))
205 continue;
206 phy_id = (u32)(phy_reg << 16);
207
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000208 ret_val = e1e_rphy_locked(hw, MII_PHYSID2, &phy_reg);
Bruce Allana52359b2012-07-14 04:23:58 +0000209 if (ret_val || (phy_reg == 0xFFFF)) {
210 phy_id = 0;
211 continue;
212 }
213 phy_id |= (u32)(phy_reg & PHY_REVISION_MASK);
214 break;
215 }
Bruce Allan62bc8132012-03-20 03:47:57 +0000216
Bruce Allancb17aab2012-04-13 03:16:22 +0000217 if (hw->phy.id) {
218 if (hw->phy.id == phy_id)
Bruce Allan16b095a2013-06-29 07:42:39 +0000219 goto out;
Bruce Allana52359b2012-07-14 04:23:58 +0000220 } else if (phy_id) {
221 hw->phy.id = phy_id;
222 hw->phy.revision = (u32)(phy_reg & ~PHY_REVISION_MASK);
Bruce Allan16b095a2013-06-29 07:42:39 +0000223 goto out;
Bruce Allancb17aab2012-04-13 03:16:22 +0000224 }
225
Bruce Allane921eb12012-11-28 09:28:37 +0000226 /* In case the PHY needs to be in mdio slow mode,
Bruce Allana52359b2012-07-14 04:23:58 +0000227 * set slow mode and try to get the PHY id again.
228 */
David Ertman2c982622014-05-01 02:19:03 +0000229 if (hw->mac.type < e1000_pch_lpt) {
230 hw->phy.ops.release(hw);
231 ret_val = e1000_set_mdio_slow_mode_hv(hw);
232 if (!ret_val)
233 ret_val = e1000e_get_phy_id(hw);
234 hw->phy.ops.acquire(hw);
235 }
Bruce Allana52359b2012-07-14 04:23:58 +0000236
Bruce Allan16b095a2013-06-29 07:42:39 +0000237 if (ret_val)
238 return false;
239out:
Yanir Lubetkinbeee8072015-06-10 01:15:51 +0300240 if ((hw->mac.type == e1000_pch_lpt) || (hw->mac.type == e1000_pch_spt)) {
241 /* Only unforce SMBus if ME is not active */
242 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
243 /* Unforce SMBus mode in PHY */
244 e1e_rphy_locked(hw, CV_SMB_CTRL, &phy_reg);
245 phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
246 e1e_wphy_locked(hw, CV_SMB_CTRL, phy_reg);
Bruce Allan16b095a2013-06-29 07:42:39 +0000247
Yanir Lubetkinbeee8072015-06-10 01:15:51 +0300248 /* Unforce SMBus mode in MAC */
249 mac_reg = er32(CTRL_EXT);
250 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
251 ew32(CTRL_EXT, mac_reg);
252 }
Bruce Allan16b095a2013-06-29 07:42:39 +0000253 }
254
255 return true;
Bruce Allancb17aab2012-04-13 03:16:22 +0000256}
257
258/**
David Ertman74f350e2014-02-22 03:15:17 +0000259 * e1000_toggle_lanphypc_pch_lpt - toggle the LANPHYPC pin value
260 * @hw: pointer to the HW structure
261 *
262 * Toggling the LANPHYPC pin value fully power-cycles the PHY and is
263 * used to reset the PHY to a quiescent state when necessary.
264 **/
265static void e1000_toggle_lanphypc_pch_lpt(struct e1000_hw *hw)
266{
267 u32 mac_reg;
268
269 /* Set Phy Config Counter to 50msec */
270 mac_reg = er32(FEXTNVM3);
271 mac_reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
272 mac_reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
273 ew32(FEXTNVM3, mac_reg);
274
275 /* Toggle LANPHYPC Value bit */
276 mac_reg = er32(CTRL);
277 mac_reg |= E1000_CTRL_LANPHYPC_OVERRIDE;
278 mac_reg &= ~E1000_CTRL_LANPHYPC_VALUE;
279 ew32(CTRL, mac_reg);
280 e1e_flush();
281 usleep_range(10, 20);
282 mac_reg &= ~E1000_CTRL_LANPHYPC_OVERRIDE;
283 ew32(CTRL, mac_reg);
284 e1e_flush();
285
286 if (hw->mac.type < e1000_pch_lpt) {
287 msleep(50);
288 } else {
289 u16 count = 20;
290
291 do {
292 usleep_range(5000, 10000);
293 } while (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LPCD) && count--);
294
295 msleep(30);
296 }
297}
298
299/**
Bruce Allancb17aab2012-04-13 03:16:22 +0000300 * e1000_init_phy_workarounds_pchlan - PHY initialization workarounds
301 * @hw: pointer to the HW structure
302 *
303 * Workarounds/flow necessary for PHY initialization during driver load
304 * and resume paths.
305 **/
306static s32 e1000_init_phy_workarounds_pchlan(struct e1000_hw *hw)
307{
David Ertmanf7235ef2014-01-23 06:29:13 +0000308 struct e1000_adapter *adapter = hw->adapter;
Bruce Allancb17aab2012-04-13 03:16:22 +0000309 u32 mac_reg, fwsm = er32(FWSM);
310 s32 ret_val;
311
Bruce Allan6e928b72012-12-12 04:45:51 +0000312 /* Gate automatic PHY configuration by hardware on managed and
313 * non-managed 82579 and newer adapters.
314 */
315 e1000_gate_hw_phy_config_ich8lan(hw, true);
316
David Ertman74f350e2014-02-22 03:15:17 +0000317 /* It is not possible to be certain of the current state of ULP
318 * so forcibly disable it.
319 */
320 hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_unknown;
321 e1000_disable_ulp_lpt_lp(hw, true);
322
Bruce Allancb17aab2012-04-13 03:16:22 +0000323 ret_val = hw->phy.ops.acquire(hw);
324 if (ret_val) {
325 e_dbg("Failed to initialize PHY flow\n");
Bruce Allan6e928b72012-12-12 04:45:51 +0000326 goto out;
Bruce Allancb17aab2012-04-13 03:16:22 +0000327 }
328
Bruce Allane921eb12012-11-28 09:28:37 +0000329 /* The MAC-PHY interconnect may be in SMBus mode. If the PHY is
Bruce Allancb17aab2012-04-13 03:16:22 +0000330 * inaccessible and resetting the PHY is not blocked, toggle the
331 * LANPHYPC Value bit to force the interconnect to PCIe mode.
332 */
333 switch (hw->mac.type) {
Bruce Allan2fbe4522012-04-19 03:21:47 +0000334 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +0000335 case e1000_pch_spt:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000336 if (e1000_phy_is_accessible_pchlan(hw))
337 break;
338
Bruce Allane921eb12012-11-28 09:28:37 +0000339 /* Before toggling LANPHYPC, see if PHY is accessible by
Bruce Allan2fbe4522012-04-19 03:21:47 +0000340 * forcing MAC to SMBus mode first.
341 */
342 mac_reg = er32(CTRL_EXT);
343 mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
344 ew32(CTRL_EXT, mac_reg);
345
Bruce Allan16b095a2013-06-29 07:42:39 +0000346 /* Wait 50 milliseconds for MAC to finish any retries
347 * that it might be trying to perform from previous
348 * attempts to acknowledge any phy read requests.
349 */
350 msleep(50);
351
Bruce Allan2fbe4522012-04-19 03:21:47 +0000352 /* fall-through */
Bruce Allancb17aab2012-04-13 03:16:22 +0000353 case e1000_pch2lan:
Bruce Allan16b095a2013-06-29 07:42:39 +0000354 if (e1000_phy_is_accessible_pchlan(hw))
Bruce Allancb17aab2012-04-13 03:16:22 +0000355 break;
356
357 /* fall-through */
358 case e1000_pchlan:
359 if ((hw->mac.type == e1000_pchlan) &&
360 (fwsm & E1000_ICH_FWSM_FW_VALID))
361 break;
362
363 if (hw->phy.ops.check_reset_block(hw)) {
364 e_dbg("Required LANPHYPC toggle blocked by ME\n");
Bruce Allan16b095a2013-06-29 07:42:39 +0000365 ret_val = -E1000_ERR_PHY;
Bruce Allancb17aab2012-04-13 03:16:22 +0000366 break;
367 }
368
Bruce Allancb17aab2012-04-13 03:16:22 +0000369 /* Toggle LANPHYPC Value bit */
David Ertman74f350e2014-02-22 03:15:17 +0000370 e1000_toggle_lanphypc_pch_lpt(hw);
371 if (hw->mac.type >= e1000_pch_lpt) {
Bruce Allan16b095a2013-06-29 07:42:39 +0000372 if (e1000_phy_is_accessible_pchlan(hw))
373 break;
374
375 /* Toggling LANPHYPC brings the PHY out of SMBus mode
376 * so ensure that the MAC is also out of SMBus mode
377 */
378 mac_reg = er32(CTRL_EXT);
379 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
380 ew32(CTRL_EXT, mac_reg);
381
382 if (e1000_phy_is_accessible_pchlan(hw))
383 break;
384
385 ret_val = -E1000_ERR_PHY;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000386 }
Bruce Allancb17aab2012-04-13 03:16:22 +0000387 break;
388 default:
389 break;
390 }
391
392 hw->phy.ops.release(hw);
Bruce Allan16b095a2013-06-29 07:42:39 +0000393 if (!ret_val) {
David Ertmanf7235ef2014-01-23 06:29:13 +0000394
395 /* Check to see if able to reset PHY. Print error if not */
396 if (hw->phy.ops.check_reset_block(hw)) {
397 e_err("Reset blocked by ME\n");
398 goto out;
399 }
400
Bruce Allan16b095a2013-06-29 07:42:39 +0000401 /* Reset the PHY before any access to it. Doing so, ensures
402 * that the PHY is in a known good state before we read/write
403 * PHY registers. The generic reset is sufficient here,
404 * because we haven't determined the PHY type yet.
405 */
406 ret_val = e1000e_phy_hw_reset_generic(hw);
David Ertmanf7235ef2014-01-23 06:29:13 +0000407 if (ret_val)
408 goto out;
409
410 /* On a successful reset, possibly need to wait for the PHY
411 * to quiesce to an accessible state before returning control
412 * to the calling function. If the PHY does not quiesce, then
413 * return E1000E_BLK_PHY_RESET, as this is the condition that
414 * the PHY is in.
415 */
416 ret_val = hw->phy.ops.check_reset_block(hw);
417 if (ret_val)
418 e_err("ME blocked access to PHY after reset\n");
Bruce Allan16b095a2013-06-29 07:42:39 +0000419 }
Bruce Allancb17aab2012-04-13 03:16:22 +0000420
Bruce Allan6e928b72012-12-12 04:45:51 +0000421out:
Bruce Allancb17aab2012-04-13 03:16:22 +0000422 /* Ungate automatic PHY configuration on non-managed 82579 */
423 if ((hw->mac.type == e1000_pch2lan) &&
424 !(fwsm & E1000_ICH_FWSM_FW_VALID)) {
425 usleep_range(10000, 20000);
426 e1000_gate_hw_phy_config_ich8lan(hw, false);
427 }
428
429 return ret_val;
Bruce Allan99730e42011-05-13 07:19:48 +0000430}
431
Auke Kokbc7f75f2007-09-17 12:30:59 -0700432/**
Bruce Allana4f58f52009-06-02 11:29:18 +0000433 * e1000_init_phy_params_pchlan - Initialize PHY function pointers
434 * @hw: pointer to the HW structure
435 *
436 * Initialize family-specific PHY parameters and function pointers.
437 **/
438static s32 e1000_init_phy_params_pchlan(struct e1000_hw *hw)
439{
440 struct e1000_phy_info *phy = &hw->phy;
Bruce Allan70806a72013-01-05 05:08:37 +0000441 s32 ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +0000442
Bruce Allane80bd1d2013-05-01 01:19:46 +0000443 phy->addr = 1;
444 phy->reset_delay_us = 100;
Bruce Allana4f58f52009-06-02 11:29:18 +0000445
Bruce Allane80bd1d2013-05-01 01:19:46 +0000446 phy->ops.set_page = e1000_set_page_igp;
447 phy->ops.read_reg = e1000_read_phy_reg_hv;
448 phy->ops.read_reg_locked = e1000_read_phy_reg_hv_locked;
449 phy->ops.read_reg_page = e1000_read_phy_reg_page_hv;
450 phy->ops.set_d0_lplu_state = e1000_set_lplu_state_pchlan;
451 phy->ops.set_d3_lplu_state = e1000_set_lplu_state_pchlan;
452 phy->ops.write_reg = e1000_write_phy_reg_hv;
453 phy->ops.write_reg_locked = e1000_write_phy_reg_hv_locked;
454 phy->ops.write_reg_page = e1000_write_phy_reg_page_hv;
455 phy->ops.power_up = e1000_power_up_phy_copper;
456 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
457 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allana4f58f52009-06-02 11:29:18 +0000458
459 phy->id = e1000_phy_unknown;
Bruce Allancb17aab2012-04-13 03:16:22 +0000460
461 ret_val = e1000_init_phy_workarounds_pchlan(hw);
462 if (ret_val)
463 return ret_val;
464
465 if (phy->id == e1000_phy_unknown)
466 switch (hw->mac.type) {
467 default:
468 ret_val = e1000e_get_phy_id(hw);
469 if (ret_val)
470 return ret_val;
471 if ((phy->id != 0) && (phy->id != PHY_REVISION_MASK))
472 break;
473 /* fall-through */
474 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000475 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +0000476 case e1000_pch_spt:
Bruce Allane921eb12012-11-28 09:28:37 +0000477 /* In case the PHY needs to be in mdio slow mode,
Bruce Allancb17aab2012-04-13 03:16:22 +0000478 * set slow mode and try to get the PHY id again.
479 */
480 ret_val = e1000_set_mdio_slow_mode_hv(hw);
481 if (ret_val)
482 return ret_val;
483 ret_val = e1000e_get_phy_id(hw);
484 if (ret_val)
485 return ret_val;
Bruce Allan664dc872010-11-24 06:01:46 +0000486 break;
Bruce Allancb17aab2012-04-13 03:16:22 +0000487 }
Bruce Allana4f58f52009-06-02 11:29:18 +0000488 phy->type = e1000e_get_phy_type_from_id(phy->id);
489
Bruce Allan0be84012009-12-02 17:03:18 +0000490 switch (phy->type) {
491 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +0000492 case e1000_phy_82579:
Bruce Allan2fbe4522012-04-19 03:21:47 +0000493 case e1000_phy_i217:
Bruce Allana4f58f52009-06-02 11:29:18 +0000494 phy->ops.check_polarity = e1000_check_polarity_82577;
495 phy->ops.force_speed_duplex =
Bruce Allan6cc7aae2011-02-25 06:25:18 +0000496 e1000_phy_force_speed_duplex_82577;
Bruce Allan0be84012009-12-02 17:03:18 +0000497 phy->ops.get_cable_length = e1000_get_cable_length_82577;
Bruce Allan94d81862009-11-20 23:25:26 +0000498 phy->ops.get_info = e1000_get_phy_info_82577;
499 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allaneab50ff2010-05-10 15:01:30 +0000500 break;
Bruce Allan0be84012009-12-02 17:03:18 +0000501 case e1000_phy_82578:
502 phy->ops.check_polarity = e1000_check_polarity_m88;
503 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
504 phy->ops.get_cable_length = e1000e_get_cable_length_m88;
505 phy->ops.get_info = e1000e_get_phy_info_m88;
506 break;
507 default:
508 ret_val = -E1000_ERR_PHY;
509 break;
Bruce Allana4f58f52009-06-02 11:29:18 +0000510 }
511
512 return ret_val;
513}
514
515/**
Auke Kokbc7f75f2007-09-17 12:30:59 -0700516 * e1000_init_phy_params_ich8lan - Initialize PHY function pointers
517 * @hw: pointer to the HW structure
518 *
519 * Initialize family-specific PHY parameters and function pointers.
520 **/
521static s32 e1000_init_phy_params_ich8lan(struct e1000_hw *hw)
522{
523 struct e1000_phy_info *phy = &hw->phy;
524 s32 ret_val;
525 u16 i = 0;
526
Bruce Allane80bd1d2013-05-01 01:19:46 +0000527 phy->addr = 1;
528 phy->reset_delay_us = 100;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700529
Bruce Allane80bd1d2013-05-01 01:19:46 +0000530 phy->ops.power_up = e1000_power_up_phy_copper;
531 phy->ops.power_down = e1000_power_down_phy_copper_ich8lan;
Bruce Allan17f208d2009-12-01 15:47:22 +0000532
Bruce Allane921eb12012-11-28 09:28:37 +0000533 /* We may need to do this twice - once for IGP and if that fails,
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700534 * we'll set BM func pointers and try again
535 */
536 ret_val = e1000e_determine_phy_address(hw);
537 if (ret_val) {
Bruce Allan94d81862009-11-20 23:25:26 +0000538 phy->ops.write_reg = e1000e_write_phy_reg_bm;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000539 phy->ops.read_reg = e1000e_read_phy_reg_bm;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700540 ret_val = e1000e_determine_phy_address(hw);
Bruce Allan9b71b412009-12-01 15:53:07 +0000541 if (ret_val) {
542 e_dbg("Cannot determine PHY addr. Erroring out\n");
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700543 return ret_val;
Bruce Allan9b71b412009-12-01 15:53:07 +0000544 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700545 }
546
Auke Kokbc7f75f2007-09-17 12:30:59 -0700547 phy->id = 0;
548 while ((e1000_phy_unknown == e1000e_get_phy_type_from_id(phy->id)) &&
549 (i++ < 100)) {
Bruce Allan1bba4382011-03-19 00:27:20 +0000550 usleep_range(1000, 2000);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700551 ret_val = e1000e_get_phy_id(hw);
552 if (ret_val)
553 return ret_val;
554 }
555
556 /* Verify phy id */
557 switch (phy->id) {
558 case IGP03E1000_E_PHY_ID:
559 phy->type = e1000_phy_igp_3;
560 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000561 phy->ops.read_reg_locked = e1000e_read_phy_reg_igp_locked;
562 phy->ops.write_reg_locked = e1000e_write_phy_reg_igp_locked;
Bruce Allan0be84012009-12-02 17:03:18 +0000563 phy->ops.get_info = e1000e_get_phy_info_igp;
564 phy->ops.check_polarity = e1000_check_polarity_igp;
565 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_igp;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700566 break;
567 case IFE_E_PHY_ID:
568 case IFE_PLUS_E_PHY_ID:
569 case IFE_C_E_PHY_ID:
570 phy->type = e1000_phy_ife;
571 phy->autoneg_mask = E1000_ALL_NOT_GIG;
Bruce Allan0be84012009-12-02 17:03:18 +0000572 phy->ops.get_info = e1000_get_phy_info_ife;
573 phy->ops.check_polarity = e1000_check_polarity_ife;
574 phy->ops.force_speed_duplex = e1000_phy_force_speed_duplex_ife;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700575 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700576 case BME1000_E_PHY_ID:
577 phy->type = e1000_phy_bm;
578 phy->autoneg_mask = AUTONEG_ADVERTISE_SPEED_DEFAULT;
Bruce Allan94d81862009-11-20 23:25:26 +0000579 phy->ops.read_reg = e1000e_read_phy_reg_bm;
580 phy->ops.write_reg = e1000e_write_phy_reg_bm;
581 phy->ops.commit = e1000e_phy_sw_reset;
Bruce Allan0be84012009-12-02 17:03:18 +0000582 phy->ops.get_info = e1000e_get_phy_info_m88;
583 phy->ops.check_polarity = e1000_check_polarity_m88;
584 phy->ops.force_speed_duplex = e1000e_phy_force_speed_duplex_m88;
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700585 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700586 default:
587 return -E1000_ERR_PHY;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700588 }
589
590 return 0;
591}
592
593/**
594 * e1000_init_nvm_params_ich8lan - Initialize NVM function pointers
595 * @hw: pointer to the HW structure
596 *
597 * Initialize family-specific NVM parameters and function
598 * pointers.
599 **/
600static s32 e1000_init_nvm_params_ich8lan(struct e1000_hw *hw)
601{
602 struct e1000_nvm_info *nvm = &hw->nvm;
603 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan148675a2009-08-07 07:41:56 +0000604 u32 gfpreg, sector_base_addr, sector_end_addr;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700605 u16 i;
David Ertman79849eb2015-02-10 09:10:43 +0000606 u32 nvm_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700607
Auke Kokbc7f75f2007-09-17 12:30:59 -0700608 nvm->type = e1000_nvm_flash_sw;
Yanir Lubetkin9d17ce42015-02-28 10:09:34 +0000609
David Ertman79849eb2015-02-10 09:10:43 +0000610 if (hw->mac.type == e1000_pch_spt) {
Yanir Lubetkin9d17ce42015-02-28 10:09:34 +0000611 /* in SPT, gfpreg doesn't exist. NVM size is taken from the
612 * STRAP register. This is because in SPT the GbE Flash region
613 * is no longer accessed through the flash registers. Instead,
614 * the mechanism has changed, and the Flash region access
615 * registers are now implemented in GbE memory space.
616 */
David Ertman79849eb2015-02-10 09:10:43 +0000617 nvm->flash_base_addr = 0;
618 nvm_size = (((er32(STRAP) >> 1) & 0x1F) + 1)
619 * NVM_SIZE_MULTIPLIER;
620 nvm->flash_bank_size = nvm_size / 2;
621 /* Adjust to word count */
622 nvm->flash_bank_size /= sizeof(u16);
623 /* Set the base address for flash register access */
624 hw->flash_address = hw->hw_addr + E1000_FLASH_BASE_ADDR;
625 } else {
Yanir Lubetkin9d17ce42015-02-28 10:09:34 +0000626 /* Can't read flash registers if register set isn't mapped. */
David Ertman79849eb2015-02-10 09:10:43 +0000627 if (!hw->flash_address) {
628 e_dbg("ERROR: Flash registers not mapped\n");
629 return -E1000_ERR_CONFIG;
630 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700631
David Ertman79849eb2015-02-10 09:10:43 +0000632 gfpreg = er32flash(ICH_FLASH_GFPREG);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700633
David Ertman79849eb2015-02-10 09:10:43 +0000634 /* sector_X_addr is a "sector"-aligned address (4096 bytes)
635 * Add 1 to sector_end_addr since this sector is included in
636 * the overall size.
637 */
638 sector_base_addr = gfpreg & FLASH_GFPREG_BASE_MASK;
639 sector_end_addr = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK) + 1;
640
641 /* flash_base_addr is byte-aligned */
642 nvm->flash_base_addr = sector_base_addr
643 << FLASH_SECTOR_ADDR_SHIFT;
644
645 /* find total size of the NVM, then cut in half since the total
646 * size represents two separate NVM banks.
647 */
648 nvm->flash_bank_size = ((sector_end_addr - sector_base_addr)
649 << FLASH_SECTOR_ADDR_SHIFT);
650 nvm->flash_bank_size /= 2;
651 /* Adjust to word count */
652 nvm->flash_bank_size /= sizeof(u16);
653 }
Auke Kokbc7f75f2007-09-17 12:30:59 -0700654
655 nvm->word_size = E1000_ICH8_SHADOW_RAM_WORDS;
656
657 /* Clear shadow ram */
658 for (i = 0; i < nvm->word_size; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +0000659 dev_spec->shadow_ram[i].modified = false;
Bruce Allane80bd1d2013-05-01 01:19:46 +0000660 dev_spec->shadow_ram[i].value = 0xFFFF;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700661 }
662
663 return 0;
664}
665
666/**
667 * e1000_init_mac_params_ich8lan - Initialize MAC function pointers
668 * @hw: pointer to the HW structure
669 *
670 * Initialize family-specific MAC parameters and function
671 * pointers.
672 **/
Bruce Allanec34c172012-02-01 10:53:05 +0000673static s32 e1000_init_mac_params_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700674{
Auke Kokbc7f75f2007-09-17 12:30:59 -0700675 struct e1000_mac_info *mac = &hw->mac;
676
677 /* Set media type function pointer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700678 hw->phy.media_type = e1000_media_type_copper;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700679
680 /* Set mta register count */
681 mac->mta_reg_count = 32;
682 /* Set rar entry count */
683 mac->rar_entry_count = E1000_ICH_RAR_ENTRIES;
684 if (mac->type == e1000_ich8lan)
685 mac->rar_entry_count--;
Bruce Allana65a4a02010-05-10 15:01:51 +0000686 /* FWSM register */
687 mac->has_fwsm = true;
688 /* ARC subsystem not supported */
689 mac->arc_subsystem_valid = false;
Bruce Allanf464ba82010-01-07 16:31:35 +0000690 /* Adaptive IFS supported */
691 mac->adaptive_ifs = true;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700692
Bruce Allan2fbe4522012-04-19 03:21:47 +0000693 /* LED and other operations */
Bruce Allana4f58f52009-06-02 11:29:18 +0000694 switch (mac->type) {
695 case e1000_ich8lan:
696 case e1000_ich9lan:
697 case e1000_ich10lan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000698 /* check management mode */
699 mac->ops.check_mng_mode = e1000_check_mng_mode_ich8lan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000700 /* ID LED init */
Bruce Alland1964eb2012-02-22 09:02:21 +0000701 mac->ops.id_led_init = e1000e_id_led_init_generic;
Bruce Allandbf80dc2011-04-16 00:34:40 +0000702 /* blink LED */
703 mac->ops.blink_led = e1000e_blink_led_generic;
Bruce Allana4f58f52009-06-02 11:29:18 +0000704 /* setup LED */
705 mac->ops.setup_led = e1000e_setup_led_generic;
706 /* cleanup LED */
707 mac->ops.cleanup_led = e1000_cleanup_led_ich8lan;
708 /* turn on/off LED */
709 mac->ops.led_on = e1000_led_on_ich8lan;
710 mac->ops.led_off = e1000_led_off_ich8lan;
711 break;
Bruce Alland3738bb2010-06-16 13:27:28 +0000712 case e1000_pch2lan:
Bruce Allan69e1e012012-04-14 03:28:50 +0000713 mac->rar_entry_count = E1000_PCH2_RAR_ENTRIES;
714 mac->ops.rar_set = e1000_rar_set_pch2lan;
715 /* fall-through */
Bruce Allan2fbe4522012-04-19 03:21:47 +0000716 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +0000717 case e1000_pch_spt:
Bruce Allan69e1e012012-04-14 03:28:50 +0000718 case e1000_pchlan:
Bruce Allaneb7700d2010-06-16 13:27:05 +0000719 /* check management mode */
720 mac->ops.check_mng_mode = e1000_check_mng_mode_pchlan;
Bruce Allana4f58f52009-06-02 11:29:18 +0000721 /* ID LED init */
722 mac->ops.id_led_init = e1000_id_led_init_pchlan;
723 /* setup LED */
724 mac->ops.setup_led = e1000_setup_led_pchlan;
725 /* cleanup LED */
726 mac->ops.cleanup_led = e1000_cleanup_led_pchlan;
727 /* turn on/off LED */
728 mac->ops.led_on = e1000_led_on_pchlan;
729 mac->ops.led_off = e1000_led_off_pchlan;
730 break;
731 default:
732 break;
733 }
734
David Ertman79849eb2015-02-10 09:10:43 +0000735 if ((mac->type == e1000_pch_lpt) || (mac->type == e1000_pch_spt)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +0000736 mac->rar_entry_count = E1000_PCH_LPT_RAR_ENTRIES;
737 mac->ops.rar_set = e1000_rar_set_pch_lpt;
Bruce Allanea8179a2013-03-06 09:02:47 +0000738 mac->ops.setup_physical_interface =
739 e1000_setup_copper_link_pch_lpt;
David Ertmanb3e5bf12014-05-06 03:50:17 +0000740 mac->ops.rar_get_count = e1000_rar_get_count_pch_lpt;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000741 }
742
Auke Kokbc7f75f2007-09-17 12:30:59 -0700743 /* Enable PCS Lock-loss workaround for ICH8 */
744 if (mac->type == e1000_ich8lan)
Bruce Allan564ea9b2009-11-20 23:26:44 +0000745 e1000e_set_kmrn_lock_loss_workaround_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700746
747 return 0;
748}
749
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000750/**
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000751 * __e1000_access_emi_reg_locked - Read/write EMI register
752 * @hw: pointer to the HW structure
753 * @addr: EMI address to program
754 * @data: pointer to value to read/write from/to the EMI address
755 * @read: boolean flag to indicate read or write
756 *
757 * This helper function assumes the SW/FW/HW Semaphore is already acquired.
758 **/
759static s32 __e1000_access_emi_reg_locked(struct e1000_hw *hw, u16 address,
760 u16 *data, bool read)
761{
Bruce Allan70806a72013-01-05 05:08:37 +0000762 s32 ret_val;
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000763
764 ret_val = e1e_wphy_locked(hw, I82579_EMI_ADDR, address);
765 if (ret_val)
766 return ret_val;
767
768 if (read)
769 ret_val = e1e_rphy_locked(hw, I82579_EMI_DATA, data);
770 else
771 ret_val = e1e_wphy_locked(hw, I82579_EMI_DATA, *data);
772
773 return ret_val;
774}
775
776/**
777 * e1000_read_emi_reg_locked - Read Extended Management Interface register
778 * @hw: pointer to the HW structure
779 * @addr: EMI address to program
780 * @data: value to be read from the EMI address
781 *
782 * Assumes the SW/FW/HW Semaphore is already acquired.
783 **/
Bruce Allan203e4152012-12-05 08:40:59 +0000784s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data)
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000785{
786 return __e1000_access_emi_reg_locked(hw, addr, data, true);
787}
788
789/**
790 * e1000_write_emi_reg_locked - Write Extended Management Interface register
791 * @hw: pointer to the HW structure
792 * @addr: EMI address to program
793 * @data: value to be written to the EMI address
794 *
795 * Assumes the SW/FW/HW Semaphore is already acquired.
796 **/
Bruce Alland495bcb2013-03-20 07:23:11 +0000797s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data)
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000798{
799 return __e1000_access_emi_reg_locked(hw, addr, &data, false);
800}
801
802/**
Bruce Allane52997f2010-06-16 13:27:49 +0000803 * e1000_set_eee_pchlan - Enable/disable EEE support
804 * @hw: pointer to the HW structure
805 *
Bruce Allan3d4d5752012-12-05 06:26:08 +0000806 * Enable/disable EEE based on setting in dev_spec structure, the duplex of
807 * the link and the EEE capabilities of the link partner. The LPI Control
808 * register bits will remain set only if/when link is up.
David Ertmana03206e2014-01-24 23:07:48 +0000809 *
810 * EEE LPI must not be asserted earlier than one second after link is up.
811 * On 82579, EEE LPI should not be enabled until such time otherwise there
812 * can be link issues with some switches. Other devices can have EEE LPI
813 * enabled immediately upon link up since they have a timer in hardware which
814 * prevents LPI from being asserted too early.
Bruce Allane52997f2010-06-16 13:27:49 +0000815 **/
David Ertmana03206e2014-01-24 23:07:48 +0000816s32 e1000_set_eee_pchlan(struct e1000_hw *hw)
Bruce Allane52997f2010-06-16 13:27:49 +0000817{
Bruce Allan2fbe4522012-04-19 03:21:47 +0000818 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan3d4d5752012-12-05 06:26:08 +0000819 s32 ret_val;
Bruce Alland495bcb2013-03-20 07:23:11 +0000820 u16 lpa, pcs_status, adv, adv_addr, lpi_ctrl, data;
Bruce Allane52997f2010-06-16 13:27:49 +0000821
Bruce Alland495bcb2013-03-20 07:23:11 +0000822 switch (hw->phy.type) {
823 case e1000_phy_82579:
824 lpa = I82579_EEE_LP_ABILITY;
825 pcs_status = I82579_EEE_PCS_STATUS;
826 adv_addr = I82579_EEE_ADVERTISEMENT;
827 break;
828 case e1000_phy_i217:
829 lpa = I217_EEE_LP_ABILITY;
830 pcs_status = I217_EEE_PCS_STATUS;
831 adv_addr = I217_EEE_ADVERTISEMENT;
832 break;
833 default:
Bruce Allan5015e532012-02-08 02:55:56 +0000834 return 0;
Bruce Alland495bcb2013-03-20 07:23:11 +0000835 }
Bruce Allane52997f2010-06-16 13:27:49 +0000836
Bruce Allan3d4d5752012-12-05 06:26:08 +0000837 ret_val = hw->phy.ops.acquire(hw);
Bruce Allane52997f2010-06-16 13:27:49 +0000838 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +0000839 return ret_val;
Bruce Allane52997f2010-06-16 13:27:49 +0000840
Bruce Allan3d4d5752012-12-05 06:26:08 +0000841 ret_val = e1e_rphy_locked(hw, I82579_LPI_CTRL, &lpi_ctrl);
Bruce Allan2fbe4522012-04-19 03:21:47 +0000842 if (ret_val)
Bruce Allan3d4d5752012-12-05 06:26:08 +0000843 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000844
Bruce Allan3d4d5752012-12-05 06:26:08 +0000845 /* Clear bits that enable EEE in various speeds */
846 lpi_ctrl &= ~I82579_LPI_CTRL_ENABLE_MASK;
847
848 /* Enable EEE if not disabled by user */
849 if (!dev_spec->eee_disable) {
Bruce Allan2fbe4522012-04-19 03:21:47 +0000850 /* Save off link partner's EEE ability */
Bruce Allan3d4d5752012-12-05 06:26:08 +0000851 ret_val = e1000_read_emi_reg_locked(hw, lpa,
Bruce Allan4ddc48a2012-12-05 06:25:58 +0000852 &dev_spec->eee_lp_ability);
Bruce Allan2fbe4522012-04-19 03:21:47 +0000853 if (ret_val)
854 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +0000855
Bruce Alland495bcb2013-03-20 07:23:11 +0000856 /* Read EEE advertisement */
857 ret_val = e1000_read_emi_reg_locked(hw, adv_addr, &adv);
858 if (ret_val)
859 goto release;
860
Bruce Allan3d4d5752012-12-05 06:26:08 +0000861 /* Enable EEE only for speeds in which the link partner is
Bruce Alland495bcb2013-03-20 07:23:11 +0000862 * EEE capable and for which we advertise EEE.
Bruce Allan2fbe4522012-04-19 03:21:47 +0000863 */
Bruce Alland495bcb2013-03-20 07:23:11 +0000864 if (adv & dev_spec->eee_lp_ability & I82579_EEE_1000_SUPPORTED)
Bruce Allan3d4d5752012-12-05 06:26:08 +0000865 lpi_ctrl |= I82579_LPI_CTRL_1000_ENABLE;
866
Bruce Alland495bcb2013-03-20 07:23:11 +0000867 if (adv & dev_spec->eee_lp_ability & I82579_EEE_100_SUPPORTED) {
Bruce Allanc2ade1a2013-01-16 08:54:35 +0000868 e1e_rphy_locked(hw, MII_LPA, &data);
869 if (data & LPA_100FULL)
Bruce Allan3d4d5752012-12-05 06:26:08 +0000870 lpi_ctrl |= I82579_LPI_CTRL_100_ENABLE;
871 else
872 /* EEE is not supported in 100Half, so ignore
873 * partner's EEE in 100 ability if full-duplex
874 * is not advertised.
875 */
876 dev_spec->eee_lp_ability &=
877 ~I82579_EEE_100_SUPPORTED;
878 }
Bruce Allan2fbe4522012-04-19 03:21:47 +0000879 }
880
David Ertman7142a552014-05-01 01:22:26 +0000881 if (hw->phy.type == e1000_phy_82579) {
882 ret_val = e1000_read_emi_reg_locked(hw, I82579_LPI_PLL_SHUT,
883 &data);
884 if (ret_val)
885 goto release;
886
887 data &= ~I82579_LPI_100_PLL_SHUT;
888 ret_val = e1000_write_emi_reg_locked(hw, I82579_LPI_PLL_SHUT,
889 data);
890 }
891
Bruce Alland495bcb2013-03-20 07:23:11 +0000892 /* R/Clr IEEE MMD 3.1 bits 11:10 - Tx/Rx LPI Received */
893 ret_val = e1000_read_emi_reg_locked(hw, pcs_status, &data);
894 if (ret_val)
895 goto release;
896
Bruce Allan3d4d5752012-12-05 06:26:08 +0000897 ret_val = e1e_wphy_locked(hw, I82579_LPI_CTRL, lpi_ctrl);
898release:
899 hw->phy.ops.release(hw);
900
901 return ret_val;
Bruce Allane52997f2010-06-16 13:27:49 +0000902}
903
904/**
Bruce Allane08f6262013-02-20 03:06:34 +0000905 * e1000_k1_workaround_lpt_lp - K1 workaround on Lynxpoint-LP
906 * @hw: pointer to the HW structure
907 * @link: link up bool flag
908 *
909 * When K1 is enabled for 1Gbps, the MAC can miss 2 DMA completion indications
910 * preventing further DMA write requests. Workaround the issue by disabling
911 * the de-assertion of the clock request when in 1Gpbs mode.
Bruce Allane0236ad2013-06-21 09:07:13 +0000912 * Also, set appropriate Tx re-transmission timeouts for 10 and 100Half link
913 * speeds in order to avoid Tx hangs.
Bruce Allane08f6262013-02-20 03:06:34 +0000914 **/
915static s32 e1000_k1_workaround_lpt_lp(struct e1000_hw *hw, bool link)
916{
917 u32 fextnvm6 = er32(FEXTNVM6);
Bruce Allane0236ad2013-06-21 09:07:13 +0000918 u32 status = er32(STATUS);
Bruce Allane08f6262013-02-20 03:06:34 +0000919 s32 ret_val = 0;
Bruce Allane0236ad2013-06-21 09:07:13 +0000920 u16 reg;
Bruce Allane08f6262013-02-20 03:06:34 +0000921
Bruce Allane0236ad2013-06-21 09:07:13 +0000922 if (link && (status & E1000_STATUS_SPEED_1000)) {
Bruce Allane08f6262013-02-20 03:06:34 +0000923 ret_val = hw->phy.ops.acquire(hw);
924 if (ret_val)
925 return ret_val;
926
927 ret_val =
928 e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
Bruce Allane0236ad2013-06-21 09:07:13 +0000929 &reg);
Bruce Allane08f6262013-02-20 03:06:34 +0000930 if (ret_val)
931 goto release;
932
933 ret_val =
934 e1000e_write_kmrn_reg_locked(hw,
935 E1000_KMRNCTRLSTA_K1_CONFIG,
Bruce Allane0236ad2013-06-21 09:07:13 +0000936 reg &
Bruce Allane08f6262013-02-20 03:06:34 +0000937 ~E1000_KMRNCTRLSTA_K1_ENABLE);
938 if (ret_val)
939 goto release;
940
941 usleep_range(10, 20);
942
943 ew32(FEXTNVM6, fextnvm6 | E1000_FEXTNVM6_REQ_PLL_CLK);
944
945 ret_val =
946 e1000e_write_kmrn_reg_locked(hw,
947 E1000_KMRNCTRLSTA_K1_CONFIG,
Bruce Allane0236ad2013-06-21 09:07:13 +0000948 reg);
Bruce Allane08f6262013-02-20 03:06:34 +0000949release:
950 hw->phy.ops.release(hw);
951 } else {
952 /* clear FEXTNVM6 bit 8 on link down or 10/100 */
Bruce Allane0236ad2013-06-21 09:07:13 +0000953 fextnvm6 &= ~E1000_FEXTNVM6_REQ_PLL_CLK;
954
David Ertman79849eb2015-02-10 09:10:43 +0000955 if ((hw->phy.revision > 5) || !link ||
956 ((status & E1000_STATUS_SPEED_100) &&
957 (status & E1000_STATUS_FD)))
Bruce Allane0236ad2013-06-21 09:07:13 +0000958 goto update_fextnvm6;
959
960 ret_val = e1e_rphy(hw, I217_INBAND_CTRL, &reg);
961 if (ret_val)
962 return ret_val;
963
964 /* Clear link status transmit timeout */
965 reg &= ~I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_MASK;
966
967 if (status & E1000_STATUS_SPEED_100) {
968 /* Set inband Tx timeout to 5x10us for 100Half */
969 reg |= 5 << I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT;
970
971 /* Do not extend the K1 entry latency for 100Half */
972 fextnvm6 &= ~E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION;
973 } else {
974 /* Set inband Tx timeout to 50x10us for 10Full/Half */
975 reg |= 50 <<
976 I217_INBAND_CTRL_LINK_STAT_TX_TIMEOUT_SHIFT;
977
978 /* Extend the K1 entry latency for 10 Mbps */
979 fextnvm6 |= E1000_FEXTNVM6_ENABLE_K1_ENTRY_CONDITION;
980 }
981
982 ret_val = e1e_wphy(hw, I217_INBAND_CTRL, reg);
983 if (ret_val)
984 return ret_val;
985
986update_fextnvm6:
987 ew32(FEXTNVM6, fextnvm6);
Bruce Allane08f6262013-02-20 03:06:34 +0000988 }
989
990 return ret_val;
991}
992
993/**
Bruce Allancf8fb732013-03-06 09:03:02 +0000994 * e1000_platform_pm_pch_lpt - Set platform power management values
995 * @hw: pointer to the HW structure
996 * @link: bool indicating link status
997 *
998 * Set the Latency Tolerance Reporting (LTR) values for the "PCIe-like"
999 * GbE MAC in the Lynx Point PCH based on Rx buffer size and link speed
1000 * when link is up (which must not exceed the maximum latency supported
1001 * by the platform), otherwise specify there is no LTR requirement.
1002 * Unlike true-PCIe devices which set the LTR maximum snoop/no-snoop
1003 * latencies in the LTR Extended Capability Structure in the PCIe Extended
1004 * Capability register set, on this device LTR is set by writing the
1005 * equivalent snoop/no-snoop latencies in the LTRV register in the MAC and
1006 * set the SEND bit to send an Intel On-chip System Fabric sideband (IOSF-SB)
1007 * message to the PMC.
1008 **/
1009static s32 e1000_platform_pm_pch_lpt(struct e1000_hw *hw, bool link)
1010{
1011 u32 reg = link << (E1000_LTRV_REQ_SHIFT + E1000_LTRV_NOSNOOP_SHIFT) |
1012 link << E1000_LTRV_REQ_SHIFT | E1000_LTRV_SEND;
1013 u16 lat_enc = 0; /* latency encoded */
1014
1015 if (link) {
1016 u16 speed, duplex, scale = 0;
1017 u16 max_snoop, max_nosnoop;
1018 u16 max_ltr_enc; /* max LTR latency encoded */
Jeff Kirsher30544af2015-05-02 01:20:04 -07001019 u64 value;
Bruce Allancf8fb732013-03-06 09:03:02 +00001020 u32 rxa;
1021
1022 if (!hw->adapter->max_frame_size) {
1023 e_dbg("max_frame_size not set.\n");
1024 return -E1000_ERR_CONFIG;
1025 }
1026
1027 hw->mac.ops.get_link_up_info(hw, &speed, &duplex);
1028 if (!speed) {
1029 e_dbg("Speed not set.\n");
1030 return -E1000_ERR_CONFIG;
1031 }
1032
1033 /* Rx Packet Buffer Allocation size (KB) */
1034 rxa = er32(PBA) & E1000_PBA_RXA_MASK;
1035
1036 /* Determine the maximum latency tolerated by the device.
1037 *
1038 * Per the PCIe spec, the tolerated latencies are encoded as
1039 * a 3-bit encoded scale (only 0-5 are valid) multiplied by
1040 * a 10-bit value (0-1023) to provide a range from 1 ns to
1041 * 2^25*(2^10-1) ns. The scale is encoded as 0=2^0ns,
1042 * 1=2^5ns, 2=2^10ns,...5=2^25ns.
1043 */
Yanir Lubetkinbfc94732015-04-22 05:55:43 +03001044 rxa *= 512;
1045 value = (rxa > hw->adapter->max_frame_size) ?
1046 (rxa - hw->adapter->max_frame_size) * (16000 / speed) :
1047 0;
Bruce Allancf8fb732013-03-06 09:03:02 +00001048
Bruce Allancf8fb732013-03-06 09:03:02 +00001049 while (value > PCI_LTR_VALUE_MASK) {
1050 scale++;
1051 value = DIV_ROUND_UP(value, (1 << 5));
1052 }
1053 if (scale > E1000_LTRV_SCALE_MAX) {
1054 e_dbg("Invalid LTR latency scale %d\n", scale);
1055 return -E1000_ERR_CONFIG;
1056 }
1057 lat_enc = (u16)((scale << PCI_LTR_SCALE_SHIFT) | value);
1058
1059 /* Determine the maximum latency tolerated by the platform */
1060 pci_read_config_word(hw->adapter->pdev, E1000_PCI_LTR_CAP_LPT,
1061 &max_snoop);
1062 pci_read_config_word(hw->adapter->pdev,
1063 E1000_PCI_LTR_CAP_LPT + 2, &max_nosnoop);
1064 max_ltr_enc = max_t(u16, max_snoop, max_nosnoop);
1065
1066 if (lat_enc > max_ltr_enc)
1067 lat_enc = max_ltr_enc;
1068 }
1069
1070 /* Set Snoop and No-Snoop latencies the same */
1071 reg |= lat_enc | (lat_enc << E1000_LTRV_NOSNOOP_SHIFT);
1072 ew32(LTRV, reg);
1073
1074 return 0;
1075}
1076
1077/**
David Ertman74f350e2014-02-22 03:15:17 +00001078 * e1000_enable_ulp_lpt_lp - configure Ultra Low Power mode for LynxPoint-LP
1079 * @hw: pointer to the HW structure
1080 * @to_sx: boolean indicating a system power state transition to Sx
1081 *
1082 * When link is down, configure ULP mode to significantly reduce the power
1083 * to the PHY. If on a Manageability Engine (ME) enabled system, tell the
1084 * ME firmware to start the ULP configuration. If not on an ME enabled
1085 * system, configure the ULP mode by software.
1086 */
1087s32 e1000_enable_ulp_lpt_lp(struct e1000_hw *hw, bool to_sx)
1088{
1089 u32 mac_reg;
1090 s32 ret_val = 0;
1091 u16 phy_reg;
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001092 u16 oem_reg = 0;
David Ertman74f350e2014-02-22 03:15:17 +00001093
1094 if ((hw->mac.type < e1000_pch_lpt) ||
1095 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_LM) ||
1096 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_V) ||
1097 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM2) ||
1098 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V2) ||
1099 (hw->dev_spec.ich8lan.ulp_state == e1000_ulp_state_on))
1100 return 0;
1101
1102 if (er32(FWSM) & E1000_ICH_FWSM_FW_VALID) {
1103 /* Request ME configure ULP mode in the PHY */
1104 mac_reg = er32(H2ME);
1105 mac_reg |= E1000_H2ME_ULP | E1000_H2ME_ENFORCE_SETTINGS;
1106 ew32(H2ME, mac_reg);
1107
1108 goto out;
1109 }
1110
1111 if (!to_sx) {
1112 int i = 0;
1113
1114 /* Poll up to 5 seconds for Cable Disconnected indication */
1115 while (!(er32(FEXT) & E1000_FEXT_PHY_CABLE_DISCONNECTED)) {
1116 /* Bail if link is re-acquired */
1117 if (er32(STATUS) & E1000_STATUS_LU)
1118 return -E1000_ERR_PHY;
1119
1120 if (i++ == 100)
1121 break;
1122
1123 msleep(50);
1124 }
1125 e_dbg("CABLE_DISCONNECTED %s set after %dmsec\n",
1126 (er32(FEXT) &
1127 E1000_FEXT_PHY_CABLE_DISCONNECTED) ? "" : "not", i * 50);
1128 }
1129
1130 ret_val = hw->phy.ops.acquire(hw);
1131 if (ret_val)
1132 goto out;
1133
1134 /* Force SMBus mode in PHY */
1135 ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL, &phy_reg);
1136 if (ret_val)
1137 goto release;
1138 phy_reg |= CV_SMB_CTRL_FORCE_SMBUS;
1139 e1000_write_phy_reg_hv_locked(hw, CV_SMB_CTRL, phy_reg);
1140
1141 /* Force SMBus mode in MAC */
1142 mac_reg = er32(CTRL_EXT);
1143 mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
1144 ew32(CTRL_EXT, mac_reg);
1145
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001146 /* Si workaround for ULP entry flow on i127/rev6 h/w. Enable
1147 * LPLU and disable Gig speed when entering ULP
1148 */
1149 if ((hw->phy.type == e1000_phy_i217) && (hw->phy.revision == 6)) {
1150 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_OEM_BITS,
1151 &oem_reg);
1152 if (ret_val)
1153 goto release;
1154
1155 phy_reg = oem_reg;
1156 phy_reg |= HV_OEM_BITS_LPLU | HV_OEM_BITS_GBE_DIS;
1157
1158 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_OEM_BITS,
1159 phy_reg);
1160
1161 if (ret_val)
1162 goto release;
1163 }
1164
David Ertman74f350e2014-02-22 03:15:17 +00001165 /* Set Inband ULP Exit, Reset to SMBus mode and
1166 * Disable SMBus Release on PERST# in PHY
1167 */
1168 ret_val = e1000_read_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, &phy_reg);
1169 if (ret_val)
1170 goto release;
1171 phy_reg |= (I218_ULP_CONFIG1_RESET_TO_SMBUS |
1172 I218_ULP_CONFIG1_DISABLE_SMB_PERST);
1173 if (to_sx) {
1174 if (er32(WUFC) & E1000_WUFC_LNKC)
1175 phy_reg |= I218_ULP_CONFIG1_WOL_HOST;
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001176 else
1177 phy_reg &= ~I218_ULP_CONFIG1_WOL_HOST;
David Ertman74f350e2014-02-22 03:15:17 +00001178
1179 phy_reg |= I218_ULP_CONFIG1_STICKY_ULP;
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001180 phy_reg &= ~I218_ULP_CONFIG1_INBAND_EXIT;
David Ertman74f350e2014-02-22 03:15:17 +00001181 } else {
1182 phy_reg |= I218_ULP_CONFIG1_INBAND_EXIT;
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001183 phy_reg &= ~I218_ULP_CONFIG1_STICKY_ULP;
1184 phy_reg &= ~I218_ULP_CONFIG1_WOL_HOST;
David Ertman74f350e2014-02-22 03:15:17 +00001185 }
1186 e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg);
1187
1188 /* Set Disable SMBus Release on PERST# in MAC */
1189 mac_reg = er32(FEXTNVM7);
1190 mac_reg |= E1000_FEXTNVM7_DISABLE_SMB_PERST;
1191 ew32(FEXTNVM7, mac_reg);
1192
1193 /* Commit ULP changes in PHY by starting auto ULP configuration */
1194 phy_reg |= I218_ULP_CONFIG1_START;
1195 e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg);
Yanir Lubetkin6607c992015-06-10 01:15:55 +03001196
1197 if ((hw->phy.type == e1000_phy_i217) && (hw->phy.revision == 6) &&
1198 to_sx && (er32(STATUS) & E1000_STATUS_LU)) {
1199 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_OEM_BITS,
1200 oem_reg);
1201 if (ret_val)
1202 goto release;
1203 }
1204
David Ertman74f350e2014-02-22 03:15:17 +00001205release:
1206 hw->phy.ops.release(hw);
1207out:
1208 if (ret_val)
1209 e_dbg("Error in ULP enable flow: %d\n", ret_val);
1210 else
1211 hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_on;
1212
1213 return ret_val;
1214}
1215
1216/**
1217 * e1000_disable_ulp_lpt_lp - unconfigure Ultra Low Power mode for LynxPoint-LP
1218 * @hw: pointer to the HW structure
1219 * @force: boolean indicating whether or not to force disabling ULP
1220 *
1221 * Un-configure ULP mode when link is up, the system is transitioned from
1222 * Sx or the driver is unloaded. If on a Manageability Engine (ME) enabled
1223 * system, poll for an indication from ME that ULP has been un-configured.
1224 * If not on an ME enabled system, un-configure the ULP mode by software.
1225 *
1226 * During nominal operation, this function is called when link is acquired
1227 * to disable ULP mode (force=false); otherwise, for example when unloading
1228 * the driver or during Sx->S0 transitions, this is called with force=true
1229 * to forcibly disable ULP.
1230 */
1231static s32 e1000_disable_ulp_lpt_lp(struct e1000_hw *hw, bool force)
1232{
1233 s32 ret_val = 0;
1234 u32 mac_reg;
1235 u16 phy_reg;
1236 int i = 0;
1237
1238 if ((hw->mac.type < e1000_pch_lpt) ||
1239 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_LM) ||
1240 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPT_I217_V) ||
1241 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM2) ||
1242 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V2) ||
1243 (hw->dev_spec.ich8lan.ulp_state == e1000_ulp_state_off))
1244 return 0;
1245
1246 if (er32(FWSM) & E1000_ICH_FWSM_FW_VALID) {
1247 if (force) {
1248 /* Request ME un-configure ULP mode in the PHY */
1249 mac_reg = er32(H2ME);
1250 mac_reg &= ~E1000_H2ME_ULP;
1251 mac_reg |= E1000_H2ME_ENFORCE_SETTINGS;
1252 ew32(H2ME, mac_reg);
1253 }
1254
Raanan Avargil6721e9d2015-12-22 15:35:01 +02001255 /* Poll up to 300msec for ME to clear ULP_CFG_DONE. */
David Ertman74f350e2014-02-22 03:15:17 +00001256 while (er32(FWSM) & E1000_FWSM_ULP_CFG_DONE) {
Raanan Avargil6721e9d2015-12-22 15:35:01 +02001257 if (i++ == 30) {
David Ertman74f350e2014-02-22 03:15:17 +00001258 ret_val = -E1000_ERR_PHY;
1259 goto out;
1260 }
1261
1262 usleep_range(10000, 20000);
1263 }
1264 e_dbg("ULP_CONFIG_DONE cleared after %dmsec\n", i * 10);
1265
1266 if (force) {
1267 mac_reg = er32(H2ME);
1268 mac_reg &= ~E1000_H2ME_ENFORCE_SETTINGS;
1269 ew32(H2ME, mac_reg);
1270 } else {
1271 /* Clear H2ME.ULP after ME ULP configuration */
1272 mac_reg = er32(H2ME);
1273 mac_reg &= ~E1000_H2ME_ULP;
1274 ew32(H2ME, mac_reg);
1275 }
1276
1277 goto out;
1278 }
1279
1280 ret_val = hw->phy.ops.acquire(hw);
1281 if (ret_val)
1282 goto out;
1283
1284 if (force)
1285 /* Toggle LANPHYPC Value bit */
1286 e1000_toggle_lanphypc_pch_lpt(hw);
1287
1288 /* Unforce SMBus mode in PHY */
1289 ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL, &phy_reg);
1290 if (ret_val) {
1291 /* The MAC might be in PCIe mode, so temporarily force to
1292 * SMBus mode in order to access the PHY.
1293 */
1294 mac_reg = er32(CTRL_EXT);
1295 mac_reg |= E1000_CTRL_EXT_FORCE_SMBUS;
1296 ew32(CTRL_EXT, mac_reg);
1297
1298 msleep(50);
1299
1300 ret_val = e1000_read_phy_reg_hv_locked(hw, CV_SMB_CTRL,
1301 &phy_reg);
1302 if (ret_val)
1303 goto release;
1304 }
1305 phy_reg &= ~CV_SMB_CTRL_FORCE_SMBUS;
1306 e1000_write_phy_reg_hv_locked(hw, CV_SMB_CTRL, phy_reg);
1307
1308 /* Unforce SMBus mode in MAC */
1309 mac_reg = er32(CTRL_EXT);
1310 mac_reg &= ~E1000_CTRL_EXT_FORCE_SMBUS;
1311 ew32(CTRL_EXT, mac_reg);
1312
1313 /* When ULP mode was previously entered, K1 was disabled by the
1314 * hardware. Re-Enable K1 in the PHY when exiting ULP.
1315 */
1316 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_PM_CTRL, &phy_reg);
1317 if (ret_val)
1318 goto release;
1319 phy_reg |= HV_PM_CTRL_K1_ENABLE;
1320 e1000_write_phy_reg_hv_locked(hw, HV_PM_CTRL, phy_reg);
1321
1322 /* Clear ULP enabled configuration */
1323 ret_val = e1000_read_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, &phy_reg);
1324 if (ret_val)
1325 goto release;
1326 phy_reg &= ~(I218_ULP_CONFIG1_IND |
1327 I218_ULP_CONFIG1_STICKY_ULP |
1328 I218_ULP_CONFIG1_RESET_TO_SMBUS |
1329 I218_ULP_CONFIG1_WOL_HOST |
1330 I218_ULP_CONFIG1_INBAND_EXIT |
Raanan Avargilc5c6d0772015-12-22 15:35:04 +02001331 I218_ULP_CONFIG1_EN_ULP_LANPHYPC |
1332 I218_ULP_CONFIG1_DIS_CLR_STICKY_ON_PERST |
David Ertman74f350e2014-02-22 03:15:17 +00001333 I218_ULP_CONFIG1_DISABLE_SMB_PERST);
1334 e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg);
1335
1336 /* Commit ULP changes by starting auto ULP configuration */
1337 phy_reg |= I218_ULP_CONFIG1_START;
1338 e1000_write_phy_reg_hv_locked(hw, I218_ULP_CONFIG1, phy_reg);
1339
1340 /* Clear Disable SMBus Release on PERST# in MAC */
1341 mac_reg = er32(FEXTNVM7);
1342 mac_reg &= ~E1000_FEXTNVM7_DISABLE_SMB_PERST;
1343 ew32(FEXTNVM7, mac_reg);
1344
1345release:
1346 hw->phy.ops.release(hw);
1347 if (force) {
1348 e1000_phy_hw_reset(hw);
1349 msleep(50);
1350 }
1351out:
1352 if (ret_val)
1353 e_dbg("Error in ULP disable flow: %d\n", ret_val);
1354 else
1355 hw->dev_spec.ich8lan.ulp_state = e1000_ulp_state_off;
1356
1357 return ret_val;
1358}
1359
1360/**
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001361 * e1000_check_for_copper_link_ich8lan - Check for link (Copper)
1362 * @hw: pointer to the HW structure
1363 *
1364 * Checks to see of the link status of the hardware has changed. If a
1365 * change in link status has been detected, then we read the PHY registers
1366 * to get the current speed/duplex if link exists.
1367 **/
1368static s32 e1000_check_for_copper_link_ich8lan(struct e1000_hw *hw)
1369{
1370 struct e1000_mac_info *mac = &hw->mac;
David Ertman79849eb2015-02-10 09:10:43 +00001371 s32 ret_val, tipg_reg = 0;
1372 u16 emi_addr, emi_val = 0;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001373 bool link;
Bruce Allan1d2101a72011-07-22 06:21:56 +00001374 u16 phy_reg;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001375
Bruce Allane921eb12012-11-28 09:28:37 +00001376 /* We only want to go out to the PHY registers to see if Auto-Neg
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001377 * has completed and/or if our link status has changed. The
1378 * get_link_status flag is set upon receiving a Link Status
1379 * Change or Rx Sequence Error interrupt.
1380 */
Bruce Allan5015e532012-02-08 02:55:56 +00001381 if (!mac->get_link_status)
1382 return 0;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001383
Bruce Allane921eb12012-11-28 09:28:37 +00001384 /* First we want to see if the MII Status Register reports
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001385 * link. If so, then we want to get the current speed/duplex
1386 * of the PHY.
1387 */
1388 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
1389 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001390 return ret_val;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001391
Bruce Allan1d5846b2009-10-29 13:46:05 +00001392 if (hw->mac.type == e1000_pchlan) {
1393 ret_val = e1000_k1_gig_workaround_hv(hw, link);
1394 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001395 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00001396 }
1397
David Ertmanfbb9ab12014-04-22 05:48:54 +00001398 /* When connected at 10Mbps half-duplex, some parts are excessively
Bruce Allan772d05c2013-03-06 09:02:36 +00001399 * aggressive resulting in many collisions. To avoid this, increase
1400 * the IPG and reduce Rx latency in the PHY.
1401 */
David Ertmanfbb9ab12014-04-22 05:48:54 +00001402 if (((hw->mac.type == e1000_pch2lan) ||
David Ertman79849eb2015-02-10 09:10:43 +00001403 (hw->mac.type == e1000_pch_lpt) ||
1404 (hw->mac.type == e1000_pch_spt)) && link) {
Yanir Lubetkin69cfbc92015-06-10 01:15:57 +03001405 u16 speed, duplex;
David Ertman6cf08d12014-04-05 06:07:00 +00001406
Yanir Lubetkin69cfbc92015-06-10 01:15:57 +03001407 e1000e_get_speed_and_duplex_copper(hw, &speed, &duplex);
David Ertman79849eb2015-02-10 09:10:43 +00001408 tipg_reg = er32(TIPG);
1409 tipg_reg &= ~E1000_TIPG_IPGT_MASK;
1410
Yanir Lubetkin69cfbc92015-06-10 01:15:57 +03001411 if (duplex == HALF_DUPLEX && speed == SPEED_10) {
David Ertman79849eb2015-02-10 09:10:43 +00001412 tipg_reg |= 0xFF;
Bruce Allan772d05c2013-03-06 09:02:36 +00001413 /* Reduce Rx latency in analog PHY */
David Ertman79849eb2015-02-10 09:10:43 +00001414 emi_val = 0;
Yanir Lubetkin69cfbc92015-06-10 01:15:57 +03001415 } else if (hw->mac.type == e1000_pch_spt &&
1416 duplex == FULL_DUPLEX && speed != SPEED_1000) {
1417 tipg_reg |= 0xC;
1418 emi_val = 1;
David Ertman79849eb2015-02-10 09:10:43 +00001419 } else {
Bruce Allan772d05c2013-03-06 09:02:36 +00001420
David Ertman79849eb2015-02-10 09:10:43 +00001421 /* Roll back the default values */
1422 tipg_reg |= 0x08;
1423 emi_val = 1;
Bruce Allan772d05c2013-03-06 09:02:36 +00001424 }
David Ertman79849eb2015-02-10 09:10:43 +00001425
1426 ew32(TIPG, tipg_reg);
1427
1428 ret_val = hw->phy.ops.acquire(hw);
1429 if (ret_val)
1430 return ret_val;
1431
1432 if (hw->mac.type == e1000_pch2lan)
1433 emi_addr = I82579_RX_CONFIG;
1434 else
1435 emi_addr = I217_RX_CONFIG;
1436 ret_val = e1000_write_emi_reg_locked(hw, emi_addr, emi_val);
1437
Raanan Avargil74f31292015-12-22 15:35:02 +02001438 if (hw->mac.type == e1000_pch_lpt ||
1439 hw->mac.type == e1000_pch_spt) {
1440 u16 phy_reg;
1441
1442 e1e_rphy_locked(hw, I217_PLL_CLOCK_GATE_REG, &phy_reg);
1443 phy_reg &= ~I217_PLL_CLOCK_GATE_MASK;
1444 if (speed == SPEED_100 || speed == SPEED_10)
1445 phy_reg |= 0x3E8;
1446 else
1447 phy_reg |= 0xFA;
1448 e1e_wphy_locked(hw, I217_PLL_CLOCK_GATE_REG, phy_reg);
1449 }
David Ertman79849eb2015-02-10 09:10:43 +00001450 hw->phy.ops.release(hw);
1451
1452 if (ret_val)
1453 return ret_val;
Yanir Lubetkin93cbfc72015-06-10 01:16:01 +03001454
1455 if (hw->mac.type == e1000_pch_spt) {
1456 u16 data;
1457 u16 ptr_gap;
1458
1459 if (speed == SPEED_1000) {
1460 ret_val = hw->phy.ops.acquire(hw);
1461 if (ret_val)
1462 return ret_val;
1463
1464 ret_val = e1e_rphy_locked(hw,
1465 PHY_REG(776, 20),
1466 &data);
1467 if (ret_val) {
1468 hw->phy.ops.release(hw);
1469 return ret_val;
1470 }
1471
1472 ptr_gap = (data & (0x3FF << 2)) >> 2;
1473 if (ptr_gap < 0x18) {
1474 data &= ~(0x3FF << 2);
1475 data |= (0x18 << 2);
1476 ret_val =
1477 e1e_wphy_locked(hw,
1478 PHY_REG(776, 20),
1479 data);
1480 }
1481 hw->phy.ops.release(hw);
1482 if (ret_val)
1483 return ret_val;
Raanan Avargilc26f40d2015-12-22 15:35:03 +02001484 } else {
1485 ret_val = hw->phy.ops.acquire(hw);
1486 if (ret_val)
1487 return ret_val;
1488
1489 ret_val = e1e_wphy_locked(hw,
1490 PHY_REG(776, 20),
1491 0xC023);
1492 hw->phy.ops.release(hw);
1493 if (ret_val)
1494 return ret_val;
1495
Yanir Lubetkin93cbfc72015-06-10 01:16:01 +03001496 }
1497 }
1498 }
1499
1500 /* I217 Packet Loss issue:
1501 * ensure that FEXTNVM4 Beacon Duration is set correctly
1502 * on power up.
1503 * Set the Beacon Duration for I217 to 8 usec
1504 */
1505 if ((hw->mac.type == e1000_pch_lpt) || (hw->mac.type == e1000_pch_spt)) {
1506 u32 mac_reg;
1507
1508 mac_reg = er32(FEXTNVM4);
1509 mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;
1510 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_8USEC;
1511 ew32(FEXTNVM4, mac_reg);
Bruce Allan772d05c2013-03-06 09:02:36 +00001512 }
1513
Bruce Allane08f6262013-02-20 03:06:34 +00001514 /* Work-around I218 hang issue */
1515 if ((hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPTLP_I218_LM) ||
Bruce Allan91a3d822013-06-29 01:15:16 +00001516 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_LPTLP_I218_V) ||
1517 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_LM3) ||
Yanir Lubetkin352f8ea2015-06-10 01:16:03 +03001518 (hw->adapter->pdev->device == E1000_DEV_ID_PCH_I218_V3)) {
Bruce Allane08f6262013-02-20 03:06:34 +00001519 ret_val = e1000_k1_workaround_lpt_lp(hw, link);
1520 if (ret_val)
1521 return ret_val;
1522 }
David Ertman79849eb2015-02-10 09:10:43 +00001523 if ((hw->mac.type == e1000_pch_lpt) ||
1524 (hw->mac.type == e1000_pch_spt)) {
Bruce Allancf8fb732013-03-06 09:03:02 +00001525 /* Set platform power management values for
1526 * Latency Tolerance Reporting (LTR)
1527 */
1528 ret_val = e1000_platform_pm_pch_lpt(hw, link);
1529 if (ret_val)
1530 return ret_val;
1531 }
1532
Bruce Allan2fbe4522012-04-19 03:21:47 +00001533 /* Clear link partner's EEE ability */
1534 hw->dev_spec.ich8lan.eee_lp_ability = 0;
1535
David Ertman79849eb2015-02-10 09:10:43 +00001536 /* FEXTNVM6 K1-off workaround */
1537 if (hw->mac.type == e1000_pch_spt) {
1538 u32 pcieanacfg = er32(PCIEANACFG);
1539 u32 fextnvm6 = er32(FEXTNVM6);
1540
1541 if (pcieanacfg & E1000_FEXTNVM6_K1_OFF_ENABLE)
1542 fextnvm6 |= E1000_FEXTNVM6_K1_OFF_ENABLE;
1543 else
1544 fextnvm6 &= ~E1000_FEXTNVM6_K1_OFF_ENABLE;
1545
1546 ew32(FEXTNVM6, fextnvm6);
1547 }
1548
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001549 if (!link)
Bruce Allane80bd1d2013-05-01 01:19:46 +00001550 return 0; /* No link detected */
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001551
1552 mac->get_link_status = false;
1553
Bruce Allan1d2101a72011-07-22 06:21:56 +00001554 switch (hw->mac.type) {
1555 case e1000_pch2lan:
Bruce Allan831bd2e2010-09-22 17:16:18 +00001556 ret_val = e1000_k1_workaround_lv(hw);
1557 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001558 return ret_val;
Bruce Allan1d2101a72011-07-22 06:21:56 +00001559 /* fall-thru */
1560 case e1000_pchlan:
1561 if (hw->phy.type == e1000_phy_82578) {
1562 ret_val = e1000_link_stall_workaround_hv(hw);
1563 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00001564 return ret_val;
Bruce Allan1d2101a72011-07-22 06:21:56 +00001565 }
1566
Bruce Allane921eb12012-11-28 09:28:37 +00001567 /* Workaround for PCHx parts in half-duplex:
Bruce Allan1d2101a72011-07-22 06:21:56 +00001568 * Set the number of preambles removed from the packet
1569 * when it is passed from the PHY to the MAC to prevent
1570 * the MAC from misinterpreting the packet type.
1571 */
1572 e1e_rphy(hw, HV_KMRN_FIFO_CTRLSTA, &phy_reg);
1573 phy_reg &= ~HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK;
1574
1575 if ((er32(STATUS) & E1000_STATUS_FD) != E1000_STATUS_FD)
1576 phy_reg |= (1 << HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT);
1577
1578 e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, phy_reg);
1579 break;
1580 default:
1581 break;
Bruce Allan831bd2e2010-09-22 17:16:18 +00001582 }
1583
Bruce Allane921eb12012-11-28 09:28:37 +00001584 /* Check if there was DownShift, must be checked
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001585 * immediately after link-up
1586 */
1587 e1000e_check_downshift(hw);
1588
Bruce Allane52997f2010-06-16 13:27:49 +00001589 /* Enable/Disable EEE after link up */
David Ertmana03206e2014-01-24 23:07:48 +00001590 if (hw->phy.type > e1000_phy_82579) {
1591 ret_val = e1000_set_eee_pchlan(hw);
1592 if (ret_val)
1593 return ret_val;
1594 }
Bruce Allane52997f2010-06-16 13:27:49 +00001595
Bruce Allane921eb12012-11-28 09:28:37 +00001596 /* If we are forcing speed/duplex, then we simply return since
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001597 * we have already determined whether we have link or not.
1598 */
Bruce Allan5015e532012-02-08 02:55:56 +00001599 if (!mac->autoneg)
1600 return -E1000_ERR_CONFIG;
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001601
Bruce Allane921eb12012-11-28 09:28:37 +00001602 /* Auto-Neg is enabled. Auto Speed Detection takes care
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001603 * of MAC speed/duplex configuration. So we only need to
1604 * configure Collision Distance in the MAC.
1605 */
Bruce Allan57cde762012-02-22 09:02:58 +00001606 mac->ops.config_collision_dist(hw);
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001607
Bruce Allane921eb12012-11-28 09:28:37 +00001608 /* Configure Flow Control now that Auto-Neg has completed.
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001609 * First, we need to restore the desired flow control
1610 * settings because we may have had to re-autoneg with a
1611 * different link partner.
1612 */
1613 ret_val = e1000e_config_fc_after_link_up(hw);
1614 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00001615 e_dbg("Error configuring flow control\n");
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001616
Bruce Allan7d3cabb2009-07-01 13:29:08 +00001617 return ret_val;
1618}
1619
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07001620static s32 e1000_get_variants_ich8lan(struct e1000_adapter *adapter)
Auke Kokbc7f75f2007-09-17 12:30:59 -07001621{
1622 struct e1000_hw *hw = &adapter->hw;
1623 s32 rc;
1624
Bruce Allanec34c172012-02-01 10:53:05 +00001625 rc = e1000_init_mac_params_ich8lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001626 if (rc)
1627 return rc;
1628
1629 rc = e1000_init_nvm_params_ich8lan(hw);
1630 if (rc)
1631 return rc;
1632
Bruce Alland3738bb2010-06-16 13:27:28 +00001633 switch (hw->mac.type) {
1634 case e1000_ich8lan:
1635 case e1000_ich9lan:
1636 case e1000_ich10lan:
Bruce Allana4f58f52009-06-02 11:29:18 +00001637 rc = e1000_init_phy_params_ich8lan(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +00001638 break;
1639 case e1000_pchlan:
1640 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +00001641 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +00001642 case e1000_pch_spt:
Bruce Alland3738bb2010-06-16 13:27:28 +00001643 rc = e1000_init_phy_params_pchlan(hw);
1644 break;
1645 default:
1646 break;
1647 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07001648 if (rc)
1649 return rc;
1650
Bruce Allane921eb12012-11-28 09:28:37 +00001651 /* Disable Jumbo Frame support on parts with Intel 10/100 PHY or
Bruce Allan23e4f062011-02-25 07:44:51 +00001652 * on parts with MACsec enabled in NVM (reflected in CTRL_EXT).
1653 */
1654 if ((adapter->hw.phy.type == e1000_phy_ife) ||
1655 ((adapter->hw.mac.type >= e1000_pch2lan) &&
1656 (!(er32(CTRL_EXT) & E1000_CTRL_EXT_LSECCK)))) {
Bruce Allan2adc55c2009-06-02 11:28:58 +00001657 adapter->flags &= ~FLAG_HAS_JUMBO_FRAMES;
Alexander Duyck8084b862015-05-02 00:52:00 -07001658 adapter->max_hw_frame_size = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN;
Bruce Allandbf80dc2011-04-16 00:34:40 +00001659
1660 hw->mac.ops.blink_led = NULL;
Bruce Allan2adc55c2009-06-02 11:28:58 +00001661 }
1662
Auke Kokbc7f75f2007-09-17 12:30:59 -07001663 if ((adapter->hw.mac.type == e1000_ich8lan) &&
Bruce Allan462d5992011-09-30 08:07:11 +00001664 (adapter->hw.phy.type != e1000_phy_ife))
Auke Kokbc7f75f2007-09-17 12:30:59 -07001665 adapter->flags |= FLAG_LSC_GIG_SPEED_DROP;
1666
Bruce Allanc6e7f512011-07-29 05:53:02 +00001667 /* Enable workaround for 82579 w/ ME enabled */
1668 if ((adapter->hw.mac.type == e1000_pch2lan) &&
1669 (er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
1670 adapter->flags2 |= FLAG2_PCIM2PCI_ARBITER_WA;
1671
Auke Kokbc7f75f2007-09-17 12:30:59 -07001672 return 0;
1673}
1674
Thomas Gleixner717d4382008-10-02 16:33:40 -07001675static DEFINE_MUTEX(nvm_mutex);
Thomas Gleixner717d4382008-10-02 16:33:40 -07001676
Auke Kokbc7f75f2007-09-17 12:30:59 -07001677/**
Bruce Allanca15df52009-10-26 11:23:43 +00001678 * e1000_acquire_nvm_ich8lan - Acquire NVM mutex
1679 * @hw: pointer to the HW structure
1680 *
1681 * Acquires the mutex for performing NVM operations.
1682 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00001683static s32 e1000_acquire_nvm_ich8lan(struct e1000_hw __always_unused *hw)
Bruce Allanca15df52009-10-26 11:23:43 +00001684{
1685 mutex_lock(&nvm_mutex);
1686
1687 return 0;
1688}
1689
1690/**
1691 * e1000_release_nvm_ich8lan - Release NVM mutex
1692 * @hw: pointer to the HW structure
1693 *
1694 * Releases the mutex used while performing NVM operations.
1695 **/
Bruce Allan8bb62862013-01-16 08:46:49 +00001696static void e1000_release_nvm_ich8lan(struct e1000_hw __always_unused *hw)
Bruce Allanca15df52009-10-26 11:23:43 +00001697{
1698 mutex_unlock(&nvm_mutex);
Bruce Allanca15df52009-10-26 11:23:43 +00001699}
1700
Bruce Allanca15df52009-10-26 11:23:43 +00001701/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07001702 * e1000_acquire_swflag_ich8lan - Acquire software control flag
1703 * @hw: pointer to the HW structure
1704 *
Bruce Allanca15df52009-10-26 11:23:43 +00001705 * Acquires the software control flag for performing PHY and select
1706 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001707 **/
1708static s32 e1000_acquire_swflag_ich8lan(struct e1000_hw *hw)
1709{
Bruce Allan373a88d2009-08-07 07:41:37 +00001710 u32 extcnf_ctrl, timeout = PHY_CFG_TIMEOUT;
1711 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001712
Bruce Allana90b4122011-10-07 03:50:38 +00001713 if (test_and_set_bit(__E1000_ACCESS_SHARED_RESOURCE,
1714 &hw->adapter->state)) {
Bruce Allan34c9ef82011-10-21 04:33:47 +00001715 e_dbg("contention for Phy access\n");
Bruce Allana90b4122011-10-07 03:50:38 +00001716 return -E1000_ERR_PHY;
1717 }
Thomas Gleixner717d4382008-10-02 16:33:40 -07001718
Auke Kokbc7f75f2007-09-17 12:30:59 -07001719 while (timeout) {
1720 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allan373a88d2009-08-07 07:41:37 +00001721 if (!(extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG))
1722 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001723
Auke Kokbc7f75f2007-09-17 12:30:59 -07001724 mdelay(1);
1725 timeout--;
1726 }
1727
1728 if (!timeout) {
Bruce Allana90b4122011-10-07 03:50:38 +00001729 e_dbg("SW has already locked the resource.\n");
Bruce Allan373a88d2009-08-07 07:41:37 +00001730 ret_val = -E1000_ERR_CONFIG;
1731 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001732 }
1733
Bruce Allan53ac5a82009-10-26 11:23:06 +00001734 timeout = SW_FLAG_TIMEOUT;
Bruce Allan373a88d2009-08-07 07:41:37 +00001735
1736 extcnf_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
1737 ew32(EXTCNF_CTRL, extcnf_ctrl);
1738
1739 while (timeout) {
1740 extcnf_ctrl = er32(EXTCNF_CTRL);
1741 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
1742 break;
1743
1744 mdelay(1);
1745 timeout--;
1746 }
1747
1748 if (!timeout) {
Bruce Allan434f1392011-12-16 00:46:54 +00001749 e_dbg("Failed to acquire the semaphore, FW or HW has it: FWSM=0x%8.8x EXTCNF_CTRL=0x%8.8x)\n",
Bruce Allana90b4122011-10-07 03:50:38 +00001750 er32(FWSM), extcnf_ctrl);
Bruce Allan373a88d2009-08-07 07:41:37 +00001751 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
1752 ew32(EXTCNF_CTRL, extcnf_ctrl);
1753 ret_val = -E1000_ERR_CONFIG;
1754 goto out;
1755 }
1756
1757out:
1758 if (ret_val)
Bruce Allana90b4122011-10-07 03:50:38 +00001759 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Bruce Allan373a88d2009-08-07 07:41:37 +00001760
1761 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001762}
1763
1764/**
1765 * e1000_release_swflag_ich8lan - Release software control flag
1766 * @hw: pointer to the HW structure
1767 *
Bruce Allanca15df52009-10-26 11:23:43 +00001768 * Releases the software control flag for performing PHY and select
1769 * MAC CSR accesses.
Auke Kokbc7f75f2007-09-17 12:30:59 -07001770 **/
1771static void e1000_release_swflag_ich8lan(struct e1000_hw *hw)
1772{
1773 u32 extcnf_ctrl;
1774
1775 extcnf_ctrl = er32(EXTCNF_CTRL);
Bruce Allanc5caf482011-05-13 07:19:53 +00001776
1777 if (extcnf_ctrl & E1000_EXTCNF_CTRL_SWFLAG) {
1778 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
1779 ew32(EXTCNF_CTRL, extcnf_ctrl);
1780 } else {
1781 e_dbg("Semaphore unexpectedly released by sw/fw/hw\n");
1782 }
Thomas Gleixner717d4382008-10-02 16:33:40 -07001783
Bruce Allana90b4122011-10-07 03:50:38 +00001784 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Auke Kokbc7f75f2007-09-17 12:30:59 -07001785}
1786
1787/**
Bruce Allan4662e822008-08-26 18:37:06 -07001788 * e1000_check_mng_mode_ich8lan - Checks management mode
1789 * @hw: pointer to the HW structure
1790 *
Bruce Allaneb7700d2010-06-16 13:27:05 +00001791 * This checks if the adapter has any manageability enabled.
Bruce Allan4662e822008-08-26 18:37:06 -07001792 * This is a function pointer entry point only called by read/write
1793 * routines for the PHY and NVM parts.
1794 **/
1795static bool e1000_check_mng_mode_ich8lan(struct e1000_hw *hw)
1796{
Bruce Allana708dd82009-11-20 23:28:37 +00001797 u32 fwsm;
1798
1799 fwsm = er32(FWSM);
David Ertman261a7d12014-05-13 00:02:12 +00001800 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
Bruce Allanf0ff4392013-02-20 04:05:39 +00001801 ((fwsm & E1000_FWSM_MODE_MASK) ==
David Ertman261a7d12014-05-13 00:02:12 +00001802 (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
Bruce Allaneb7700d2010-06-16 13:27:05 +00001803}
Bruce Allan4662e822008-08-26 18:37:06 -07001804
Bruce Allaneb7700d2010-06-16 13:27:05 +00001805/**
1806 * e1000_check_mng_mode_pchlan - Checks management mode
1807 * @hw: pointer to the HW structure
1808 *
1809 * This checks if the adapter has iAMT enabled.
1810 * This is a function pointer entry point only called by read/write
1811 * routines for the PHY and NVM parts.
1812 **/
1813static bool e1000_check_mng_mode_pchlan(struct e1000_hw *hw)
1814{
1815 u32 fwsm;
1816
1817 fwsm = er32(FWSM);
1818 return (fwsm & E1000_ICH_FWSM_FW_VALID) &&
Bruce Allanf0ff4392013-02-20 04:05:39 +00001819 (fwsm & (E1000_ICH_MNG_IAMT_MODE << E1000_FWSM_MODE_SHIFT));
Bruce Allan4662e822008-08-26 18:37:06 -07001820}
1821
1822/**
Bruce Allan69e1e012012-04-14 03:28:50 +00001823 * e1000_rar_set_pch2lan - Set receive address register
1824 * @hw: pointer to the HW structure
1825 * @addr: pointer to the receive address
1826 * @index: receive address array register
1827 *
1828 * Sets the receive address array register at index to the address passed
1829 * in by addr. For 82579, RAR[0] is the base address register that is to
1830 * contain the MAC address but RAR[1-6] are reserved for manageability (ME).
1831 * Use SHRA[0-3] in place of those reserved for ME.
1832 **/
David Ertmanb3e5bf12014-05-06 03:50:17 +00001833static int e1000_rar_set_pch2lan(struct e1000_hw *hw, u8 *addr, u32 index)
Bruce Allan69e1e012012-04-14 03:28:50 +00001834{
1835 u32 rar_low, rar_high;
1836
Bruce Allane921eb12012-11-28 09:28:37 +00001837 /* HW expects these in little endian so we reverse the byte order
Bruce Allan69e1e012012-04-14 03:28:50 +00001838 * from network order (big endian) to little endian
1839 */
1840 rar_low = ((u32)addr[0] |
1841 ((u32)addr[1] << 8) |
1842 ((u32)addr[2] << 16) | ((u32)addr[3] << 24));
1843
1844 rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));
1845
1846 /* If MAC address zero, no need to set the AV bit */
1847 if (rar_low || rar_high)
1848 rar_high |= E1000_RAH_AV;
1849
1850 if (index == 0) {
1851 ew32(RAL(index), rar_low);
1852 e1e_flush();
1853 ew32(RAH(index), rar_high);
1854 e1e_flush();
David Ertmanb3e5bf12014-05-06 03:50:17 +00001855 return 0;
Bruce Allan69e1e012012-04-14 03:28:50 +00001856 }
1857
David Ertmanc3a0dce2013-09-05 04:24:25 +00001858 /* RAR[1-6] are owned by manageability. Skip those and program the
1859 * next address into the SHRA register array.
1860 */
David Ertman96dee022014-03-05 07:50:46 +00001861 if (index < (u32)(hw->mac.rar_entry_count)) {
Bruce Allan69e1e012012-04-14 03:28:50 +00001862 s32 ret_val;
1863
1864 ret_val = e1000_acquire_swflag_ich8lan(hw);
1865 if (ret_val)
1866 goto out;
1867
1868 ew32(SHRAL(index - 1), rar_low);
1869 e1e_flush();
1870 ew32(SHRAH(index - 1), rar_high);
1871 e1e_flush();
1872
1873 e1000_release_swflag_ich8lan(hw);
1874
1875 /* verify the register updates */
1876 if ((er32(SHRAL(index - 1)) == rar_low) &&
1877 (er32(SHRAH(index - 1)) == rar_high))
David Ertmanb3e5bf12014-05-06 03:50:17 +00001878 return 0;
Bruce Allan69e1e012012-04-14 03:28:50 +00001879
1880 e_dbg("SHRA[%d] might be locked by ME - FWSM=0x%8.8x\n",
1881 (index - 1), er32(FWSM));
1882 }
1883
1884out:
1885 e_dbg("Failed to write receive address at index %d\n", index);
David Ertmanb3e5bf12014-05-06 03:50:17 +00001886 return -E1000_ERR_CONFIG;
1887}
1888
1889/**
1890 * e1000_rar_get_count_pch_lpt - Get the number of available SHRA
1891 * @hw: pointer to the HW structure
1892 *
1893 * Get the number of available receive registers that the Host can
1894 * program. SHRA[0-10] are the shared receive address registers
1895 * that are shared between the Host and manageability engine (ME).
1896 * ME can reserve any number of addresses and the host needs to be
1897 * able to tell how many available registers it has access to.
1898 **/
1899static u32 e1000_rar_get_count_pch_lpt(struct e1000_hw *hw)
1900{
1901 u32 wlock_mac;
1902 u32 num_entries;
1903
1904 wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK;
1905 wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT;
1906
1907 switch (wlock_mac) {
1908 case 0:
1909 /* All SHRA[0..10] and RAR[0] available */
1910 num_entries = hw->mac.rar_entry_count;
1911 break;
1912 case 1:
1913 /* Only RAR[0] available */
1914 num_entries = 1;
1915 break;
1916 default:
1917 /* SHRA[0..(wlock_mac - 1)] available + RAR[0] */
1918 num_entries = wlock_mac + 1;
1919 break;
1920 }
1921
1922 return num_entries;
Bruce Allan69e1e012012-04-14 03:28:50 +00001923}
1924
1925/**
Bruce Allan2fbe4522012-04-19 03:21:47 +00001926 * e1000_rar_set_pch_lpt - Set receive address registers
1927 * @hw: pointer to the HW structure
1928 * @addr: pointer to the receive address
1929 * @index: receive address array register
1930 *
1931 * Sets the receive address register array at index to the address passed
1932 * in by addr. For LPT, RAR[0] is the base address register that is to
1933 * contain the MAC address. SHRA[0-10] are the shared receive address
1934 * registers that are shared between the Host and manageability engine (ME).
1935 **/
David Ertmanb3e5bf12014-05-06 03:50:17 +00001936static int e1000_rar_set_pch_lpt(struct e1000_hw *hw, u8 *addr, u32 index)
Bruce Allan2fbe4522012-04-19 03:21:47 +00001937{
1938 u32 rar_low, rar_high;
1939 u32 wlock_mac;
1940
Bruce Allane921eb12012-11-28 09:28:37 +00001941 /* HW expects these in little endian so we reverse the byte order
Bruce Allan2fbe4522012-04-19 03:21:47 +00001942 * from network order (big endian) to little endian
1943 */
1944 rar_low = ((u32)addr[0] | ((u32)addr[1] << 8) |
1945 ((u32)addr[2] << 16) | ((u32)addr[3] << 24));
1946
1947 rar_high = ((u32)addr[4] | ((u32)addr[5] << 8));
1948
1949 /* If MAC address zero, no need to set the AV bit */
1950 if (rar_low || rar_high)
1951 rar_high |= E1000_RAH_AV;
1952
1953 if (index == 0) {
1954 ew32(RAL(index), rar_low);
1955 e1e_flush();
1956 ew32(RAH(index), rar_high);
1957 e1e_flush();
David Ertmanb3e5bf12014-05-06 03:50:17 +00001958 return 0;
Bruce Allan2fbe4522012-04-19 03:21:47 +00001959 }
1960
Bruce Allane921eb12012-11-28 09:28:37 +00001961 /* The manageability engine (ME) can lock certain SHRAR registers that
Bruce Allan2fbe4522012-04-19 03:21:47 +00001962 * it is using - those registers are unavailable for use.
1963 */
1964 if (index < hw->mac.rar_entry_count) {
1965 wlock_mac = er32(FWSM) & E1000_FWSM_WLOCK_MAC_MASK;
1966 wlock_mac >>= E1000_FWSM_WLOCK_MAC_SHIFT;
1967
1968 /* Check if all SHRAR registers are locked */
1969 if (wlock_mac == 1)
1970 goto out;
1971
1972 if ((wlock_mac == 0) || (index <= wlock_mac)) {
1973 s32 ret_val;
1974
1975 ret_val = e1000_acquire_swflag_ich8lan(hw);
1976
1977 if (ret_val)
1978 goto out;
1979
1980 ew32(SHRAL_PCH_LPT(index - 1), rar_low);
1981 e1e_flush();
1982 ew32(SHRAH_PCH_LPT(index - 1), rar_high);
1983 e1e_flush();
1984
1985 e1000_release_swflag_ich8lan(hw);
1986
1987 /* verify the register updates */
1988 if ((er32(SHRAL_PCH_LPT(index - 1)) == rar_low) &&
1989 (er32(SHRAH_PCH_LPT(index - 1)) == rar_high))
David Ertmanb3e5bf12014-05-06 03:50:17 +00001990 return 0;
Bruce Allan2fbe4522012-04-19 03:21:47 +00001991 }
1992 }
1993
1994out:
1995 e_dbg("Failed to write receive address at index %d\n", index);
David Ertmanb3e5bf12014-05-06 03:50:17 +00001996 return -E1000_ERR_CONFIG;
Bruce Allan2fbe4522012-04-19 03:21:47 +00001997}
1998
1999/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002000 * e1000_check_reset_block_ich8lan - Check if PHY reset is blocked
2001 * @hw: pointer to the HW structure
2002 *
2003 * Checks if firmware is blocking the reset of the PHY.
2004 * This is a function pointer entry point only called by
2005 * reset routines.
2006 **/
2007static s32 e1000_check_reset_block_ich8lan(struct e1000_hw *hw)
2008{
David Ertmanf7235ef2014-01-23 06:29:13 +00002009 bool blocked = false;
2010 int i = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002011
David Ertmanf7235ef2014-01-23 06:29:13 +00002012 while ((blocked = !(er32(FWSM) & E1000_ICH_FWSM_RSPCIPHY)) &&
Raanan Avargild17c7862015-10-15 15:59:49 +03002013 (i++ < 30))
David Ertmanf7235ef2014-01-23 06:29:13 +00002014 usleep_range(10000, 20000);
2015 return blocked ? E1000_BLK_PHY_RESET : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002016}
2017
2018/**
Bruce Allan8395ae82010-09-22 17:15:08 +00002019 * e1000_write_smbus_addr - Write SMBus address to PHY needed during Sx states
2020 * @hw: pointer to the HW structure
2021 *
2022 * Assumes semaphore already acquired.
2023 *
2024 **/
2025static s32 e1000_write_smbus_addr(struct e1000_hw *hw)
2026{
2027 u16 phy_data;
2028 u32 strap = er32(STRAP);
Bruce Allan2fbe4522012-04-19 03:21:47 +00002029 u32 freq = (strap & E1000_STRAP_SMT_FREQ_MASK) >>
2030 E1000_STRAP_SMT_FREQ_SHIFT;
Bruce Allan70806a72013-01-05 05:08:37 +00002031 s32 ret_val;
Bruce Allan8395ae82010-09-22 17:15:08 +00002032
2033 strap &= E1000_STRAP_SMBUS_ADDRESS_MASK;
2034
2035 ret_val = e1000_read_phy_reg_hv_locked(hw, HV_SMB_ADDR, &phy_data);
2036 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002037 return ret_val;
Bruce Allan8395ae82010-09-22 17:15:08 +00002038
2039 phy_data &= ~HV_SMB_ADDR_MASK;
2040 phy_data |= (strap >> E1000_STRAP_SMBUS_ADDRESS_SHIFT);
2041 phy_data |= HV_SMB_ADDR_PEC_EN | HV_SMB_ADDR_VALID;
Bruce Allan8395ae82010-09-22 17:15:08 +00002042
Bruce Allan2fbe4522012-04-19 03:21:47 +00002043 if (hw->phy.type == e1000_phy_i217) {
2044 /* Restore SMBus frequency */
2045 if (freq--) {
2046 phy_data &= ~HV_SMB_ADDR_FREQ_MASK;
2047 phy_data |= (freq & (1 << 0)) <<
2048 HV_SMB_ADDR_FREQ_LOW_SHIFT;
2049 phy_data |= (freq & (1 << 1)) <<
2050 (HV_SMB_ADDR_FREQ_HIGH_SHIFT - 1);
2051 } else {
2052 e_dbg("Unsupported SMB frequency in PHY\n");
2053 }
2054 }
2055
Bruce Allan5015e532012-02-08 02:55:56 +00002056 return e1000_write_phy_reg_hv_locked(hw, HV_SMB_ADDR, phy_data);
Bruce Allan8395ae82010-09-22 17:15:08 +00002057}
2058
2059/**
Bruce Allanf523d212009-10-29 13:45:45 +00002060 * e1000_sw_lcd_config_ich8lan - SW-based LCD Configuration
2061 * @hw: pointer to the HW structure
2062 *
2063 * SW should configure the LCD from the NVM extended configuration region
2064 * as a workaround for certain parts.
2065 **/
2066static s32 e1000_sw_lcd_config_ich8lan(struct e1000_hw *hw)
2067{
2068 struct e1000_phy_info *phy = &hw->phy;
2069 u32 i, data, cnf_size, cnf_base_addr, sw_cfg_mask;
Bruce Allan8b802a72010-05-10 15:01:10 +00002070 s32 ret_val = 0;
Bruce Allanf523d212009-10-29 13:45:45 +00002071 u16 word_addr, reg_data, reg_addr, phy_page = 0;
2072
Bruce Allane921eb12012-11-28 09:28:37 +00002073 /* Initialize the PHY from the NVM on ICH platforms. This
Bruce Allanf523d212009-10-29 13:45:45 +00002074 * is needed due to an issue where the NVM configuration is
2075 * not properly autoloaded after power transitions.
2076 * Therefore, after each PHY reset, we will load the
2077 * configuration data out of the NVM manually.
2078 */
Bruce Allan3f0c16e2010-06-16 13:26:17 +00002079 switch (hw->mac.type) {
2080 case e1000_ich8lan:
2081 if (phy->type != e1000_phy_igp_3)
2082 return ret_val;
2083
Bruce Allan5f3eed62010-09-22 17:15:54 +00002084 if ((hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_AMT) ||
2085 (hw->adapter->pdev->device == E1000_DEV_ID_ICH8_IGP_C)) {
Bruce Allan3f0c16e2010-06-16 13:26:17 +00002086 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG;
2087 break;
2088 }
2089 /* Fall-thru */
2090 case e1000_pchlan:
Bruce Alland3738bb2010-06-16 13:27:28 +00002091 case e1000_pch2lan:
Bruce Allan2fbe4522012-04-19 03:21:47 +00002092 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +00002093 case e1000_pch_spt:
Bruce Allan8b802a72010-05-10 15:01:10 +00002094 sw_cfg_mask = E1000_FEXTNVM_SW_CONFIG_ICH8M;
Bruce Allan3f0c16e2010-06-16 13:26:17 +00002095 break;
2096 default:
2097 return ret_val;
2098 }
2099
2100 ret_val = hw->phy.ops.acquire(hw);
2101 if (ret_val)
2102 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00002103
Bruce Allan8b802a72010-05-10 15:01:10 +00002104 data = er32(FEXTNVM);
2105 if (!(data & sw_cfg_mask))
Bruce Allan75ce1532012-02-08 02:54:48 +00002106 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002107
Bruce Allane921eb12012-11-28 09:28:37 +00002108 /* Make sure HW does not configure LCD from PHY
Bruce Allan8b802a72010-05-10 15:01:10 +00002109 * extended configuration before SW configuration
2110 */
2111 data = er32(EXTCNF_CTRL);
Bruce Allan2fbe4522012-04-19 03:21:47 +00002112 if ((hw->mac.type < e1000_pch2lan) &&
2113 (data & E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE))
2114 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002115
Bruce Allan8b802a72010-05-10 15:01:10 +00002116 cnf_size = er32(EXTCNF_SIZE);
2117 cnf_size &= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK;
2118 cnf_size >>= E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT;
2119 if (!cnf_size)
Bruce Allan75ce1532012-02-08 02:54:48 +00002120 goto release;
Bruce Allan8b802a72010-05-10 15:01:10 +00002121
2122 cnf_base_addr = data & E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK;
2123 cnf_base_addr >>= E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT;
2124
Bruce Allan2fbe4522012-04-19 03:21:47 +00002125 if (((hw->mac.type == e1000_pchlan) &&
2126 !(data & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)) ||
2127 (hw->mac.type > e1000_pchlan)) {
Bruce Allane921eb12012-11-28 09:28:37 +00002128 /* HW configures the SMBus address and LEDs when the
Bruce Allan8b802a72010-05-10 15:01:10 +00002129 * OEM and LCD Write Enable bits are set in the NVM.
2130 * When both NVM bits are cleared, SW will configure
2131 * them instead.
Bruce Allanf523d212009-10-29 13:45:45 +00002132 */
Bruce Allan8395ae82010-09-22 17:15:08 +00002133 ret_val = e1000_write_smbus_addr(hw);
Bruce Allan8b802a72010-05-10 15:01:10 +00002134 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002135 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002136
Bruce Allan8b802a72010-05-10 15:01:10 +00002137 data = er32(LEDCTL);
2138 ret_val = e1000_write_phy_reg_hv_locked(hw, HV_LED_CONFIG,
2139 (u16)data);
2140 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002141 goto release;
Bruce Allan8b802a72010-05-10 15:01:10 +00002142 }
2143
2144 /* Configure LCD from extended configuration region. */
2145
2146 /* cnf_base_addr is in DWORD */
2147 word_addr = (u16)(cnf_base_addr << 1);
2148
2149 for (i = 0; i < cnf_size; i++) {
Bruce Allane5fe2542013-02-20 04:06:27 +00002150 ret_val = e1000_read_nvm(hw, (word_addr + i * 2), 1, &reg_data);
Bruce Allan8b802a72010-05-10 15:01:10 +00002151 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002152 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002153
Bruce Allan8b802a72010-05-10 15:01:10 +00002154 ret_val = e1000_read_nvm(hw, (word_addr + i * 2 + 1),
2155 1, &reg_addr);
2156 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002157 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002158
Bruce Allan8b802a72010-05-10 15:01:10 +00002159 /* Save off the PHY page for future writes. */
2160 if (reg_addr == IGP01E1000_PHY_PAGE_SELECT) {
2161 phy_page = reg_data;
2162 continue;
Bruce Allanf523d212009-10-29 13:45:45 +00002163 }
Bruce Allanf523d212009-10-29 13:45:45 +00002164
Bruce Allan8b802a72010-05-10 15:01:10 +00002165 reg_addr &= PHY_REG_MASK;
2166 reg_addr |= phy_page;
Bruce Allanf523d212009-10-29 13:45:45 +00002167
Bruce Allanf1430d62012-04-14 04:21:52 +00002168 ret_val = e1e_wphy_locked(hw, (u32)reg_addr, reg_data);
Bruce Allan8b802a72010-05-10 15:01:10 +00002169 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002170 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002171 }
2172
Bruce Allan75ce1532012-02-08 02:54:48 +00002173release:
Bruce Allan94d81862009-11-20 23:25:26 +00002174 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00002175 return ret_val;
2176}
2177
2178/**
Bruce Allan1d5846b2009-10-29 13:46:05 +00002179 * e1000_k1_gig_workaround_hv - K1 Si workaround
2180 * @hw: pointer to the HW structure
2181 * @link: link up bool flag
2182 *
2183 * If K1 is enabled for 1Gbps, the MAC might stall when transitioning
2184 * from a lower speed. This workaround disables K1 whenever link is at 1Gig
2185 * If link is down, the function will restore the default K1 setting located
2186 * in the NVM.
2187 **/
2188static s32 e1000_k1_gig_workaround_hv(struct e1000_hw *hw, bool link)
2189{
2190 s32 ret_val = 0;
2191 u16 status_reg = 0;
2192 bool k1_enable = hw->dev_spec.ich8lan.nvm_k1_enabled;
2193
2194 if (hw->mac.type != e1000_pchlan)
Bruce Allan5015e532012-02-08 02:55:56 +00002195 return 0;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002196
2197 /* Wrap the whole flow with the sw flag */
Bruce Allan94d81862009-11-20 23:25:26 +00002198 ret_val = hw->phy.ops.acquire(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002199 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002200 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002201
2202 /* Disable K1 when link is 1Gbps, otherwise use the NVM setting */
2203 if (link) {
2204 if (hw->phy.type == e1000_phy_82578) {
Bruce Allanf1430d62012-04-14 04:21:52 +00002205 ret_val = e1e_rphy_locked(hw, BM_CS_STATUS,
2206 &status_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002207 if (ret_val)
2208 goto release;
2209
Bruce Allanf0ff4392013-02-20 04:05:39 +00002210 status_reg &= (BM_CS_STATUS_LINK_UP |
2211 BM_CS_STATUS_RESOLVED |
2212 BM_CS_STATUS_SPEED_MASK);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002213
2214 if (status_reg == (BM_CS_STATUS_LINK_UP |
Bruce Allanf0ff4392013-02-20 04:05:39 +00002215 BM_CS_STATUS_RESOLVED |
2216 BM_CS_STATUS_SPEED_1000))
Bruce Allan1d5846b2009-10-29 13:46:05 +00002217 k1_enable = false;
2218 }
2219
2220 if (hw->phy.type == e1000_phy_82577) {
Bruce Allanf1430d62012-04-14 04:21:52 +00002221 ret_val = e1e_rphy_locked(hw, HV_M_STATUS, &status_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002222 if (ret_val)
2223 goto release;
2224
Bruce Allanf0ff4392013-02-20 04:05:39 +00002225 status_reg &= (HV_M_STATUS_LINK_UP |
2226 HV_M_STATUS_AUTONEG_COMPLETE |
2227 HV_M_STATUS_SPEED_MASK);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002228
2229 if (status_reg == (HV_M_STATUS_LINK_UP |
Bruce Allanf0ff4392013-02-20 04:05:39 +00002230 HV_M_STATUS_AUTONEG_COMPLETE |
2231 HV_M_STATUS_SPEED_1000))
Bruce Allan1d5846b2009-10-29 13:46:05 +00002232 k1_enable = false;
2233 }
2234
2235 /* Link stall fix for link up */
Bruce Allanf1430d62012-04-14 04:21:52 +00002236 ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x0100);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002237 if (ret_val)
2238 goto release;
2239
2240 } else {
2241 /* Link stall fix for link down */
Bruce Allanf1430d62012-04-14 04:21:52 +00002242 ret_val = e1e_wphy_locked(hw, PHY_REG(770, 19), 0x4100);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002243 if (ret_val)
2244 goto release;
2245 }
2246
2247 ret_val = e1000_configure_k1_ich8lan(hw, k1_enable);
2248
2249release:
Bruce Allan94d81862009-11-20 23:25:26 +00002250 hw->phy.ops.release(hw);
Bruce Allan5015e532012-02-08 02:55:56 +00002251
Bruce Allan1d5846b2009-10-29 13:46:05 +00002252 return ret_val;
2253}
2254
2255/**
2256 * e1000_configure_k1_ich8lan - Configure K1 power state
2257 * @hw: pointer to the HW structure
2258 * @enable: K1 state to configure
2259 *
2260 * Configure the K1 power state based on the provided parameter.
2261 * Assumes semaphore already acquired.
2262 *
2263 * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
2264 **/
Bruce Allanbb436b22009-11-20 23:24:11 +00002265s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable)
Bruce Allan1d5846b2009-10-29 13:46:05 +00002266{
Bruce Allan70806a72013-01-05 05:08:37 +00002267 s32 ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002268 u32 ctrl_reg = 0;
2269 u32 ctrl_ext = 0;
2270 u32 reg = 0;
2271 u16 kmrn_reg = 0;
2272
Bruce Allan3d3a1672012-02-23 03:13:18 +00002273 ret_val = e1000e_read_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
2274 &kmrn_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002275 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002276 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002277
2278 if (k1_enable)
2279 kmrn_reg |= E1000_KMRNCTRLSTA_K1_ENABLE;
2280 else
2281 kmrn_reg &= ~E1000_KMRNCTRLSTA_K1_ENABLE;
2282
Bruce Allan3d3a1672012-02-23 03:13:18 +00002283 ret_val = e1000e_write_kmrn_reg_locked(hw, E1000_KMRNCTRLSTA_K1_CONFIG,
2284 kmrn_reg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002285 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002286 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002287
Bruce Allance43a212013-02-20 04:06:32 +00002288 usleep_range(20, 40);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002289 ctrl_ext = er32(CTRL_EXT);
2290 ctrl_reg = er32(CTRL);
2291
2292 reg = ctrl_reg & ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
2293 reg |= E1000_CTRL_FRCSPD;
2294 ew32(CTRL, reg);
2295
2296 ew32(CTRL_EXT, ctrl_ext | E1000_CTRL_EXT_SPD_BYPS);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00002297 e1e_flush();
Bruce Allance43a212013-02-20 04:06:32 +00002298 usleep_range(20, 40);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002299 ew32(CTRL, ctrl_reg);
2300 ew32(CTRL_EXT, ctrl_ext);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00002301 e1e_flush();
Bruce Allance43a212013-02-20 04:06:32 +00002302 usleep_range(20, 40);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002303
Bruce Allan5015e532012-02-08 02:55:56 +00002304 return 0;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002305}
2306
2307/**
Bruce Allanf523d212009-10-29 13:45:45 +00002308 * e1000_oem_bits_config_ich8lan - SW-based LCD Configuration
2309 * @hw: pointer to the HW structure
2310 * @d0_state: boolean if entering d0 or d3 device state
2311 *
2312 * SW will configure Gbe Disable and LPLU based on the NVM. The four bits are
2313 * collectively called OEM bits. The OEM Write Enable bit and SW Config bit
2314 * in NVM determines whether HW should configure LPLU and Gbe Disable.
2315 **/
2316static s32 e1000_oem_bits_config_ich8lan(struct e1000_hw *hw, bool d0_state)
2317{
2318 s32 ret_val = 0;
2319 u32 mac_reg;
2320 u16 oem_reg;
2321
Bruce Allan2fbe4522012-04-19 03:21:47 +00002322 if (hw->mac.type < e1000_pchlan)
Bruce Allanf523d212009-10-29 13:45:45 +00002323 return ret_val;
2324
Bruce Allan94d81862009-11-20 23:25:26 +00002325 ret_val = hw->phy.ops.acquire(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00002326 if (ret_val)
2327 return ret_val;
2328
Bruce Allan2fbe4522012-04-19 03:21:47 +00002329 if (hw->mac.type == e1000_pchlan) {
Bruce Alland3738bb2010-06-16 13:27:28 +00002330 mac_reg = er32(EXTCNF_CTRL);
2331 if (mac_reg & E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE)
Bruce Allan75ce1532012-02-08 02:54:48 +00002332 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00002333 }
Bruce Allanf523d212009-10-29 13:45:45 +00002334
2335 mac_reg = er32(FEXTNVM);
2336 if (!(mac_reg & E1000_FEXTNVM_SW_CONFIG_ICH8M))
Bruce Allan75ce1532012-02-08 02:54:48 +00002337 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002338
2339 mac_reg = er32(PHY_CTRL);
2340
Bruce Allanf1430d62012-04-14 04:21:52 +00002341 ret_val = e1e_rphy_locked(hw, HV_OEM_BITS, &oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00002342 if (ret_val)
Bruce Allan75ce1532012-02-08 02:54:48 +00002343 goto release;
Bruce Allanf523d212009-10-29 13:45:45 +00002344
2345 oem_reg &= ~(HV_OEM_BITS_GBE_DIS | HV_OEM_BITS_LPLU);
2346
2347 if (d0_state) {
2348 if (mac_reg & E1000_PHY_CTRL_GBE_DISABLE)
2349 oem_reg |= HV_OEM_BITS_GBE_DIS;
2350
2351 if (mac_reg & E1000_PHY_CTRL_D0A_LPLU)
2352 oem_reg |= HV_OEM_BITS_LPLU;
2353 } else {
Bruce Allan03299e42011-09-30 08:07:05 +00002354 if (mac_reg & (E1000_PHY_CTRL_GBE_DISABLE |
2355 E1000_PHY_CTRL_NOND0A_GBE_DISABLE))
Bruce Allanf523d212009-10-29 13:45:45 +00002356 oem_reg |= HV_OEM_BITS_GBE_DIS;
2357
Bruce Allan03299e42011-09-30 08:07:05 +00002358 if (mac_reg & (E1000_PHY_CTRL_D0A_LPLU |
2359 E1000_PHY_CTRL_NOND0A_LPLU))
Bruce Allanf523d212009-10-29 13:45:45 +00002360 oem_reg |= HV_OEM_BITS_LPLU;
2361 }
Bruce Allan03299e42011-09-30 08:07:05 +00002362
Bruce Allan92fe1732012-04-12 06:27:03 +00002363 /* Set Restart auto-neg to activate the bits */
2364 if ((d0_state || (hw->mac.type != e1000_pchlan)) &&
2365 !hw->phy.ops.check_reset_block(hw))
2366 oem_reg |= HV_OEM_BITS_RESTART_AN;
2367
Bruce Allanf1430d62012-04-14 04:21:52 +00002368 ret_val = e1e_wphy_locked(hw, HV_OEM_BITS, oem_reg);
Bruce Allanf523d212009-10-29 13:45:45 +00002369
Bruce Allan75ce1532012-02-08 02:54:48 +00002370release:
Bruce Allan94d81862009-11-20 23:25:26 +00002371 hw->phy.ops.release(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00002372
2373 return ret_val;
2374}
2375
Bruce Allanf523d212009-10-29 13:45:45 +00002376/**
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002377 * e1000_set_mdio_slow_mode_hv - Set slow MDIO access mode
2378 * @hw: pointer to the HW structure
2379 **/
2380static s32 e1000_set_mdio_slow_mode_hv(struct e1000_hw *hw)
2381{
2382 s32 ret_val;
2383 u16 data;
2384
2385 ret_val = e1e_rphy(hw, HV_KMRN_MODE_CTRL, &data);
2386 if (ret_val)
2387 return ret_val;
2388
2389 data |= HV_KMRN_MDIO_SLOW;
2390
2391 ret_val = e1e_wphy(hw, HV_KMRN_MODE_CTRL, data);
2392
2393 return ret_val;
2394}
2395
2396/**
Bruce Allana4f58f52009-06-02 11:29:18 +00002397 * e1000_hv_phy_workarounds_ich8lan - A series of Phy workarounds to be
2398 * done after every PHY reset.
2399 **/
2400static s32 e1000_hv_phy_workarounds_ich8lan(struct e1000_hw *hw)
2401{
2402 s32 ret_val = 0;
Bruce Allanbaf86c92010-01-13 01:53:08 +00002403 u16 phy_data;
Bruce Allana4f58f52009-06-02 11:29:18 +00002404
2405 if (hw->mac.type != e1000_pchlan)
Bruce Allan5015e532012-02-08 02:55:56 +00002406 return 0;
Bruce Allana4f58f52009-06-02 11:29:18 +00002407
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002408 /* Set MDIO slow mode before any other MDIO access */
2409 if (hw->phy.type == e1000_phy_82577) {
2410 ret_val = e1000_set_mdio_slow_mode_hv(hw);
2411 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002412 return ret_val;
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002413 }
2414
Bruce Allana4f58f52009-06-02 11:29:18 +00002415 if (((hw->phy.type == e1000_phy_82577) &&
2416 ((hw->phy.revision == 1) || (hw->phy.revision == 2))) ||
2417 ((hw->phy.type == e1000_phy_82578) && (hw->phy.revision == 1))) {
2418 /* Disable generation of early preamble */
2419 ret_val = e1e_wphy(hw, PHY_REG(769, 25), 0x4431);
2420 if (ret_val)
2421 return ret_val;
2422
2423 /* Preamble tuning for SSC */
Bruce Allan1d2101a72011-07-22 06:21:56 +00002424 ret_val = e1e_wphy(hw, HV_KMRN_FIFO_CTRLSTA, 0xA204);
Bruce Allana4f58f52009-06-02 11:29:18 +00002425 if (ret_val)
2426 return ret_val;
2427 }
2428
2429 if (hw->phy.type == e1000_phy_82578) {
Bruce Allane921eb12012-11-28 09:28:37 +00002430 /* Return registers to default by doing a soft reset then
Bruce Allana4f58f52009-06-02 11:29:18 +00002431 * writing 0x3140 to the control register.
2432 */
2433 if (hw->phy.revision < 2) {
2434 e1000e_phy_sw_reset(hw);
Bruce Allanc2ade1a2013-01-16 08:54:35 +00002435 ret_val = e1e_wphy(hw, MII_BMCR, 0x3140);
Bruce Allana4f58f52009-06-02 11:29:18 +00002436 }
2437 }
2438
2439 /* Select page 0 */
Bruce Allan94d81862009-11-20 23:25:26 +00002440 ret_val = hw->phy.ops.acquire(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00002441 if (ret_val)
2442 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002443
Bruce Allana4f58f52009-06-02 11:29:18 +00002444 hw->phy.addr = 1;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002445 ret_val = e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, 0);
Bruce Allanbaf86c92010-01-13 01:53:08 +00002446 hw->phy.ops.release(hw);
Bruce Allan1d5846b2009-10-29 13:46:05 +00002447 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002448 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00002449
Bruce Allane921eb12012-11-28 09:28:37 +00002450 /* Configure the K1 Si workaround during phy reset assuming there is
Bruce Allan1d5846b2009-10-29 13:46:05 +00002451 * link so that it disables K1 if link is in 1Gbps.
2452 */
2453 ret_val = e1000_k1_gig_workaround_hv(hw, true);
Bruce Allanbaf86c92010-01-13 01:53:08 +00002454 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002455 return ret_val;
Bruce Allan1d5846b2009-10-29 13:46:05 +00002456
Bruce Allanbaf86c92010-01-13 01:53:08 +00002457 /* Workaround for link disconnects on a busy hub in half duplex */
2458 ret_val = hw->phy.ops.acquire(hw);
2459 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002460 return ret_val;
Bruce Allanf1430d62012-04-14 04:21:52 +00002461 ret_val = e1e_rphy_locked(hw, BM_PORT_GEN_CFG, &phy_data);
Bruce Allanbaf86c92010-01-13 01:53:08 +00002462 if (ret_val)
2463 goto release;
Bruce Allanf1430d62012-04-14 04:21:52 +00002464 ret_val = e1e_wphy_locked(hw, BM_PORT_GEN_CFG, phy_data & 0x00FF);
Bruce Allan651fb102012-12-05 06:26:03 +00002465 if (ret_val)
2466 goto release;
2467
2468 /* set MSE higher to enable link to stay up when noise is high */
2469 ret_val = e1000_write_emi_reg_locked(hw, I82577_MSE_THRESHOLD, 0x0034);
Bruce Allanbaf86c92010-01-13 01:53:08 +00002470release:
2471 hw->phy.ops.release(hw);
Bruce Allan5015e532012-02-08 02:55:56 +00002472
Bruce Allana4f58f52009-06-02 11:29:18 +00002473 return ret_val;
2474}
2475
2476/**
Bruce Alland3738bb2010-06-16 13:27:28 +00002477 * e1000_copy_rx_addrs_to_phy_ich8lan - Copy Rx addresses from MAC to PHY
2478 * @hw: pointer to the HW structure
2479 **/
2480void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw)
2481{
2482 u32 mac_reg;
Bruce Allan2b6b1682011-05-13 07:20:09 +00002483 u16 i, phy_reg = 0;
2484 s32 ret_val;
2485
2486 ret_val = hw->phy.ops.acquire(hw);
2487 if (ret_val)
2488 return;
2489 ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
2490 if (ret_val)
2491 goto release;
Bruce Alland3738bb2010-06-16 13:27:28 +00002492
David Ertmanc3a0dce2013-09-05 04:24:25 +00002493 /* Copy both RAL/H (rar_entry_count) and SHRAL/H to PHY */
2494 for (i = 0; i < (hw->mac.rar_entry_count); i++) {
Bruce Alland3738bb2010-06-16 13:27:28 +00002495 mac_reg = er32(RAL(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00002496 hw->phy.ops.write_reg_page(hw, BM_RAR_L(i),
2497 (u16)(mac_reg & 0xFFFF));
2498 hw->phy.ops.write_reg_page(hw, BM_RAR_M(i),
2499 (u16)((mac_reg >> 16) & 0xFFFF));
2500
Bruce Alland3738bb2010-06-16 13:27:28 +00002501 mac_reg = er32(RAH(i));
Bruce Allan2b6b1682011-05-13 07:20:09 +00002502 hw->phy.ops.write_reg_page(hw, BM_RAR_H(i),
2503 (u16)(mac_reg & 0xFFFF));
2504 hw->phy.ops.write_reg_page(hw, BM_RAR_CTRL(i),
2505 (u16)((mac_reg & E1000_RAH_AV)
2506 >> 16));
Bruce Alland3738bb2010-06-16 13:27:28 +00002507 }
Bruce Allan2b6b1682011-05-13 07:20:09 +00002508
2509 e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);
2510
2511release:
2512 hw->phy.ops.release(hw);
Bruce Alland3738bb2010-06-16 13:27:28 +00002513}
2514
Bruce Alland3738bb2010-06-16 13:27:28 +00002515/**
2516 * e1000_lv_jumbo_workaround_ich8lan - required for jumbo frame operation
2517 * with 82579 PHY
2518 * @hw: pointer to the HW structure
2519 * @enable: flag to enable/disable workaround when enabling/disabling jumbos
2520 **/
2521s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable)
2522{
2523 s32 ret_val = 0;
2524 u16 phy_reg, data;
2525 u32 mac_reg;
2526 u16 i;
2527
Bruce Allan2fbe4522012-04-19 03:21:47 +00002528 if (hw->mac.type < e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00002529 return 0;
Bruce Alland3738bb2010-06-16 13:27:28 +00002530
2531 /* disable Rx path while enabling/disabling workaround */
2532 e1e_rphy(hw, PHY_REG(769, 20), &phy_reg);
2533 ret_val = e1e_wphy(hw, PHY_REG(769, 20), phy_reg | (1 << 14));
2534 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002535 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002536
2537 if (enable) {
David Ertmanc3a0dce2013-09-05 04:24:25 +00002538 /* Write Rx addresses (rar_entry_count for RAL/H, and
Bruce Alland3738bb2010-06-16 13:27:28 +00002539 * SHRAL/H) and initial CRC values to the MAC
2540 */
David Ertmanc3a0dce2013-09-05 04:24:25 +00002541 for (i = 0; i < hw->mac.rar_entry_count; i++) {
Bruce Allan362e20c2013-02-20 04:05:45 +00002542 u8 mac_addr[ETH_ALEN] = { 0 };
Bruce Alland3738bb2010-06-16 13:27:28 +00002543 u32 addr_high, addr_low;
2544
2545 addr_high = er32(RAH(i));
2546 if (!(addr_high & E1000_RAH_AV))
2547 continue;
2548 addr_low = er32(RAL(i));
2549 mac_addr[0] = (addr_low & 0xFF);
2550 mac_addr[1] = ((addr_low >> 8) & 0xFF);
2551 mac_addr[2] = ((addr_low >> 16) & 0xFF);
2552 mac_addr[3] = ((addr_low >> 24) & 0xFF);
2553 mac_addr[4] = (addr_high & 0xFF);
2554 mac_addr[5] = ((addr_high >> 8) & 0xFF);
2555
Bruce Allanfe46f582011-01-06 14:29:51 +00002556 ew32(PCH_RAICC(i), ~ether_crc_le(ETH_ALEN, mac_addr));
Bruce Alland3738bb2010-06-16 13:27:28 +00002557 }
2558
2559 /* Write Rx addresses to the PHY */
2560 e1000_copy_rx_addrs_to_phy_ich8lan(hw);
2561
2562 /* Enable jumbo frame workaround in the MAC */
2563 mac_reg = er32(FFLT_DBG);
2564 mac_reg &= ~(1 << 14);
2565 mac_reg |= (7 << 15);
2566 ew32(FFLT_DBG, mac_reg);
2567
2568 mac_reg = er32(RCTL);
2569 mac_reg |= E1000_RCTL_SECRC;
2570 ew32(RCTL, mac_reg);
2571
2572 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00002573 E1000_KMRNCTRLSTA_CTRL_OFFSET,
2574 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002575 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002576 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002577 ret_val = e1000e_write_kmrn_reg(hw,
2578 E1000_KMRNCTRLSTA_CTRL_OFFSET,
2579 data | (1 << 0));
2580 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002581 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002582 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00002583 E1000_KMRNCTRLSTA_HD_CTRL,
2584 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002585 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002586 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002587 data &= ~(0xF << 8);
2588 data |= (0xB << 8);
2589 ret_val = e1000e_write_kmrn_reg(hw,
2590 E1000_KMRNCTRLSTA_HD_CTRL,
2591 data);
2592 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002593 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002594
2595 /* Enable jumbo frame workaround in the PHY */
Bruce Alland3738bb2010-06-16 13:27:28 +00002596 e1e_rphy(hw, PHY_REG(769, 23), &data);
2597 data &= ~(0x7F << 5);
2598 data |= (0x37 << 5);
2599 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
2600 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002601 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002602 e1e_rphy(hw, PHY_REG(769, 16), &data);
2603 data &= ~(1 << 13);
Bruce Alland3738bb2010-06-16 13:27:28 +00002604 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
2605 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002606 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002607 e1e_rphy(hw, PHY_REG(776, 20), &data);
2608 data &= ~(0x3FF << 2);
David Ertman493004d2014-07-04 01:44:32 +00002609 data |= (E1000_TX_PTR_GAP << 2);
Bruce Alland3738bb2010-06-16 13:27:28 +00002610 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
2611 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002612 return ret_val;
Bruce Allanb64e9dd2011-09-30 08:07:00 +00002613 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0xF100);
Bruce Alland3738bb2010-06-16 13:27:28 +00002614 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002615 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002616 e1e_rphy(hw, HV_PM_CTRL, &data);
2617 ret_val = e1e_wphy(hw, HV_PM_CTRL, data | (1 << 10));
2618 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002619 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002620 } else {
2621 /* Write MAC register values back to h/w defaults */
2622 mac_reg = er32(FFLT_DBG);
2623 mac_reg &= ~(0xF << 14);
2624 ew32(FFLT_DBG, mac_reg);
2625
2626 mac_reg = er32(RCTL);
2627 mac_reg &= ~E1000_RCTL_SECRC;
Bruce Allana1ce6472010-09-22 17:16:40 +00002628 ew32(RCTL, mac_reg);
Bruce Alland3738bb2010-06-16 13:27:28 +00002629
2630 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00002631 E1000_KMRNCTRLSTA_CTRL_OFFSET,
2632 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002633 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002634 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002635 ret_val = e1000e_write_kmrn_reg(hw,
2636 E1000_KMRNCTRLSTA_CTRL_OFFSET,
2637 data & ~(1 << 0));
2638 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002639 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002640 ret_val = e1000e_read_kmrn_reg(hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00002641 E1000_KMRNCTRLSTA_HD_CTRL,
2642 &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002643 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002644 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002645 data &= ~(0xF << 8);
2646 data |= (0xB << 8);
2647 ret_val = e1000e_write_kmrn_reg(hw,
2648 E1000_KMRNCTRLSTA_HD_CTRL,
2649 data);
2650 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002651 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002652
2653 /* Write PHY register values back to h/w defaults */
Bruce Alland3738bb2010-06-16 13:27:28 +00002654 e1e_rphy(hw, PHY_REG(769, 23), &data);
2655 data &= ~(0x7F << 5);
2656 ret_val = e1e_wphy(hw, PHY_REG(769, 23), data);
2657 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002658 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002659 e1e_rphy(hw, PHY_REG(769, 16), &data);
Bruce Alland3738bb2010-06-16 13:27:28 +00002660 data |= (1 << 13);
2661 ret_val = e1e_wphy(hw, PHY_REG(769, 16), data);
2662 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002663 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002664 e1e_rphy(hw, PHY_REG(776, 20), &data);
2665 data &= ~(0x3FF << 2);
2666 data |= (0x8 << 2);
2667 ret_val = e1e_wphy(hw, PHY_REG(776, 20), data);
2668 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002669 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002670 ret_val = e1e_wphy(hw, PHY_REG(776, 23), 0x7E00);
2671 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002672 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002673 e1e_rphy(hw, HV_PM_CTRL, &data);
2674 ret_val = e1e_wphy(hw, HV_PM_CTRL, data & ~(1 << 10));
2675 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002676 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002677 }
2678
2679 /* re-enable Rx path after enabling/disabling workaround */
Bruce Allan5015e532012-02-08 02:55:56 +00002680 return e1e_wphy(hw, PHY_REG(769, 20), phy_reg & ~(1 << 14));
Bruce Alland3738bb2010-06-16 13:27:28 +00002681}
2682
2683/**
2684 * e1000_lv_phy_workarounds_ich8lan - A series of Phy workarounds to be
2685 * done after every PHY reset.
2686 **/
2687static s32 e1000_lv_phy_workarounds_ich8lan(struct e1000_hw *hw)
2688{
2689 s32 ret_val = 0;
2690
2691 if (hw->mac.type != e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00002692 return 0;
Bruce Alland3738bb2010-06-16 13:27:28 +00002693
2694 /* Set MDIO slow mode before any other MDIO access */
2695 ret_val = e1000_set_mdio_slow_mode_hv(hw);
Bruce Allan8e5ab422012-12-05 06:26:19 +00002696 if (ret_val)
2697 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002698
Bruce Allan4d241362011-12-16 00:46:06 +00002699 ret_val = hw->phy.ops.acquire(hw);
2700 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002701 return ret_val;
Bruce Allan4d241362011-12-16 00:46:06 +00002702 /* set MSE higher to enable link to stay up when noise is high */
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002703 ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_THRESHOLD, 0x0034);
Bruce Allan4d241362011-12-16 00:46:06 +00002704 if (ret_val)
2705 goto release;
2706 /* drop link after 5 times MSE threshold was reached */
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002707 ret_val = e1000_write_emi_reg_locked(hw, I82579_MSE_LINK_DOWN, 0x0005);
Bruce Allan4d241362011-12-16 00:46:06 +00002708release:
2709 hw->phy.ops.release(hw);
2710
Bruce Alland3738bb2010-06-16 13:27:28 +00002711 return ret_val;
2712}
2713
2714/**
Bruce Allan831bd2e2010-09-22 17:16:18 +00002715 * e1000_k1_gig_workaround_lv - K1 Si workaround
2716 * @hw: pointer to the HW structure
2717 *
David Ertman77e61142014-04-22 05:25:53 +00002718 * Workaround to set the K1 beacon duration for 82579 parts in 10Mbps
2719 * Disable K1 in 1000Mbps and 100Mbps
Bruce Allan831bd2e2010-09-22 17:16:18 +00002720 **/
2721static s32 e1000_k1_workaround_lv(struct e1000_hw *hw)
2722{
2723 s32 ret_val = 0;
2724 u16 status_reg = 0;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002725
2726 if (hw->mac.type != e1000_pch2lan)
Bruce Allan5015e532012-02-08 02:55:56 +00002727 return 0;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002728
David Ertman77e61142014-04-22 05:25:53 +00002729 /* Set K1 beacon duration based on 10Mbs speed */
Bruce Allan831bd2e2010-09-22 17:16:18 +00002730 ret_val = e1e_rphy(hw, HV_M_STATUS, &status_reg);
2731 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002732 return ret_val;
Bruce Allan831bd2e2010-09-22 17:16:18 +00002733
2734 if ((status_reg & (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE))
2735 == (HV_M_STATUS_LINK_UP | HV_M_STATUS_AUTONEG_COMPLETE)) {
David Ertman77e61142014-04-22 05:25:53 +00002736 if (status_reg &
2737 (HV_M_STATUS_SPEED_1000 | HV_M_STATUS_SPEED_100)) {
Bruce Allan36ceeb42012-03-20 03:47:47 +00002738 u16 pm_phy_reg;
2739
David Ertman77e61142014-04-22 05:25:53 +00002740 /* LV 1G/100 Packet drop issue wa */
Bruce Allan36ceeb42012-03-20 03:47:47 +00002741 ret_val = e1e_rphy(hw, HV_PM_CTRL, &pm_phy_reg);
2742 if (ret_val)
2743 return ret_val;
David Ertman77e61142014-04-22 05:25:53 +00002744 pm_phy_reg &= ~HV_PM_CTRL_K1_ENABLE;
Bruce Allan36ceeb42012-03-20 03:47:47 +00002745 ret_val = e1e_wphy(hw, HV_PM_CTRL, pm_phy_reg);
2746 if (ret_val)
2747 return ret_val;
Bruce Allan0ed013e2011-07-29 05:52:56 +00002748 } else {
David Ertman77e61142014-04-22 05:25:53 +00002749 u32 mac_reg;
2750
2751 mac_reg = er32(FEXTNVM4);
2752 mac_reg &= ~E1000_FEXTNVM4_BEACON_DURATION_MASK;
Bruce Allan0ed013e2011-07-29 05:52:56 +00002753 mac_reg |= E1000_FEXTNVM4_BEACON_DURATION_16USEC;
David Ertman77e61142014-04-22 05:25:53 +00002754 ew32(FEXTNVM4, mac_reg);
Bruce Allan0ed013e2011-07-29 05:52:56 +00002755 }
Bruce Allan831bd2e2010-09-22 17:16:18 +00002756 }
2757
Bruce Allan831bd2e2010-09-22 17:16:18 +00002758 return ret_val;
2759}
2760
2761/**
Bruce Allan605c82b2010-09-22 17:17:01 +00002762 * e1000_gate_hw_phy_config_ich8lan - disable PHY config via hardware
2763 * @hw: pointer to the HW structure
2764 * @gate: boolean set to true to gate, false to ungate
2765 *
2766 * Gate/ungate the automatic PHY configuration via hardware; perform
2767 * the configuration via software instead.
2768 **/
2769static void e1000_gate_hw_phy_config_ich8lan(struct e1000_hw *hw, bool gate)
2770{
2771 u32 extcnf_ctrl;
2772
Bruce Allan2fbe4522012-04-19 03:21:47 +00002773 if (hw->mac.type < e1000_pch2lan)
Bruce Allan605c82b2010-09-22 17:17:01 +00002774 return;
2775
2776 extcnf_ctrl = er32(EXTCNF_CTRL);
2777
2778 if (gate)
2779 extcnf_ctrl |= E1000_EXTCNF_CTRL_GATE_PHY_CFG;
2780 else
2781 extcnf_ctrl &= ~E1000_EXTCNF_CTRL_GATE_PHY_CFG;
2782
2783 ew32(EXTCNF_CTRL, extcnf_ctrl);
Bruce Allan605c82b2010-09-22 17:17:01 +00002784}
2785
2786/**
Bruce Allanfc0c7762009-07-01 13:27:55 +00002787 * e1000_lan_init_done_ich8lan - Check for PHY config completion
2788 * @hw: pointer to the HW structure
2789 *
2790 * Check the appropriate indication the MAC has finished configuring the
2791 * PHY after a software reset.
2792 **/
2793static void e1000_lan_init_done_ich8lan(struct e1000_hw *hw)
2794{
2795 u32 data, loop = E1000_ICH8_LAN_INIT_TIMEOUT;
2796
2797 /* Wait for basic configuration completes before proceeding */
2798 do {
2799 data = er32(STATUS);
2800 data &= E1000_STATUS_LAN_INIT_DONE;
Bruce Allance43a212013-02-20 04:06:32 +00002801 usleep_range(100, 200);
Bruce Allanfc0c7762009-07-01 13:27:55 +00002802 } while ((!data) && --loop);
2803
Bruce Allane921eb12012-11-28 09:28:37 +00002804 /* If basic configuration is incomplete before the above loop
Bruce Allanfc0c7762009-07-01 13:27:55 +00002805 * count reaches 0, loading the configuration from NVM will
2806 * leave the PHY in a bad state possibly resulting in no link.
2807 */
2808 if (loop == 0)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00002809 e_dbg("LAN_INIT_DONE not set, increase timeout\n");
Bruce Allanfc0c7762009-07-01 13:27:55 +00002810
2811 /* Clear the Init Done bit for the next init event */
2812 data = er32(STATUS);
2813 data &= ~E1000_STATUS_LAN_INIT_DONE;
2814 ew32(STATUS, data);
2815}
2816
2817/**
Bruce Allane98cac42010-05-10 15:02:32 +00002818 * e1000_post_phy_reset_ich8lan - Perform steps required after a PHY reset
Auke Kokbc7f75f2007-09-17 12:30:59 -07002819 * @hw: pointer to the HW structure
Auke Kokbc7f75f2007-09-17 12:30:59 -07002820 **/
Bruce Allane98cac42010-05-10 15:02:32 +00002821static s32 e1000_post_phy_reset_ich8lan(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002822{
Bruce Allanf523d212009-10-29 13:45:45 +00002823 s32 ret_val = 0;
2824 u16 reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002825
Bruce Allan44abd5c2012-02-22 09:02:37 +00002826 if (hw->phy.ops.check_reset_block(hw))
Bruce Allan5015e532012-02-08 02:55:56 +00002827 return 0;
Bruce Allanfc0c7762009-07-01 13:27:55 +00002828
Bruce Allan5f3eed62010-09-22 17:15:54 +00002829 /* Allow time for h/w to get to quiescent state after reset */
Bruce Allan1bba4382011-03-19 00:27:20 +00002830 usleep_range(10000, 20000);
Bruce Allan5f3eed62010-09-22 17:15:54 +00002831
Bruce Allanfddaa1a2010-01-13 01:52:49 +00002832 /* Perform any necessary post-reset workarounds */
Bruce Allane98cac42010-05-10 15:02:32 +00002833 switch (hw->mac.type) {
2834 case e1000_pchlan:
Bruce Allana4f58f52009-06-02 11:29:18 +00002835 ret_val = e1000_hv_phy_workarounds_ich8lan(hw);
2836 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002837 return ret_val;
Bruce Allane98cac42010-05-10 15:02:32 +00002838 break;
Bruce Alland3738bb2010-06-16 13:27:28 +00002839 case e1000_pch2lan:
2840 ret_val = e1000_lv_phy_workarounds_ich8lan(hw);
2841 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002842 return ret_val;
Bruce Alland3738bb2010-06-16 13:27:28 +00002843 break;
Bruce Allane98cac42010-05-10 15:02:32 +00002844 default:
2845 break;
Bruce Allana4f58f52009-06-02 11:29:18 +00002846 }
2847
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00002848 /* Clear the host wakeup bit after lcd reset */
2849 if (hw->mac.type >= e1000_pchlan) {
2850 e1e_rphy(hw, BM_PORT_GEN_CFG, &reg);
2851 reg &= ~BM_WUC_HOST_WU_BIT;
2852 e1e_wphy(hw, BM_PORT_GEN_CFG, reg);
2853 }
Bruce Allandb2932e2009-10-26 11:22:47 +00002854
Bruce Allanf523d212009-10-29 13:45:45 +00002855 /* Configure the LCD with the extended configuration region in NVM */
2856 ret_val = e1000_sw_lcd_config_ich8lan(hw);
2857 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002858 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002859
Bruce Allanf523d212009-10-29 13:45:45 +00002860 /* Configure the LCD with the OEM bits in NVM */
Bruce Allane98cac42010-05-10 15:02:32 +00002861 ret_val = e1000_oem_bits_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002862
Bruce Allan1effb452011-02-25 06:58:03 +00002863 if (hw->mac.type == e1000_pch2lan) {
2864 /* Ungate automatic PHY configuration on non-managed 82579 */
2865 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan1bba4382011-03-19 00:27:20 +00002866 usleep_range(10000, 20000);
Bruce Allan1effb452011-02-25 06:58:03 +00002867 e1000_gate_hw_phy_config_ich8lan(hw, false);
2868 }
2869
2870 /* Set EEE LPI Update Timer to 200usec */
2871 ret_val = hw->phy.ops.acquire(hw);
2872 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002873 return ret_val;
Bruce Allan4ddc48a2012-12-05 06:25:58 +00002874 ret_val = e1000_write_emi_reg_locked(hw,
2875 I82579_LPI_UPDATE_TIMER,
2876 0x1387);
Bruce Allan1effb452011-02-25 06:58:03 +00002877 hw->phy.ops.release(hw);
Bruce Allan605c82b2010-09-22 17:17:01 +00002878 }
2879
Bruce Allane98cac42010-05-10 15:02:32 +00002880 return ret_val;
2881}
2882
2883/**
2884 * e1000_phy_hw_reset_ich8lan - Performs a PHY reset
2885 * @hw: pointer to the HW structure
2886 *
2887 * Resets the PHY
2888 * This is a function pointer entry point called by drivers
2889 * or other shared routines.
2890 **/
2891static s32 e1000_phy_hw_reset_ich8lan(struct e1000_hw *hw)
2892{
2893 s32 ret_val = 0;
2894
Bruce Allan605c82b2010-09-22 17:17:01 +00002895 /* Gate automatic PHY configuration by hardware on non-managed 82579 */
2896 if ((hw->mac.type == e1000_pch2lan) &&
2897 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
2898 e1000_gate_hw_phy_config_ich8lan(hw, true);
2899
Bruce Allane98cac42010-05-10 15:02:32 +00002900 ret_val = e1000e_phy_hw_reset_generic(hw);
2901 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002902 return ret_val;
Bruce Allane98cac42010-05-10 15:02:32 +00002903
Bruce Allan5015e532012-02-08 02:55:56 +00002904 return e1000_post_phy_reset_ich8lan(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002905}
2906
2907/**
Bruce Allanfa2ce132009-10-26 11:23:25 +00002908 * e1000_set_lplu_state_pchlan - Set Low Power Link Up state
2909 * @hw: pointer to the HW structure
2910 * @active: true to enable LPLU, false to disable
2911 *
2912 * Sets the LPLU state according to the active flag. For PCH, if OEM write
2913 * bit are disabled in the NVM, writing the LPLU bits in the MAC will not set
2914 * the phy speed. This function will manually set the LPLU bit and restart
2915 * auto-neg as hw would do. D3 and D0 LPLU will call the same function
2916 * since it configures the same bit.
2917 **/
2918static s32 e1000_set_lplu_state_pchlan(struct e1000_hw *hw, bool active)
2919{
Bruce Allan70806a72013-01-05 05:08:37 +00002920 s32 ret_val;
Bruce Allanfa2ce132009-10-26 11:23:25 +00002921 u16 oem_reg;
2922
2923 ret_val = e1e_rphy(hw, HV_OEM_BITS, &oem_reg);
2924 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00002925 return ret_val;
Bruce Allanfa2ce132009-10-26 11:23:25 +00002926
2927 if (active)
2928 oem_reg |= HV_OEM_BITS_LPLU;
2929 else
2930 oem_reg &= ~HV_OEM_BITS_LPLU;
2931
Bruce Allan44abd5c2012-02-22 09:02:37 +00002932 if (!hw->phy.ops.check_reset_block(hw))
Bruce Allan464c85e2011-12-16 00:46:49 +00002933 oem_reg |= HV_OEM_BITS_RESTART_AN;
2934
Bruce Allan5015e532012-02-08 02:55:56 +00002935 return e1e_wphy(hw, HV_OEM_BITS, oem_reg);
Bruce Allanfa2ce132009-10-26 11:23:25 +00002936}
2937
2938/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07002939 * e1000_set_d0_lplu_state_ich8lan - Set Low Power Linkup D0 state
2940 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00002941 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07002942 *
2943 * Sets the LPLU D0 state according to the active flag. When
2944 * activating LPLU this function also disables smart speed
2945 * and vice versa. LPLU will not be activated unless the
2946 * device autonegotiation advertisement meets standards of
2947 * either 10 or 10/100 or 10/100/1000 at all duplexes.
2948 * This is a function pointer entry point only called by
2949 * PHY setup routines.
2950 **/
2951static s32 e1000_set_d0_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
2952{
2953 struct e1000_phy_info *phy = &hw->phy;
2954 u32 phy_ctrl;
2955 s32 ret_val = 0;
2956 u16 data;
2957
Bruce Allan97ac8ca2008-04-29 09:16:05 -07002958 if (phy->type == e1000_phy_ife)
Bruce Allan82607252012-02-08 02:55:09 +00002959 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002960
2961 phy_ctrl = er32(PHY_CTRL);
2962
2963 if (active) {
2964 phy_ctrl |= E1000_PHY_CTRL_D0A_LPLU;
2965 ew32(PHY_CTRL, phy_ctrl);
2966
Bruce Allan60f12922009-07-01 13:28:14 +00002967 if (phy->type != e1000_phy_igp_3)
2968 return 0;
2969
Bruce Allane921eb12012-11-28 09:28:37 +00002970 /* Call gig speed drop workaround on LPLU before accessing
Bruce Allanad680762008-03-28 09:15:03 -07002971 * any PHY registers
2972 */
Bruce Allan60f12922009-07-01 13:28:14 +00002973 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07002974 e1000e_gig_downshift_workaround_ich8lan(hw);
2975
2976 /* When LPLU is enabled, we should disable SmartSpeed */
2977 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Bruce Allan7dbbe5d2013-01-05 05:08:31 +00002978 if (ret_val)
2979 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07002980 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
2981 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
2982 if (ret_val)
2983 return ret_val;
2984 } else {
2985 phy_ctrl &= ~E1000_PHY_CTRL_D0A_LPLU;
2986 ew32(PHY_CTRL, phy_ctrl);
2987
Bruce Allan60f12922009-07-01 13:28:14 +00002988 if (phy->type != e1000_phy_igp_3)
2989 return 0;
2990
Bruce Allane921eb12012-11-28 09:28:37 +00002991 /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07002992 * during Dx states where the power conservation is most
2993 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07002994 * SmartSpeed, so performance is maintained.
2995 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07002996 if (phy->smart_speed == e1000_smart_speed_on) {
2997 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07002998 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07002999 if (ret_val)
3000 return ret_val;
3001
3002 data |= IGP01E1000_PSCFR_SMART_SPEED;
3003 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07003004 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003005 if (ret_val)
3006 return ret_val;
3007 } else if (phy->smart_speed == e1000_smart_speed_off) {
3008 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07003009 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003010 if (ret_val)
3011 return ret_val;
3012
3013 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
3014 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
Bruce Allanad680762008-03-28 09:15:03 -07003015 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003016 if (ret_val)
3017 return ret_val;
3018 }
3019 }
3020
3021 return 0;
3022}
3023
3024/**
3025 * e1000_set_d3_lplu_state_ich8lan - Set Low Power Linkup D3 state
3026 * @hw: pointer to the HW structure
Bruce Allan564ea9b2009-11-20 23:26:44 +00003027 * @active: true to enable LPLU, false to disable
Auke Kokbc7f75f2007-09-17 12:30:59 -07003028 *
3029 * Sets the LPLU D3 state according to the active flag. When
3030 * activating LPLU this function also disables smart speed
3031 * and vice versa. LPLU will not be activated unless the
3032 * device autonegotiation advertisement meets standards of
3033 * either 10 or 10/100 or 10/100/1000 at all duplexes.
3034 * This is a function pointer entry point only called by
3035 * PHY setup routines.
3036 **/
3037static s32 e1000_set_d3_lplu_state_ich8lan(struct e1000_hw *hw, bool active)
3038{
3039 struct e1000_phy_info *phy = &hw->phy;
3040 u32 phy_ctrl;
Bruce Alland7eb3382012-02-08 02:55:14 +00003041 s32 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003042 u16 data;
3043
3044 phy_ctrl = er32(PHY_CTRL);
3045
3046 if (!active) {
3047 phy_ctrl &= ~E1000_PHY_CTRL_NOND0A_LPLU;
3048 ew32(PHY_CTRL, phy_ctrl);
Bruce Allan60f12922009-07-01 13:28:14 +00003049
3050 if (phy->type != e1000_phy_igp_3)
3051 return 0;
3052
Bruce Allane921eb12012-11-28 09:28:37 +00003053 /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
Auke Kokbc7f75f2007-09-17 12:30:59 -07003054 * during Dx states where the power conservation is most
3055 * important. During driver activity we should enable
Bruce Allanad680762008-03-28 09:15:03 -07003056 * SmartSpeed, so performance is maintained.
3057 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003058 if (phy->smart_speed == e1000_smart_speed_on) {
Bruce Allanad680762008-03-28 09:15:03 -07003059 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
3060 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003061 if (ret_val)
3062 return ret_val;
3063
3064 data |= IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07003065 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
3066 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003067 if (ret_val)
3068 return ret_val;
3069 } else if (phy->smart_speed == e1000_smart_speed_off) {
Bruce Allanad680762008-03-28 09:15:03 -07003070 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
3071 &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003072 if (ret_val)
3073 return ret_val;
3074
3075 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07003076 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
3077 data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003078 if (ret_val)
3079 return ret_val;
3080 }
3081 } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
3082 (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
3083 (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
3084 phy_ctrl |= E1000_PHY_CTRL_NOND0A_LPLU;
3085 ew32(PHY_CTRL, phy_ctrl);
3086
Bruce Allan60f12922009-07-01 13:28:14 +00003087 if (phy->type != e1000_phy_igp_3)
3088 return 0;
3089
Bruce Allane921eb12012-11-28 09:28:37 +00003090 /* Call gig speed drop workaround on LPLU before accessing
Bruce Allanad680762008-03-28 09:15:03 -07003091 * any PHY registers
3092 */
Bruce Allan60f12922009-07-01 13:28:14 +00003093 if (hw->mac.type == e1000_ich8lan)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003094 e1000e_gig_downshift_workaround_ich8lan(hw);
3095
3096 /* When LPLU is enabled, we should disable SmartSpeed */
Bruce Allanad680762008-03-28 09:15:03 -07003097 ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003098 if (ret_val)
3099 return ret_val;
3100
3101 data &= ~IGP01E1000_PSCFR_SMART_SPEED;
Bruce Allanad680762008-03-28 09:15:03 -07003102 ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003103 }
3104
Bruce Alland7eb3382012-02-08 02:55:14 +00003105 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003106}
3107
3108/**
Bruce Allanf4187b52008-08-26 18:36:50 -07003109 * e1000_valid_nvm_bank_detect_ich8lan - finds out the valid bank 0 or 1
3110 * @hw: pointer to the HW structure
3111 * @bank: pointer to the variable that returns the active bank
3112 *
3113 * Reads signature byte from the NVM using the flash access registers.
Bruce Allane2434552008-11-21 17:02:41 -08003114 * Word 0x13 bits 15:14 = 10b indicate a valid signature for that bank.
Bruce Allanf4187b52008-08-26 18:36:50 -07003115 **/
3116static s32 e1000_valid_nvm_bank_detect_ich8lan(struct e1000_hw *hw, u32 *bank)
3117{
Bruce Allane2434552008-11-21 17:02:41 -08003118 u32 eecd;
Bruce Allanf4187b52008-08-26 18:36:50 -07003119 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allanf4187b52008-08-26 18:36:50 -07003120 u32 bank1_offset = nvm->flash_bank_size * sizeof(u16);
3121 u32 act_offset = E1000_ICH_NVM_SIG_WORD * 2 + 1;
Raanan Avargilf3ed9352015-10-20 17:13:01 +03003122 u32 nvm_dword = 0;
Bruce Allane2434552008-11-21 17:02:41 -08003123 u8 sig_byte = 0;
Bruce Allanf71dde62012-02-08 02:55:35 +00003124 s32 ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07003125
Bruce Allane2434552008-11-21 17:02:41 -08003126 switch (hw->mac.type) {
David Ertman79849eb2015-02-10 09:10:43 +00003127 case e1000_pch_spt:
Raanan Avargilf3ed9352015-10-20 17:13:01 +03003128 bank1_offset = nvm->flash_bank_size;
3129 act_offset = E1000_ICH_NVM_SIG_WORD;
3130
3131 /* set bank to 0 in case flash read fails */
3132 *bank = 0;
3133
3134 /* Check bank 0 */
3135 ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset,
3136 &nvm_dword);
3137 if (ret_val)
3138 return ret_val;
3139 sig_byte = (u8)((nvm_dword & 0xFF00) >> 8);
3140 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
3141 E1000_ICH_NVM_SIG_VALUE) {
3142 *bank = 0;
David Ertman79849eb2015-02-10 09:10:43 +00003143 return 0;
3144 }
Raanan Avargilf3ed9352015-10-20 17:13:01 +03003145
3146 /* Check bank 1 */
3147 ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset +
3148 bank1_offset,
3149 &nvm_dword);
3150 if (ret_val)
3151 return ret_val;
3152 sig_byte = (u8)((nvm_dword & 0xFF00) >> 8);
3153 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
3154 E1000_ICH_NVM_SIG_VALUE) {
3155 *bank = 1;
3156 return 0;
3157 }
3158
3159 e_dbg("ERROR: No valid NVM bank present\n");
3160 return -E1000_ERR_NVM;
Bruce Allane2434552008-11-21 17:02:41 -08003161 case e1000_ich8lan:
3162 case e1000_ich9lan:
3163 eecd = er32(EECD);
3164 if ((eecd & E1000_EECD_SEC1VAL_VALID_MASK) ==
3165 E1000_EECD_SEC1VAL_VALID_MASK) {
3166 if (eecd & E1000_EECD_SEC1VAL)
Bruce Allanf4187b52008-08-26 18:36:50 -07003167 *bank = 1;
Bruce Allane2434552008-11-21 17:02:41 -08003168 else
3169 *bank = 0;
3170
3171 return 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07003172 }
Bruce Allan434f1392011-12-16 00:46:54 +00003173 e_dbg("Unable to determine valid NVM bank via EEC - reading flash signature\n");
Bruce Allane2434552008-11-21 17:02:41 -08003174 /* fall-thru */
3175 default:
3176 /* set bank to 0 in case flash read fails */
3177 *bank = 0;
3178
3179 /* Check bank 0 */
3180 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset,
Bruce Allanf0ff4392013-02-20 04:05:39 +00003181 &sig_byte);
Bruce Allane2434552008-11-21 17:02:41 -08003182 if (ret_val)
3183 return ret_val;
3184 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
3185 E1000_ICH_NVM_SIG_VALUE) {
3186 *bank = 0;
3187 return 0;
3188 }
3189
3190 /* Check bank 1 */
3191 ret_val = e1000_read_flash_byte_ich8lan(hw, act_offset +
Bruce Allanf0ff4392013-02-20 04:05:39 +00003192 bank1_offset,
3193 &sig_byte);
Bruce Allane2434552008-11-21 17:02:41 -08003194 if (ret_val)
3195 return ret_val;
3196 if ((sig_byte & E1000_ICH_NVM_VALID_SIG_MASK) ==
3197 E1000_ICH_NVM_SIG_VALUE) {
3198 *bank = 1;
3199 return 0;
3200 }
3201
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003202 e_dbg("ERROR: No valid NVM bank present\n");
Bruce Allane2434552008-11-21 17:02:41 -08003203 return -E1000_ERR_NVM;
Bruce Allanf4187b52008-08-26 18:36:50 -07003204 }
Bruce Allanf4187b52008-08-26 18:36:50 -07003205}
3206
3207/**
David Ertman79849eb2015-02-10 09:10:43 +00003208 * e1000_read_nvm_spt - NVM access for SPT
3209 * @hw: pointer to the HW structure
3210 * @offset: The offset (in bytes) of the word(s) to read.
3211 * @words: Size of data to read in words.
3212 * @data: pointer to the word(s) to read at offset.
3213 *
3214 * Reads a word(s) from the NVM
3215 **/
3216static s32 e1000_read_nvm_spt(struct e1000_hw *hw, u16 offset, u16 words,
3217 u16 *data)
3218{
3219 struct e1000_nvm_info *nvm = &hw->nvm;
3220 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3221 u32 act_offset;
3222 s32 ret_val = 0;
3223 u32 bank = 0;
3224 u32 dword = 0;
3225 u16 offset_to_read;
3226 u16 i;
3227
3228 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
3229 (words == 0)) {
3230 e_dbg("nvm parameter(s) out of bounds\n");
3231 ret_val = -E1000_ERR_NVM;
3232 goto out;
3233 }
3234
3235 nvm->ops.acquire(hw);
3236
3237 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
3238 if (ret_val) {
3239 e_dbg("Could not detect valid bank, assuming bank 0\n");
3240 bank = 0;
3241 }
3242
3243 act_offset = (bank) ? nvm->flash_bank_size : 0;
3244 act_offset += offset;
3245
3246 ret_val = 0;
3247
3248 for (i = 0; i < words; i += 2) {
3249 if (words - i == 1) {
3250 if (dev_spec->shadow_ram[offset + i].modified) {
3251 data[i] =
3252 dev_spec->shadow_ram[offset + i].value;
3253 } else {
3254 offset_to_read = act_offset + i -
3255 ((act_offset + i) % 2);
3256 ret_val =
3257 e1000_read_flash_dword_ich8lan(hw,
3258 offset_to_read,
3259 &dword);
3260 if (ret_val)
3261 break;
3262 if ((act_offset + i) % 2 == 0)
3263 data[i] = (u16)(dword & 0xFFFF);
3264 else
3265 data[i] = (u16)((dword >> 16) & 0xFFFF);
3266 }
3267 } else {
3268 offset_to_read = act_offset + i;
3269 if (!(dev_spec->shadow_ram[offset + i].modified) ||
3270 !(dev_spec->shadow_ram[offset + i + 1].modified)) {
3271 ret_val =
3272 e1000_read_flash_dword_ich8lan(hw,
3273 offset_to_read,
3274 &dword);
3275 if (ret_val)
3276 break;
3277 }
3278 if (dev_spec->shadow_ram[offset + i].modified)
3279 data[i] =
3280 dev_spec->shadow_ram[offset + i].value;
3281 else
3282 data[i] = (u16)(dword & 0xFFFF);
3283 if (dev_spec->shadow_ram[offset + i].modified)
3284 data[i + 1] =
3285 dev_spec->shadow_ram[offset + i + 1].value;
3286 else
3287 data[i + 1] = (u16)(dword >> 16 & 0xFFFF);
3288 }
3289 }
3290
3291 nvm->ops.release(hw);
3292
3293out:
3294 if (ret_val)
3295 e_dbg("NVM read error: %d\n", ret_val);
3296
3297 return ret_val;
3298}
3299
3300/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003301 * e1000_read_nvm_ich8lan - Read word(s) from the NVM
3302 * @hw: pointer to the HW structure
3303 * @offset: The offset (in bytes) of the word(s) to read.
3304 * @words: Size of data to read in words
3305 * @data: Pointer to the word(s) to read at offset.
3306 *
3307 * Reads a word(s) from the NVM using the flash access registers.
3308 **/
3309static s32 e1000_read_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
3310 u16 *data)
3311{
3312 struct e1000_nvm_info *nvm = &hw->nvm;
3313 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3314 u32 act_offset;
Bruce Allan148675a2009-08-07 07:41:56 +00003315 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07003316 u32 bank = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003317 u16 i, word;
3318
3319 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
3320 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003321 e_dbg("nvm parameter(s) out of bounds\n");
Bruce Allanca15df52009-10-26 11:23:43 +00003322 ret_val = -E1000_ERR_NVM;
3323 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003324 }
3325
Bruce Allan94d81862009-11-20 23:25:26 +00003326 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003327
Bruce Allanf4187b52008-08-26 18:36:50 -07003328 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allan148675a2009-08-07 07:41:56 +00003329 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003330 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00003331 bank = 0;
3332 }
Bruce Allanf4187b52008-08-26 18:36:50 -07003333
3334 act_offset = (bank) ? nvm->flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003335 act_offset += offset;
3336
Bruce Allan148675a2009-08-07 07:41:56 +00003337 ret_val = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003338 for (i = 0; i < words; i++) {
Bruce Allan362e20c2013-02-20 04:05:45 +00003339 if (dev_spec->shadow_ram[offset + i].modified) {
3340 data[i] = dev_spec->shadow_ram[offset + i].value;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003341 } else {
3342 ret_val = e1000_read_flash_word_ich8lan(hw,
3343 act_offset + i,
3344 &word);
3345 if (ret_val)
3346 break;
3347 data[i] = word;
3348 }
3349 }
3350
Bruce Allan94d81862009-11-20 23:25:26 +00003351 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003352
Bruce Allane2434552008-11-21 17:02:41 -08003353out:
3354 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003355 e_dbg("NVM read error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08003356
Auke Kokbc7f75f2007-09-17 12:30:59 -07003357 return ret_val;
3358}
3359
3360/**
3361 * e1000_flash_cycle_init_ich8lan - Initialize flash
3362 * @hw: pointer to the HW structure
3363 *
3364 * This function does initial flash setup so that a new read/write/erase cycle
3365 * can be started.
3366 **/
3367static s32 e1000_flash_cycle_init_ich8lan(struct e1000_hw *hw)
3368{
3369 union ich8_hws_flash_status hsfsts;
3370 s32 ret_val = -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003371
3372 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
3373
3374 /* Check if the flash descriptor is valid */
Bruce Allan04499ec2012-04-13 00:08:31 +00003375 if (!hsfsts.hsf_status.fldesvalid) {
Bruce Allan434f1392011-12-16 00:46:54 +00003376 e_dbg("Flash descriptor invalid. SW Sequencing must be used.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003377 return -E1000_ERR_NVM;
3378 }
3379
3380 /* Clear FCERR and DAEL in hw status by writing 1 */
3381 hsfsts.hsf_status.flcerr = 1;
3382 hsfsts.hsf_status.dael = 1;
David Ertman79849eb2015-02-10 09:10:43 +00003383 if (hw->mac.type == e1000_pch_spt)
3384 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval & 0xFFFF);
3385 else
3386 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003387
Bruce Allane921eb12012-11-28 09:28:37 +00003388 /* Either we should have a hardware SPI cycle in progress
Auke Kokbc7f75f2007-09-17 12:30:59 -07003389 * bit to check against, in order to start a new cycle or
3390 * FDONE bit should be changed in the hardware so that it
Auke Kok489815c2008-02-21 15:11:07 -08003391 * is 1 after hardware reset, which can then be used as an
Auke Kokbc7f75f2007-09-17 12:30:59 -07003392 * indication whether a cycle is in progress or has been
3393 * completed.
3394 */
3395
Bruce Allan04499ec2012-04-13 00:08:31 +00003396 if (!hsfsts.hsf_status.flcinprog) {
Bruce Allane921eb12012-11-28 09:28:37 +00003397 /* There is no cycle running at present,
Bruce Allan5ff5b662009-12-01 15:51:11 +00003398 * so we can start a cycle.
Bruce Allanad680762008-03-28 09:15:03 -07003399 * Begin by setting Flash Cycle Done.
3400 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003401 hsfsts.hsf_status.flcdone = 1;
David Ertman79849eb2015-02-10 09:10:43 +00003402 if (hw->mac.type == e1000_pch_spt)
3403 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval & 0xFFFF);
3404 else
3405 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003406 ret_val = 0;
3407 } else {
Bruce Allanf71dde62012-02-08 02:55:35 +00003408 s32 i;
Bruce Allan90da0662011-01-06 07:02:53 +00003409
Bruce Allane921eb12012-11-28 09:28:37 +00003410 /* Otherwise poll for sometime so the current
Bruce Allanad680762008-03-28 09:15:03 -07003411 * cycle has a chance to end before giving up.
3412 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003413 for (i = 0; i < ICH_FLASH_READ_COMMAND_TIMEOUT; i++) {
Bruce Allanc8243ee2011-12-17 08:32:57 +00003414 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003415 if (!hsfsts.hsf_status.flcinprog) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003416 ret_val = 0;
3417 break;
3418 }
3419 udelay(1);
3420 }
Bruce Allan9e2d7652012-01-31 06:37:27 +00003421 if (!ret_val) {
Bruce Allane921eb12012-11-28 09:28:37 +00003422 /* Successful in waiting for previous cycle to timeout,
Bruce Allanad680762008-03-28 09:15:03 -07003423 * now set the Flash Cycle Done.
3424 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003425 hsfsts.hsf_status.flcdone = 1;
David Ertman79849eb2015-02-10 09:10:43 +00003426 if (hw->mac.type == e1000_pch_spt)
3427 ew32flash(ICH_FLASH_HSFSTS,
3428 hsfsts.regval & 0xFFFF);
3429 else
3430 ew16flash(ICH_FLASH_HSFSTS, hsfsts.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003431 } else {
Joe Perches2c73e1f2010-03-26 20:16:59 +00003432 e_dbg("Flash controller busy, cannot get access\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003433 }
3434 }
3435
3436 return ret_val;
3437}
3438
3439/**
3440 * e1000_flash_cycle_ich8lan - Starts flash cycle (read/write/erase)
3441 * @hw: pointer to the HW structure
3442 * @timeout: maximum time to wait for completion
3443 *
3444 * This function starts a flash cycle and waits for its completion.
3445 **/
3446static s32 e1000_flash_cycle_ich8lan(struct e1000_hw *hw, u32 timeout)
3447{
3448 union ich8_hws_flash_ctrl hsflctl;
3449 union ich8_hws_flash_status hsfsts;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003450 u32 i = 0;
3451
3452 /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
David Ertman79849eb2015-02-10 09:10:43 +00003453 if (hw->mac.type == e1000_pch_spt)
3454 hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) >> 16;
3455 else
3456 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003457 hsflctl.hsf_ctrl.flcgo = 1;
David Ertman79849eb2015-02-10 09:10:43 +00003458
3459 if (hw->mac.type == e1000_pch_spt)
3460 ew32flash(ICH_FLASH_HSFSTS, hsflctl.regval << 16);
3461 else
3462 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003463
3464 /* wait till FDONE bit is set to 1 */
3465 do {
3466 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003467 if (hsfsts.hsf_status.flcdone)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003468 break;
3469 udelay(1);
3470 } while (i++ < timeout);
3471
Bruce Allan04499ec2012-04-13 00:08:31 +00003472 if (hsfsts.hsf_status.flcdone && !hsfsts.hsf_status.flcerr)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003473 return 0;
3474
Bruce Allan55920b52012-02-08 02:55:25 +00003475 return -E1000_ERR_NVM;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003476}
3477
3478/**
David Ertman79849eb2015-02-10 09:10:43 +00003479 * e1000_read_flash_dword_ich8lan - Read dword from flash
3480 * @hw: pointer to the HW structure
3481 * @offset: offset to data location
3482 * @data: pointer to the location for storing the data
3483 *
3484 * Reads the flash dword at offset into data. Offset is converted
3485 * to bytes before read.
3486 **/
3487static s32 e1000_read_flash_dword_ich8lan(struct e1000_hw *hw, u32 offset,
3488 u32 *data)
3489{
3490 /* Must convert word offset into bytes. */
3491 offset <<= 1;
3492 return e1000_read_flash_data32_ich8lan(hw, offset, data);
3493}
3494
3495/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003496 * e1000_read_flash_word_ich8lan - Read word from flash
3497 * @hw: pointer to the HW structure
3498 * @offset: offset to data location
3499 * @data: pointer to the location for storing the data
3500 *
3501 * Reads the flash word at offset into data. Offset is converted
3502 * to bytes before read.
3503 **/
3504static s32 e1000_read_flash_word_ich8lan(struct e1000_hw *hw, u32 offset,
3505 u16 *data)
3506{
3507 /* Must convert offset into bytes. */
3508 offset <<= 1;
3509
3510 return e1000_read_flash_data_ich8lan(hw, offset, 2, data);
3511}
3512
3513/**
Bruce Allanf4187b52008-08-26 18:36:50 -07003514 * e1000_read_flash_byte_ich8lan - Read byte from flash
3515 * @hw: pointer to the HW structure
3516 * @offset: The offset of the byte to read.
3517 * @data: Pointer to a byte to store the value read.
3518 *
3519 * Reads a single byte from the NVM using the flash access registers.
3520 **/
3521static s32 e1000_read_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
3522 u8 *data)
3523{
3524 s32 ret_val;
3525 u16 word = 0;
3526
David Ertman79849eb2015-02-10 09:10:43 +00003527 /* In SPT, only 32 bits access is supported,
3528 * so this function should not be called.
3529 */
3530 if (hw->mac.type == e1000_pch_spt)
3531 return -E1000_ERR_NVM;
3532 else
3533 ret_val = e1000_read_flash_data_ich8lan(hw, offset, 1, &word);
3534
Bruce Allanf4187b52008-08-26 18:36:50 -07003535 if (ret_val)
3536 return ret_val;
3537
3538 *data = (u8)word;
3539
3540 return 0;
3541}
3542
3543/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003544 * e1000_read_flash_data_ich8lan - Read byte or word from NVM
3545 * @hw: pointer to the HW structure
3546 * @offset: The offset (in bytes) of the byte or word to read.
3547 * @size: Size of data to read, 1=byte 2=word
3548 * @data: Pointer to the word to store the value read.
3549 *
3550 * Reads a byte or word from the NVM using the flash access registers.
3551 **/
3552static s32 e1000_read_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
3553 u8 size, u16 *data)
3554{
3555 union ich8_hws_flash_status hsfsts;
3556 union ich8_hws_flash_ctrl hsflctl;
3557 u32 flash_linear_addr;
3558 u32 flash_data = 0;
3559 s32 ret_val = -E1000_ERR_NVM;
3560 u8 count = 0;
3561
Bruce Allane80bd1d2013-05-01 01:19:46 +00003562 if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003563 return -E1000_ERR_NVM;
3564
Bruce Allanf0ff4392013-02-20 04:05:39 +00003565 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
3566 hw->nvm.flash_base_addr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003567
3568 do {
3569 udelay(1);
3570 /* Steps */
3571 ret_val = e1000_flash_cycle_init_ich8lan(hw);
Bruce Allan9e2d7652012-01-31 06:37:27 +00003572 if (ret_val)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003573 break;
3574
3575 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
3576 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
3577 hsflctl.hsf_ctrl.fldbcount = size - 1;
3578 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
3579 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
3580
3581 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
3582
Bruce Allan17e813e2013-02-20 04:06:01 +00003583 ret_val =
3584 e1000_flash_cycle_ich8lan(hw,
3585 ICH_FLASH_READ_COMMAND_TIMEOUT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003586
Bruce Allane921eb12012-11-28 09:28:37 +00003587 /* Check if FCERR is set to 1, if set to 1, clear it
Auke Kokbc7f75f2007-09-17 12:30:59 -07003588 * and try the whole sequence a few more times, else
3589 * read in (shift in) the Flash Data0, the order is
Bruce Allanad680762008-03-28 09:15:03 -07003590 * least significant byte first msb to lsb
3591 */
Bruce Allan9e2d7652012-01-31 06:37:27 +00003592 if (!ret_val) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003593 flash_data = er32flash(ICH_FLASH_FDATA0);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00003594 if (size == 1)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003595 *data = (u8)(flash_data & 0x000000FF);
Bruce Allanb1cdfea2010-12-11 05:53:47 +00003596 else if (size == 2)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003597 *data = (u16)(flash_data & 0x0000FFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003598 break;
3599 } else {
Bruce Allane921eb12012-11-28 09:28:37 +00003600 /* If we've gotten here, then things are probably
Auke Kokbc7f75f2007-09-17 12:30:59 -07003601 * completely hosed, but if the error condition is
3602 * detected, it won't hurt to give it another try...
3603 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
3604 */
3605 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00003606 if (hsfsts.hsf_status.flcerr) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003607 /* Repeat for some time before giving up. */
3608 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00003609 } else if (!hsfsts.hsf_status.flcdone) {
Bruce Allan434f1392011-12-16 00:46:54 +00003610 e_dbg("Timeout error - flash cycle did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003611 break;
3612 }
3613 }
3614 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
3615
3616 return ret_val;
3617}
3618
3619/**
David Ertman79849eb2015-02-10 09:10:43 +00003620 * e1000_read_flash_data32_ich8lan - Read dword from NVM
3621 * @hw: pointer to the HW structure
3622 * @offset: The offset (in bytes) of the dword to read.
3623 * @data: Pointer to the dword to store the value read.
3624 *
3625 * Reads a byte or word from the NVM using the flash access registers.
3626 **/
3627
3628static s32 e1000_read_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset,
3629 u32 *data)
3630{
3631 union ich8_hws_flash_status hsfsts;
3632 union ich8_hws_flash_ctrl hsflctl;
3633 u32 flash_linear_addr;
3634 s32 ret_val = -E1000_ERR_NVM;
3635 u8 count = 0;
3636
3637 if (offset > ICH_FLASH_LINEAR_ADDR_MASK ||
3638 hw->mac.type != e1000_pch_spt)
3639 return -E1000_ERR_NVM;
3640 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
3641 hw->nvm.flash_base_addr);
3642
3643 do {
3644 udelay(1);
3645 /* Steps */
3646 ret_val = e1000_flash_cycle_init_ich8lan(hw);
3647 if (ret_val)
3648 break;
3649 /* In SPT, This register is in Lan memory space, not flash.
3650 * Therefore, only 32 bit access is supported
3651 */
3652 hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) >> 16;
3653
3654 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
3655 hsflctl.hsf_ctrl.fldbcount = sizeof(u32) - 1;
3656 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_READ;
3657 /* In SPT, This register is in Lan memory space, not flash.
3658 * Therefore, only 32 bit access is supported
3659 */
3660 ew32flash(ICH_FLASH_HSFSTS, (u32)hsflctl.regval << 16);
3661 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
3662
3663 ret_val =
3664 e1000_flash_cycle_ich8lan(hw,
3665 ICH_FLASH_READ_COMMAND_TIMEOUT);
3666
3667 /* Check if FCERR is set to 1, if set to 1, clear it
3668 * and try the whole sequence a few more times, else
3669 * read in (shift in) the Flash Data0, the order is
3670 * least significant byte first msb to lsb
3671 */
3672 if (!ret_val) {
3673 *data = er32flash(ICH_FLASH_FDATA0);
3674 break;
3675 } else {
3676 /* If we've gotten here, then things are probably
3677 * completely hosed, but if the error condition is
3678 * detected, it won't hurt to give it another try...
3679 * ICH_FLASH_CYCLE_REPEAT_COUNT times.
3680 */
3681 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
3682 if (hsfsts.hsf_status.flcerr) {
3683 /* Repeat for some time before giving up. */
3684 continue;
3685 } else if (!hsfsts.hsf_status.flcdone) {
3686 e_dbg("Timeout error - flash cycle did not complete.\n");
3687 break;
3688 }
3689 }
3690 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
3691
3692 return ret_val;
3693}
3694
3695/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07003696 * e1000_write_nvm_ich8lan - Write word(s) to the NVM
3697 * @hw: pointer to the HW structure
3698 * @offset: The offset (in bytes) of the word(s) to write.
3699 * @words: Size of data to write in words
3700 * @data: Pointer to the word(s) to write at offset.
3701 *
3702 * Writes a byte or word to the NVM using the flash access registers.
3703 **/
3704static s32 e1000_write_nvm_ich8lan(struct e1000_hw *hw, u16 offset, u16 words,
3705 u16 *data)
3706{
3707 struct e1000_nvm_info *nvm = &hw->nvm;
3708 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003709 u16 i;
3710
3711 if ((offset >= nvm->word_size) || (words > nvm->word_size - offset) ||
3712 (words == 0)) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003713 e_dbg("nvm parameter(s) out of bounds\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07003714 return -E1000_ERR_NVM;
3715 }
3716
Bruce Allan94d81862009-11-20 23:25:26 +00003717 nvm->ops.acquire(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00003718
Auke Kokbc7f75f2007-09-17 12:30:59 -07003719 for (i = 0; i < words; i++) {
Bruce Allan362e20c2013-02-20 04:05:45 +00003720 dev_spec->shadow_ram[offset + i].modified = true;
3721 dev_spec->shadow_ram[offset + i].value = data[i];
Auke Kokbc7f75f2007-09-17 12:30:59 -07003722 }
3723
Bruce Allan94d81862009-11-20 23:25:26 +00003724 nvm->ops.release(hw);
Bruce Allanca15df52009-10-26 11:23:43 +00003725
Auke Kokbc7f75f2007-09-17 12:30:59 -07003726 return 0;
3727}
3728
3729/**
David Ertman79849eb2015-02-10 09:10:43 +00003730 * e1000_update_nvm_checksum_spt - Update the checksum for NVM
Auke Kokbc7f75f2007-09-17 12:30:59 -07003731 * @hw: pointer to the HW structure
3732 *
3733 * The NVM checksum is updated by calling the generic update_nvm_checksum,
3734 * which writes the checksum to the shadow ram. The changes in the shadow
3735 * ram are then committed to the EEPROM by processing each bank at a time
3736 * checking for the modified bit and writing only the pending changes.
Auke Kok489815c2008-02-21 15:11:07 -08003737 * After a successful commit, the shadow ram is cleared and is ready for
Auke Kokbc7f75f2007-09-17 12:30:59 -07003738 * future writes.
3739 **/
David Ertman79849eb2015-02-10 09:10:43 +00003740static s32 e1000_update_nvm_checksum_spt(struct e1000_hw *hw)
Auke Kokbc7f75f2007-09-17 12:30:59 -07003741{
3742 struct e1000_nvm_info *nvm = &hw->nvm;
3743 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allanf4187b52008-08-26 18:36:50 -07003744 u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003745 s32 ret_val;
David Ertman79849eb2015-02-10 09:10:43 +00003746 u32 dword = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003747
3748 ret_val = e1000e_update_nvm_checksum_generic(hw);
3749 if (ret_val)
Bruce Allane2434552008-11-21 17:02:41 -08003750 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003751
3752 if (nvm->type != e1000_nvm_flash_sw)
Bruce Allane2434552008-11-21 17:02:41 -08003753 goto out;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003754
Bruce Allan94d81862009-11-20 23:25:26 +00003755 nvm->ops.acquire(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003756
Bruce Allane921eb12012-11-28 09:28:37 +00003757 /* We're writing to the opposite bank so if we're on bank 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07003758 * write to bank 0 etc. We also need to erase the segment that
Bruce Allanad680762008-03-28 09:15:03 -07003759 * is going to be written
3760 */
Bruce Allane80bd1d2013-05-01 01:19:46 +00003761 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
Bruce Allane2434552008-11-21 17:02:41 -08003762 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003763 e_dbg("Could not detect valid bank, assuming bank 0\n");
Bruce Allan148675a2009-08-07 07:41:56 +00003764 bank = 0;
Bruce Allane2434552008-11-21 17:02:41 -08003765 }
Bruce Allanf4187b52008-08-26 18:36:50 -07003766
3767 if (bank == 0) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003768 new_bank_offset = nvm->flash_bank_size;
3769 old_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08003770 ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
Bruce Allan9c5e2092010-05-10 15:00:31 +00003771 if (ret_val)
3772 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003773 } else {
3774 old_bank_offset = nvm->flash_bank_size;
3775 new_bank_offset = 0;
Bruce Allane2434552008-11-21 17:02:41 -08003776 ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00003777 if (ret_val)
3778 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003779 }
David Ertman79849eb2015-02-10 09:10:43 +00003780 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i += 2) {
Bruce Allane921eb12012-11-28 09:28:37 +00003781 /* Determine whether to write the value stored
Auke Kokbc7f75f2007-09-17 12:30:59 -07003782 * in the other NVM bank or a modified value stored
Bruce Allanad680762008-03-28 09:15:03 -07003783 * in the shadow RAM
3784 */
David Ertman79849eb2015-02-10 09:10:43 +00003785 ret_val = e1000_read_flash_dword_ich8lan(hw,
3786 i + old_bank_offset,
3787 &dword);
3788
3789 if (dev_spec->shadow_ram[i].modified) {
3790 dword &= 0xffff0000;
3791 dword |= (dev_spec->shadow_ram[i].value & 0xffff);
3792 }
3793 if (dev_spec->shadow_ram[i + 1].modified) {
3794 dword &= 0x0000ffff;
3795 dword |= ((dev_spec->shadow_ram[i + 1].value & 0xffff)
3796 << 16);
3797 }
3798 if (ret_val)
3799 break;
3800
3801 /* If the word is 0x13, then make sure the signature bits
3802 * (15:14) are 11b until the commit has completed.
3803 * This will allow us to write 10b which indicates the
3804 * signature is valid. We want to do this after the write
3805 * has completed so that we don't mark the segment valid
3806 * while the write is still in progress
3807 */
3808 if (i == E1000_ICH_NVM_SIG_WORD - 1)
3809 dword |= E1000_ICH_NVM_SIG_MASK << 16;
3810
3811 /* Convert offset to bytes. */
3812 act_offset = (i + new_bank_offset) << 1;
3813
3814 usleep_range(100, 200);
3815
3816 /* Write the data to the new bank. Offset in words */
3817 act_offset = i + new_bank_offset;
3818 ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset,
3819 dword);
3820 if (ret_val)
3821 break;
3822 }
3823
3824 /* Don't bother writing the segment valid bits if sector
3825 * programming failed.
3826 */
3827 if (ret_val) {
3828 /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
3829 e_dbg("Flash commit failed.\n");
3830 goto release;
3831 }
3832
3833 /* Finally validate the new segment by setting bit 15:14
3834 * to 10b in word 0x13 , this can be done without an
3835 * erase as well since these bits are 11 to start with
3836 * and we need to change bit 14 to 0b
3837 */
3838 act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
3839
3840 /*offset in words but we read dword */
3841 --act_offset;
3842 ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset, &dword);
3843
3844 if (ret_val)
3845 goto release;
3846
3847 dword &= 0xBFFFFFFF;
3848 ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset, dword);
3849
3850 if (ret_val)
3851 goto release;
3852
3853 /* And invalidate the previously valid segment by setting
3854 * its signature word (0x13) high_byte to 0b. This can be
3855 * done without an erase because flash erase sets all bits
3856 * to 1's. We can write 1's to 0's without an erase
3857 */
3858 act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
3859
3860 /* offset in words but we read dword */
3861 act_offset = old_bank_offset + E1000_ICH_NVM_SIG_WORD - 1;
3862 ret_val = e1000_read_flash_dword_ich8lan(hw, act_offset, &dword);
3863
3864 if (ret_val)
3865 goto release;
3866
3867 dword &= 0x00FFFFFF;
3868 ret_val = e1000_retry_write_flash_dword_ich8lan(hw, act_offset, dword);
3869
3870 if (ret_val)
3871 goto release;
3872
3873 /* Great! Everything worked, we can now clear the cached entries. */
3874 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
3875 dev_spec->shadow_ram[i].modified = false;
3876 dev_spec->shadow_ram[i].value = 0xFFFF;
3877 }
3878
3879release:
3880 nvm->ops.release(hw);
3881
3882 /* Reload the EEPROM, or else modifications will not appear
3883 * until after the next adapter reset.
3884 */
3885 if (!ret_val) {
3886 nvm->ops.reload(hw);
3887 usleep_range(10000, 20000);
3888 }
3889
3890out:
3891 if (ret_val)
3892 e_dbg("NVM update error: %d\n", ret_val);
3893
3894 return ret_val;
3895}
3896
3897/**
3898 * e1000_update_nvm_checksum_ich8lan - Update the checksum for NVM
3899 * @hw: pointer to the HW structure
3900 *
3901 * The NVM checksum is updated by calling the generic update_nvm_checksum,
3902 * which writes the checksum to the shadow ram. The changes in the shadow
3903 * ram are then committed to the EEPROM by processing each bank at a time
3904 * checking for the modified bit and writing only the pending changes.
3905 * After a successful commit, the shadow ram is cleared and is ready for
3906 * future writes.
3907 **/
3908static s32 e1000_update_nvm_checksum_ich8lan(struct e1000_hw *hw)
3909{
3910 struct e1000_nvm_info *nvm = &hw->nvm;
3911 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
3912 u32 i, act_offset, new_bank_offset, old_bank_offset, bank;
3913 s32 ret_val;
3914 u16 data = 0;
3915
3916 ret_val = e1000e_update_nvm_checksum_generic(hw);
3917 if (ret_val)
3918 goto out;
3919
3920 if (nvm->type != e1000_nvm_flash_sw)
3921 goto out;
3922
3923 nvm->ops.acquire(hw);
3924
3925 /* We're writing to the opposite bank so if we're on bank 1,
3926 * write to bank 0 etc. We also need to erase the segment that
3927 * is going to be written
3928 */
3929 ret_val = e1000_valid_nvm_bank_detect_ich8lan(hw, &bank);
3930 if (ret_val) {
3931 e_dbg("Could not detect valid bank, assuming bank 0\n");
3932 bank = 0;
3933 }
3934
3935 if (bank == 0) {
3936 new_bank_offset = nvm->flash_bank_size;
3937 old_bank_offset = 0;
3938 ret_val = e1000_erase_flash_bank_ich8lan(hw, 1);
3939 if (ret_val)
3940 goto release;
3941 } else {
3942 old_bank_offset = nvm->flash_bank_size;
3943 new_bank_offset = 0;
3944 ret_val = e1000_erase_flash_bank_ich8lan(hw, 0);
3945 if (ret_val)
3946 goto release;
3947 }
3948 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07003949 if (dev_spec->shadow_ram[i].modified) {
3950 data = dev_spec->shadow_ram[i].value;
3951 } else {
Bruce Allane2434552008-11-21 17:02:41 -08003952 ret_val = e1000_read_flash_word_ich8lan(hw, i +
Bruce Allanf0ff4392013-02-20 04:05:39 +00003953 old_bank_offset,
3954 &data);
Bruce Allane2434552008-11-21 17:02:41 -08003955 if (ret_val)
3956 break;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003957 }
3958
Bruce Allane921eb12012-11-28 09:28:37 +00003959 /* If the word is 0x13, then make sure the signature bits
Auke Kokbc7f75f2007-09-17 12:30:59 -07003960 * (15:14) are 11b until the commit has completed.
3961 * This will allow us to write 10b which indicates the
3962 * signature is valid. We want to do this after the write
3963 * has completed so that we don't mark the segment valid
Bruce Allanad680762008-03-28 09:15:03 -07003964 * while the write is still in progress
3965 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003966 if (i == E1000_ICH_NVM_SIG_WORD)
3967 data |= E1000_ICH_NVM_SIG_MASK;
3968
3969 /* Convert offset to bytes. */
3970 act_offset = (i + new_bank_offset) << 1;
3971
Bruce Allance43a212013-02-20 04:06:32 +00003972 usleep_range(100, 200);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003973 /* Write the bytes to the new bank. */
3974 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
3975 act_offset,
3976 (u8)data);
3977 if (ret_val)
3978 break;
3979
Bruce Allance43a212013-02-20 04:06:32 +00003980 usleep_range(100, 200);
Auke Kokbc7f75f2007-09-17 12:30:59 -07003981 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
Bruce Allanf0ff4392013-02-20 04:05:39 +00003982 act_offset + 1,
3983 (u8)(data >> 8));
Auke Kokbc7f75f2007-09-17 12:30:59 -07003984 if (ret_val)
3985 break;
3986 }
3987
Bruce Allane921eb12012-11-28 09:28:37 +00003988 /* Don't bother writing the segment valid bits if sector
Bruce Allanad680762008-03-28 09:15:03 -07003989 * programming failed.
3990 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07003991 if (ret_val) {
Bruce Allan4a770352008-10-01 17:18:35 -07003992 /* Possibly read-only, see e1000e_write_protect_nvm_ich8lan() */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00003993 e_dbg("Flash commit failed.\n");
Bruce Allan9c5e2092010-05-10 15:00:31 +00003994 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07003995 }
3996
Bruce Allane921eb12012-11-28 09:28:37 +00003997 /* Finally validate the new segment by setting bit 15:14
Auke Kokbc7f75f2007-09-17 12:30:59 -07003998 * to 10b in word 0x13 , this can be done without an
3999 * erase as well since these bits are 11 to start with
Bruce Allanad680762008-03-28 09:15:03 -07004000 * and we need to change bit 14 to 0b
4001 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004002 act_offset = new_bank_offset + E1000_ICH_NVM_SIG_WORD;
Bruce Allane2434552008-11-21 17:02:41 -08004003 ret_val = e1000_read_flash_word_ich8lan(hw, act_offset, &data);
Bruce Allan9c5e2092010-05-10 15:00:31 +00004004 if (ret_val)
4005 goto release;
4006
Auke Kokbc7f75f2007-09-17 12:30:59 -07004007 data &= 0xBFFF;
4008 ret_val = e1000_retry_write_flash_byte_ich8lan(hw,
4009 act_offset * 2 + 1,
4010 (u8)(data >> 8));
Bruce Allan9c5e2092010-05-10 15:00:31 +00004011 if (ret_val)
4012 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004013
Bruce Allane921eb12012-11-28 09:28:37 +00004014 /* And invalidate the previously valid segment by setting
Auke Kokbc7f75f2007-09-17 12:30:59 -07004015 * its signature word (0x13) high_byte to 0b. This can be
4016 * done without an erase because flash erase sets all bits
Bruce Allanad680762008-03-28 09:15:03 -07004017 * to 1's. We can write 1's to 0's without an erase
4018 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004019 act_offset = (old_bank_offset + E1000_ICH_NVM_SIG_WORD) * 2 + 1;
4020 ret_val = e1000_retry_write_flash_byte_ich8lan(hw, act_offset, 0);
Bruce Allan9c5e2092010-05-10 15:00:31 +00004021 if (ret_val)
4022 goto release;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004023
4024 /* Great! Everything worked, we can now clear the cached entries. */
4025 for (i = 0; i < E1000_ICH8_SHADOW_RAM_WORDS; i++) {
Bruce Allan564ea9b2009-11-20 23:26:44 +00004026 dev_spec->shadow_ram[i].modified = false;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004027 dev_spec->shadow_ram[i].value = 0xFFFF;
4028 }
4029
Bruce Allan9c5e2092010-05-10 15:00:31 +00004030release:
Bruce Allan94d81862009-11-20 23:25:26 +00004031 nvm->ops.release(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004032
Bruce Allane921eb12012-11-28 09:28:37 +00004033 /* Reload the EEPROM, or else modifications will not appear
Auke Kokbc7f75f2007-09-17 12:30:59 -07004034 * until after the next adapter reset.
4035 */
Bruce Allan9c5e2092010-05-10 15:00:31 +00004036 if (!ret_val) {
Bruce Allane85e3632012-02-22 09:03:14 +00004037 nvm->ops.reload(hw);
Bruce Allan1bba4382011-03-19 00:27:20 +00004038 usleep_range(10000, 20000);
Bruce Allan9c5e2092010-05-10 15:00:31 +00004039 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004040
Bruce Allane2434552008-11-21 17:02:41 -08004041out:
4042 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004043 e_dbg("NVM update error: %d\n", ret_val);
Bruce Allane2434552008-11-21 17:02:41 -08004044
Auke Kokbc7f75f2007-09-17 12:30:59 -07004045 return ret_val;
4046}
4047
4048/**
4049 * e1000_validate_nvm_checksum_ich8lan - Validate EEPROM checksum
4050 * @hw: pointer to the HW structure
4051 *
4052 * Check to see if checksum needs to be fixed by reading bit 6 in word 0x19.
4053 * If the bit is 0, that the EEPROM had been modified, but the checksum was not
4054 * calculated, in which case we need to calculate the checksum and set bit 6.
4055 **/
4056static s32 e1000_validate_nvm_checksum_ich8lan(struct e1000_hw *hw)
4057{
4058 s32 ret_val;
4059 u16 data;
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004060 u16 word;
4061 u16 valid_csum_mask;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004062
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004063 /* Read NVM and check Invalid Image CSUM bit. If this bit is 0,
4064 * the checksum needs to be fixed. This bit is an indication that
4065 * the NVM was prepared by OEM software and did not calculate
4066 * the checksum...a likely scenario.
Auke Kokbc7f75f2007-09-17 12:30:59 -07004067 */
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004068 switch (hw->mac.type) {
4069 case e1000_pch_lpt:
David Ertman79849eb2015-02-10 09:10:43 +00004070 case e1000_pch_spt:
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004071 word = NVM_COMPAT;
4072 valid_csum_mask = NVM_COMPAT_VALID_CSUM;
4073 break;
4074 default:
4075 word = NVM_FUTURE_INIT_WORD1;
4076 valid_csum_mask = NVM_FUTURE_INIT_WORD1_VALID_CSUM;
4077 break;
4078 }
4079
4080 ret_val = e1000_read_nvm(hw, word, 1, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004081 if (ret_val)
4082 return ret_val;
4083
Bruce Allan1cc7a3a2013-01-09 08:15:42 +00004084 if (!(data & valid_csum_mask)) {
4085 data |= valid_csum_mask;
4086 ret_val = e1000_write_nvm(hw, word, 1, &data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004087 if (ret_val)
4088 return ret_val;
4089 ret_val = e1000e_update_nvm_checksum(hw);
4090 if (ret_val)
4091 return ret_val;
4092 }
4093
4094 return e1000e_validate_nvm_checksum_generic(hw);
4095}
4096
4097/**
Bruce Allan4a770352008-10-01 17:18:35 -07004098 * e1000e_write_protect_nvm_ich8lan - Make the NVM read-only
4099 * @hw: pointer to the HW structure
4100 *
4101 * To prevent malicious write/erase of the NVM, set it to be read-only
4102 * so that the hardware ignores all write/erase cycles of the NVM via
4103 * the flash control registers. The shadow-ram copy of the NVM will
4104 * still be updated, however any updates to this copy will not stick
4105 * across driver reloads.
4106 **/
4107void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw)
4108{
Bruce Allanca15df52009-10-26 11:23:43 +00004109 struct e1000_nvm_info *nvm = &hw->nvm;
Bruce Allan4a770352008-10-01 17:18:35 -07004110 union ich8_flash_protected_range pr0;
4111 union ich8_hws_flash_status hsfsts;
4112 u32 gfpreg;
Bruce Allan4a770352008-10-01 17:18:35 -07004113
Bruce Allan94d81862009-11-20 23:25:26 +00004114 nvm->ops.acquire(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07004115
4116 gfpreg = er32flash(ICH_FLASH_GFPREG);
4117
4118 /* Write-protect GbE Sector of NVM */
4119 pr0.regval = er32flash(ICH_FLASH_PR0);
4120 pr0.range.base = gfpreg & FLASH_GFPREG_BASE_MASK;
4121 pr0.range.limit = ((gfpreg >> 16) & FLASH_GFPREG_BASE_MASK);
4122 pr0.range.wpe = true;
4123 ew32flash(ICH_FLASH_PR0, pr0.regval);
4124
Bruce Allane921eb12012-11-28 09:28:37 +00004125 /* Lock down a subset of GbE Flash Control Registers, e.g.
Bruce Allan4a770352008-10-01 17:18:35 -07004126 * PR0 to prevent the write-protection from being lifted.
4127 * Once FLOCKDN is set, the registers protected by it cannot
4128 * be written until FLOCKDN is cleared by a hardware reset.
4129 */
4130 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
4131 hsfsts.hsf_status.flockdn = true;
4132 ew32flash(ICH_FLASH_HSFSTS, hsfsts.regval);
4133
Bruce Allan94d81862009-11-20 23:25:26 +00004134 nvm->ops.release(hw);
Bruce Allan4a770352008-10-01 17:18:35 -07004135}
4136
4137/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004138 * e1000_write_flash_data_ich8lan - Writes bytes to the NVM
4139 * @hw: pointer to the HW structure
4140 * @offset: The offset (in bytes) of the byte/word to read.
4141 * @size: Size of data to read, 1=byte 2=word
4142 * @data: The byte(s) to write to the NVM.
4143 *
4144 * Writes one/two bytes to the NVM using the flash access registers.
4145 **/
4146static s32 e1000_write_flash_data_ich8lan(struct e1000_hw *hw, u32 offset,
4147 u8 size, u16 data)
4148{
4149 union ich8_hws_flash_status hsfsts;
4150 union ich8_hws_flash_ctrl hsflctl;
4151 u32 flash_linear_addr;
4152 u32 flash_data = 0;
4153 s32 ret_val;
4154 u8 count = 0;
4155
David Ertman79849eb2015-02-10 09:10:43 +00004156 if (hw->mac.type == e1000_pch_spt) {
4157 if (size != 4 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
4158 return -E1000_ERR_NVM;
4159 } else {
4160 if (size < 1 || size > 2 || offset > ICH_FLASH_LINEAR_ADDR_MASK)
4161 return -E1000_ERR_NVM;
4162 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004163
Bruce Allanf0ff4392013-02-20 04:05:39 +00004164 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
4165 hw->nvm.flash_base_addr);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004166
4167 do {
4168 udelay(1);
4169 /* Steps */
4170 ret_val = e1000_flash_cycle_init_ich8lan(hw);
4171 if (ret_val)
4172 break;
David Ertman79849eb2015-02-10 09:10:43 +00004173 /* In SPT, This register is in Lan memory space, not
4174 * flash. Therefore, only 32 bit access is supported
4175 */
4176 if (hw->mac.type == e1000_pch_spt)
4177 hsflctl.regval = er32flash(ICH_FLASH_HSFSTS) >> 16;
4178 else
4179 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004180
Auke Kokbc7f75f2007-09-17 12:30:59 -07004181 /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
Bruce Allan362e20c2013-02-20 04:05:45 +00004182 hsflctl.hsf_ctrl.fldbcount = size - 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004183 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
David Ertman79849eb2015-02-10 09:10:43 +00004184 /* In SPT, This register is in Lan memory space,
4185 * not flash. Therefore, only 32 bit access is
4186 * supported
4187 */
4188 if (hw->mac.type == e1000_pch_spt)
4189 ew32flash(ICH_FLASH_HSFSTS, hsflctl.regval << 16);
4190 else
4191 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004192
4193 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
4194
4195 if (size == 1)
4196 flash_data = (u32)data & 0x00FF;
4197 else
4198 flash_data = (u32)data;
4199
4200 ew32flash(ICH_FLASH_FDATA0, flash_data);
4201
Bruce Allane921eb12012-11-28 09:28:37 +00004202 /* check if FCERR is set to 1 , if set to 1, clear it
Bruce Allanad680762008-03-28 09:15:03 -07004203 * and try the whole sequence a few more times else done
4204 */
Bruce Allan17e813e2013-02-20 04:06:01 +00004205 ret_val =
4206 e1000_flash_cycle_ich8lan(hw,
4207 ICH_FLASH_WRITE_COMMAND_TIMEOUT);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004208 if (!ret_val)
4209 break;
4210
Bruce Allane921eb12012-11-28 09:28:37 +00004211 /* If we're here, then things are most likely
Auke Kokbc7f75f2007-09-17 12:30:59 -07004212 * completely hosed, but if the error condition
4213 * is detected, it won't hurt to give it another
4214 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
4215 */
4216 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00004217 if (hsfsts.hsf_status.flcerr)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004218 /* Repeat for some time before giving up. */
4219 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00004220 if (!hsfsts.hsf_status.flcdone) {
Bruce Allan434f1392011-12-16 00:46:54 +00004221 e_dbg("Timeout error - flash cycle did not complete.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004222 break;
4223 }
4224 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
4225
4226 return ret_val;
4227}
4228
4229/**
David Ertman79849eb2015-02-10 09:10:43 +00004230* e1000_write_flash_data32_ich8lan - Writes 4 bytes to the NVM
4231* @hw: pointer to the HW structure
4232* @offset: The offset (in bytes) of the dwords to read.
4233* @data: The 4 bytes to write to the NVM.
4234*
4235* Writes one/two/four bytes to the NVM using the flash access registers.
4236**/
4237static s32 e1000_write_flash_data32_ich8lan(struct e1000_hw *hw, u32 offset,
4238 u32 data)
4239{
4240 union ich8_hws_flash_status hsfsts;
4241 union ich8_hws_flash_ctrl hsflctl;
4242 u32 flash_linear_addr;
4243 s32 ret_val;
4244 u8 count = 0;
4245
4246 if (hw->mac.type == e1000_pch_spt) {
4247 if (offset > ICH_FLASH_LINEAR_ADDR_MASK)
4248 return -E1000_ERR_NVM;
4249 }
4250 flash_linear_addr = ((ICH_FLASH_LINEAR_ADDR_MASK & offset) +
4251 hw->nvm.flash_base_addr);
4252 do {
4253 udelay(1);
4254 /* Steps */
4255 ret_val = e1000_flash_cycle_init_ich8lan(hw);
4256 if (ret_val)
4257 break;
4258
4259 /* In SPT, This register is in Lan memory space, not
4260 * flash. Therefore, only 32 bit access is supported
4261 */
4262 if (hw->mac.type == e1000_pch_spt)
4263 hsflctl.regval = er32flash(ICH_FLASH_HSFSTS)
4264 >> 16;
4265 else
4266 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
4267
4268 hsflctl.hsf_ctrl.fldbcount = sizeof(u32) - 1;
4269 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_WRITE;
4270
4271 /* In SPT, This register is in Lan memory space,
4272 * not flash. Therefore, only 32 bit access is
4273 * supported
4274 */
4275 if (hw->mac.type == e1000_pch_spt)
4276 ew32flash(ICH_FLASH_HSFSTS, hsflctl.regval << 16);
4277 else
4278 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
4279
4280 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
4281
4282 ew32flash(ICH_FLASH_FDATA0, data);
4283
4284 /* check if FCERR is set to 1 , if set to 1, clear it
4285 * and try the whole sequence a few more times else done
4286 */
4287 ret_val =
4288 e1000_flash_cycle_ich8lan(hw,
4289 ICH_FLASH_WRITE_COMMAND_TIMEOUT);
4290
4291 if (!ret_val)
4292 break;
4293
4294 /* If we're here, then things are most likely
4295 * completely hosed, but if the error condition
4296 * is detected, it won't hurt to give it another
4297 * try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
4298 */
4299 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
4300
4301 if (hsfsts.hsf_status.flcerr)
4302 /* Repeat for some time before giving up. */
4303 continue;
4304 if (!hsfsts.hsf_status.flcdone) {
4305 e_dbg("Timeout error - flash cycle did not complete.\n");
4306 break;
4307 }
4308 } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
4309
4310 return ret_val;
4311}
4312
4313/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004314 * e1000_write_flash_byte_ich8lan - Write a single byte to NVM
4315 * @hw: pointer to the HW structure
4316 * @offset: The index of the byte to read.
4317 * @data: The byte to write to the NVM.
4318 *
4319 * Writes a single byte to the NVM using the flash access registers.
4320 **/
4321static s32 e1000_write_flash_byte_ich8lan(struct e1000_hw *hw, u32 offset,
4322 u8 data)
4323{
4324 u16 word = (u16)data;
4325
4326 return e1000_write_flash_data_ich8lan(hw, offset, 1, word);
4327}
4328
4329/**
David Ertman79849eb2015-02-10 09:10:43 +00004330* e1000_retry_write_flash_dword_ich8lan - Writes a dword to NVM
4331* @hw: pointer to the HW structure
4332* @offset: The offset of the word to write.
4333* @dword: The dword to write to the NVM.
4334*
4335* Writes a single dword to the NVM using the flash access registers.
4336* Goes through a retry algorithm before giving up.
4337**/
4338static s32 e1000_retry_write_flash_dword_ich8lan(struct e1000_hw *hw,
4339 u32 offset, u32 dword)
4340{
4341 s32 ret_val;
4342 u16 program_retries;
4343
4344 /* Must convert word offset into bytes. */
4345 offset <<= 1;
4346 ret_val = e1000_write_flash_data32_ich8lan(hw, offset, dword);
4347
4348 if (!ret_val)
4349 return ret_val;
4350 for (program_retries = 0; program_retries < 100; program_retries++) {
4351 e_dbg("Retrying Byte %8.8X at offset %u\n", dword, offset);
4352 usleep_range(100, 200);
4353 ret_val = e1000_write_flash_data32_ich8lan(hw, offset, dword);
4354 if (!ret_val)
4355 break;
4356 }
4357 if (program_retries == 100)
4358 return -E1000_ERR_NVM;
4359
4360 return 0;
4361}
4362
4363/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004364 * e1000_retry_write_flash_byte_ich8lan - Writes a single byte to NVM
4365 * @hw: pointer to the HW structure
4366 * @offset: The offset of the byte to write.
4367 * @byte: The byte to write to the NVM.
4368 *
4369 * Writes a single byte to the NVM using the flash access registers.
4370 * Goes through a retry algorithm before giving up.
4371 **/
4372static s32 e1000_retry_write_flash_byte_ich8lan(struct e1000_hw *hw,
4373 u32 offset, u8 byte)
4374{
4375 s32 ret_val;
4376 u16 program_retries;
4377
4378 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
4379 if (!ret_val)
4380 return ret_val;
4381
4382 for (program_retries = 0; program_retries < 100; program_retries++) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004383 e_dbg("Retrying Byte %2.2X at offset %u\n", byte, offset);
Bruce Allance43a212013-02-20 04:06:32 +00004384 usleep_range(100, 200);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004385 ret_val = e1000_write_flash_byte_ich8lan(hw, offset, byte);
4386 if (!ret_val)
4387 break;
4388 }
4389 if (program_retries == 100)
4390 return -E1000_ERR_NVM;
4391
4392 return 0;
4393}
4394
4395/**
4396 * e1000_erase_flash_bank_ich8lan - Erase a bank (4k) from NVM
4397 * @hw: pointer to the HW structure
4398 * @bank: 0 for first bank, 1 for second bank, etc.
4399 *
4400 * Erases the bank specified. Each bank is a 4k block. Banks are 0 based.
4401 * bank N is 4096 * N + flash_reg_addr.
4402 **/
4403static s32 e1000_erase_flash_bank_ich8lan(struct e1000_hw *hw, u32 bank)
4404{
4405 struct e1000_nvm_info *nvm = &hw->nvm;
4406 union ich8_hws_flash_status hsfsts;
4407 union ich8_hws_flash_ctrl hsflctl;
4408 u32 flash_linear_addr;
4409 /* bank size is in 16bit words - adjust to bytes */
4410 u32 flash_bank_size = nvm->flash_bank_size * 2;
4411 s32 ret_val;
4412 s32 count = 0;
Bruce Allana708dd82009-11-20 23:28:37 +00004413 s32 j, iteration, sector_size;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004414
4415 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
4416
Bruce Allane921eb12012-11-28 09:28:37 +00004417 /* Determine HW Sector size: Read BERASE bits of hw flash status
Bruce Allanad680762008-03-28 09:15:03 -07004418 * register
4419 * 00: The Hw sector is 256 bytes, hence we need to erase 16
Auke Kokbc7f75f2007-09-17 12:30:59 -07004420 * consecutive sectors. The start index for the nth Hw sector
4421 * can be calculated as = bank * 4096 + n * 256
4422 * 01: The Hw sector is 4K bytes, hence we need to erase 1 sector.
4423 * The start index for the nth Hw sector can be calculated
4424 * as = bank * 4096
4425 * 10: The Hw sector is 8K bytes, nth sector = bank * 8192
4426 * (ich9 only, otherwise error condition)
4427 * 11: The Hw sector is 64K bytes, nth sector = bank * 65536
4428 */
4429 switch (hsfsts.hsf_status.berasesz) {
4430 case 0:
4431 /* Hw sector size 256 */
4432 sector_size = ICH_FLASH_SEG_SIZE_256;
4433 iteration = flash_bank_size / ICH_FLASH_SEG_SIZE_256;
4434 break;
4435 case 1:
4436 sector_size = ICH_FLASH_SEG_SIZE_4K;
Bruce Allan28c91952009-07-01 13:28:32 +00004437 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004438 break;
4439 case 2:
Bruce Allan148675a2009-08-07 07:41:56 +00004440 sector_size = ICH_FLASH_SEG_SIZE_8K;
4441 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004442 break;
4443 case 3:
4444 sector_size = ICH_FLASH_SEG_SIZE_64K;
Bruce Allan28c91952009-07-01 13:28:32 +00004445 iteration = 1;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004446 break;
4447 default:
4448 return -E1000_ERR_NVM;
4449 }
4450
4451 /* Start with the base address, then add the sector offset. */
4452 flash_linear_addr = hw->nvm.flash_base_addr;
Bruce Allan148675a2009-08-07 07:41:56 +00004453 flash_linear_addr += (bank) ? flash_bank_size : 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004454
Bruce Allan53aa82d2013-02-20 04:06:06 +00004455 for (j = 0; j < iteration; j++) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07004456 do {
Bruce Allan17e813e2013-02-20 04:06:01 +00004457 u32 timeout = ICH_FLASH_ERASE_COMMAND_TIMEOUT;
4458
Auke Kokbc7f75f2007-09-17 12:30:59 -07004459 /* Steps */
4460 ret_val = e1000_flash_cycle_init_ich8lan(hw);
4461 if (ret_val)
4462 return ret_val;
4463
Bruce Allane921eb12012-11-28 09:28:37 +00004464 /* Write a value 11 (block Erase) in Flash
Bruce Allanad680762008-03-28 09:15:03 -07004465 * Cycle field in hw flash control
4466 */
David Ertman79849eb2015-02-10 09:10:43 +00004467 if (hw->mac.type == e1000_pch_spt)
4468 hsflctl.regval =
4469 er32flash(ICH_FLASH_HSFSTS) >> 16;
4470 else
4471 hsflctl.regval = er16flash(ICH_FLASH_HSFCTL);
4472
Auke Kokbc7f75f2007-09-17 12:30:59 -07004473 hsflctl.hsf_ctrl.flcycle = ICH_CYCLE_ERASE;
David Ertman79849eb2015-02-10 09:10:43 +00004474 if (hw->mac.type == e1000_pch_spt)
4475 ew32flash(ICH_FLASH_HSFSTS,
4476 hsflctl.regval << 16);
4477 else
4478 ew16flash(ICH_FLASH_HSFCTL, hsflctl.regval);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004479
Bruce Allane921eb12012-11-28 09:28:37 +00004480 /* Write the last 24 bits of an index within the
Auke Kokbc7f75f2007-09-17 12:30:59 -07004481 * block into Flash Linear address field in Flash
4482 * Address.
4483 */
4484 flash_linear_addr += (j * sector_size);
4485 ew32flash(ICH_FLASH_FADDR, flash_linear_addr);
4486
Bruce Allan17e813e2013-02-20 04:06:01 +00004487 ret_val = e1000_flash_cycle_ich8lan(hw, timeout);
Bruce Allan9e2d7652012-01-31 06:37:27 +00004488 if (!ret_val)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004489 break;
4490
Bruce Allane921eb12012-11-28 09:28:37 +00004491 /* Check if FCERR is set to 1. If 1,
Auke Kokbc7f75f2007-09-17 12:30:59 -07004492 * clear it and try the whole sequence
Bruce Allanad680762008-03-28 09:15:03 -07004493 * a few more times else Done
4494 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004495 hsfsts.regval = er16flash(ICH_FLASH_HSFSTS);
Bruce Allan04499ec2012-04-13 00:08:31 +00004496 if (hsfsts.hsf_status.flcerr)
Bruce Allanad680762008-03-28 09:15:03 -07004497 /* repeat for some time before giving up */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004498 continue;
Bruce Allan04499ec2012-04-13 00:08:31 +00004499 else if (!hsfsts.hsf_status.flcdone)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004500 return ret_val;
4501 } while (++count < ICH_FLASH_CYCLE_REPEAT_COUNT);
4502 }
4503
4504 return 0;
4505}
4506
4507/**
4508 * e1000_valid_led_default_ich8lan - Set the default LED settings
4509 * @hw: pointer to the HW structure
4510 * @data: Pointer to the LED settings
4511 *
4512 * Reads the LED default settings from the NVM to data. If the NVM LED
4513 * settings is all 0's or F's, set the LED default to a valid LED default
4514 * setting.
4515 **/
4516static s32 e1000_valid_led_default_ich8lan(struct e1000_hw *hw, u16 *data)
4517{
4518 s32 ret_val;
4519
4520 ret_val = e1000_read_nvm(hw, NVM_ID_LED_SETTINGS, 1, data);
4521 if (ret_val) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004522 e_dbg("NVM Read Error\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004523 return ret_val;
4524 }
4525
Bruce Allane5fe2542013-02-20 04:06:27 +00004526 if (*data == ID_LED_RESERVED_0000 || *data == ID_LED_RESERVED_FFFF)
Auke Kokbc7f75f2007-09-17 12:30:59 -07004527 *data = ID_LED_DEFAULT_ICH8LAN;
4528
4529 return 0;
4530}
4531
4532/**
Bruce Allana4f58f52009-06-02 11:29:18 +00004533 * e1000_id_led_init_pchlan - store LED configurations
4534 * @hw: pointer to the HW structure
4535 *
4536 * PCH does not control LEDs via the LEDCTL register, rather it uses
4537 * the PHY LED configuration register.
4538 *
4539 * PCH also does not have an "always on" or "always off" mode which
4540 * complicates the ID feature. Instead of using the "on" mode to indicate
Bruce Alland1964eb2012-02-22 09:02:21 +00004541 * in ledctl_mode2 the LEDs to use for ID (see e1000e_id_led_init_generic()),
Bruce Allana4f58f52009-06-02 11:29:18 +00004542 * use "link_up" mode. The LEDs will still ID on request if there is no
4543 * link based on logic in e1000_led_[on|off]_pchlan().
4544 **/
4545static s32 e1000_id_led_init_pchlan(struct e1000_hw *hw)
4546{
4547 struct e1000_mac_info *mac = &hw->mac;
4548 s32 ret_val;
4549 const u32 ledctl_on = E1000_LEDCTL_MODE_LINK_UP;
4550 const u32 ledctl_off = E1000_LEDCTL_MODE_LINK_UP | E1000_PHY_LED0_IVRT;
4551 u16 data, i, temp, shift;
4552
4553 /* Get default ID LED modes */
4554 ret_val = hw->nvm.ops.valid_led_default(hw, &data);
4555 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00004556 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00004557
4558 mac->ledctl_default = er32(LEDCTL);
4559 mac->ledctl_mode1 = mac->ledctl_default;
4560 mac->ledctl_mode2 = mac->ledctl_default;
4561
4562 for (i = 0; i < 4; i++) {
4563 temp = (data >> (i << 2)) & E1000_LEDCTL_LED0_MODE_MASK;
4564 shift = (i * 5);
4565 switch (temp) {
4566 case ID_LED_ON1_DEF2:
4567 case ID_LED_ON1_ON2:
4568 case ID_LED_ON1_OFF2:
4569 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
4570 mac->ledctl_mode1 |= (ledctl_on << shift);
4571 break;
4572 case ID_LED_OFF1_DEF2:
4573 case ID_LED_OFF1_ON2:
4574 case ID_LED_OFF1_OFF2:
4575 mac->ledctl_mode1 &= ~(E1000_PHY_LED0_MASK << shift);
4576 mac->ledctl_mode1 |= (ledctl_off << shift);
4577 break;
4578 default:
4579 /* Do nothing */
4580 break;
4581 }
4582 switch (temp) {
4583 case ID_LED_DEF1_ON2:
4584 case ID_LED_ON1_ON2:
4585 case ID_LED_OFF1_ON2:
4586 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
4587 mac->ledctl_mode2 |= (ledctl_on << shift);
4588 break;
4589 case ID_LED_DEF1_OFF2:
4590 case ID_LED_ON1_OFF2:
4591 case ID_LED_OFF1_OFF2:
4592 mac->ledctl_mode2 &= ~(E1000_PHY_LED0_MASK << shift);
4593 mac->ledctl_mode2 |= (ledctl_off << shift);
4594 break;
4595 default:
4596 /* Do nothing */
4597 break;
4598 }
4599 }
4600
Bruce Allan5015e532012-02-08 02:55:56 +00004601 return 0;
Bruce Allana4f58f52009-06-02 11:29:18 +00004602}
4603
4604/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07004605 * e1000_get_bus_info_ich8lan - Get/Set the bus type and width
4606 * @hw: pointer to the HW structure
4607 *
4608 * ICH8 use the PCI Express bus, but does not contain a PCI Express Capability
4609 * register, so the the bus width is hard coded.
4610 **/
4611static s32 e1000_get_bus_info_ich8lan(struct e1000_hw *hw)
4612{
4613 struct e1000_bus_info *bus = &hw->bus;
4614 s32 ret_val;
4615
4616 ret_val = e1000e_get_bus_info_pcie(hw);
4617
Bruce Allane921eb12012-11-28 09:28:37 +00004618 /* ICH devices are "PCI Express"-ish. They have
Auke Kokbc7f75f2007-09-17 12:30:59 -07004619 * a configuration space, but do not contain
4620 * PCI Express Capability registers, so bus width
4621 * must be hardcoded.
4622 */
4623 if (bus->width == e1000_bus_width_unknown)
4624 bus->width = e1000_bus_width_pcie_x1;
4625
4626 return ret_val;
4627}
4628
4629/**
4630 * e1000_reset_hw_ich8lan - Reset the hardware
4631 * @hw: pointer to the HW structure
4632 *
4633 * Does a full reset of the hardware which includes a reset of the PHY and
4634 * MAC.
4635 **/
4636static s32 e1000_reset_hw_ich8lan(struct e1000_hw *hw)
4637{
Bruce Allan1d5846b2009-10-29 13:46:05 +00004638 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan62bc8132012-03-20 03:47:57 +00004639 u16 kum_cfg;
4640 u32 ctrl, reg;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004641 s32 ret_val;
4642
Bruce Allane921eb12012-11-28 09:28:37 +00004643 /* Prevent the PCI-E bus from sticking if there is no TLP connection
Auke Kokbc7f75f2007-09-17 12:30:59 -07004644 * on the last TLP read/write transaction when MAC is reset.
4645 */
4646 ret_val = e1000e_disable_pcie_master(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00004647 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004648 e_dbg("PCI-E Master disable polling has failed.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004649
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004650 e_dbg("Masking off all interrupts\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004651 ew32(IMC, 0xffffffff);
4652
Bruce Allane921eb12012-11-28 09:28:37 +00004653 /* Disable the Transmit and Receive units. Then delay to allow
Auke Kokbc7f75f2007-09-17 12:30:59 -07004654 * any pending transactions to complete before we hit the MAC
4655 * with the global reset.
4656 */
4657 ew32(RCTL, 0);
4658 ew32(TCTL, E1000_TCTL_PSP);
4659 e1e_flush();
4660
Bruce Allan1bba4382011-03-19 00:27:20 +00004661 usleep_range(10000, 20000);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004662
4663 /* Workaround for ICH8 bit corruption issue in FIFO memory */
4664 if (hw->mac.type == e1000_ich8lan) {
4665 /* Set Tx and Rx buffer allocation to 8k apiece. */
4666 ew32(PBA, E1000_PBA_8K);
4667 /* Set Packet Buffer Size to 16k. */
4668 ew32(PBS, E1000_PBS_16K);
4669 }
4670
Bruce Allan1d5846b2009-10-29 13:46:05 +00004671 if (hw->mac.type == e1000_pchlan) {
Bruce Allan62bc8132012-03-20 03:47:57 +00004672 /* Save the NVM K1 bit setting */
4673 ret_val = e1000_read_nvm(hw, E1000_NVM_K1_CONFIG, 1, &kum_cfg);
Bruce Allan1d5846b2009-10-29 13:46:05 +00004674 if (ret_val)
4675 return ret_val;
4676
Bruce Allan62bc8132012-03-20 03:47:57 +00004677 if (kum_cfg & E1000_NVM_K1_ENABLE)
Bruce Allan1d5846b2009-10-29 13:46:05 +00004678 dev_spec->nvm_k1_enabled = true;
4679 else
4680 dev_spec->nvm_k1_enabled = false;
4681 }
4682
Auke Kokbc7f75f2007-09-17 12:30:59 -07004683 ctrl = er32(CTRL);
4684
Bruce Allan44abd5c2012-02-22 09:02:37 +00004685 if (!hw->phy.ops.check_reset_block(hw)) {
Bruce Allane921eb12012-11-28 09:28:37 +00004686 /* Full-chip reset requires MAC and PHY reset at the same
Auke Kokbc7f75f2007-09-17 12:30:59 -07004687 * time to make sure the interface between MAC and the
4688 * external PHY is reset.
4689 */
4690 ctrl |= E1000_CTRL_PHY_RST;
Bruce Allan605c82b2010-09-22 17:17:01 +00004691
Bruce Allane921eb12012-11-28 09:28:37 +00004692 /* Gate automatic PHY configuration by hardware on
Bruce Allan605c82b2010-09-22 17:17:01 +00004693 * non-managed 82579
4694 */
4695 if ((hw->mac.type == e1000_pch2lan) &&
4696 !(er32(FWSM) & E1000_ICH_FWSM_FW_VALID))
4697 e1000_gate_hw_phy_config_ich8lan(hw, true);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004698 }
4699 ret_val = e1000_acquire_swflag_ich8lan(hw);
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004700 e_dbg("Issuing a global reset to ich8lan\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004701 ew32(CTRL, (ctrl | E1000_CTRL_RST));
Jesse Brandeburg945a5152011-07-20 00:56:21 +00004702 /* cannot issue a flush here because it hangs the hardware */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004703 msleep(20);
4704
Bruce Allan62bc8132012-03-20 03:47:57 +00004705 /* Set Phy Config Counter to 50msec */
4706 if (hw->mac.type == e1000_pch2lan) {
4707 reg = er32(FEXTNVM3);
4708 reg &= ~E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK;
4709 reg |= E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC;
4710 ew32(FEXTNVM3, reg);
4711 }
4712
Bruce Allanfc0c7762009-07-01 13:27:55 +00004713 if (!ret_val)
Bruce Allana90b4122011-10-07 03:50:38 +00004714 clear_bit(__E1000_ACCESS_SHARED_RESOURCE, &hw->adapter->state);
Jesse Brandeburg37f40232008-10-02 16:33:20 -07004715
Bruce Allane98cac42010-05-10 15:02:32 +00004716 if (ctrl & E1000_CTRL_PHY_RST) {
Bruce Allanfc0c7762009-07-01 13:27:55 +00004717 ret_val = hw->phy.ops.get_cfg_done(hw);
Bruce Allane98cac42010-05-10 15:02:32 +00004718 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00004719 return ret_val;
Bruce Allanfc0c7762009-07-01 13:27:55 +00004720
Bruce Allane98cac42010-05-10 15:02:32 +00004721 ret_val = e1000_post_phy_reset_ich8lan(hw);
Bruce Allanf523d212009-10-29 13:45:45 +00004722 if (ret_val)
Bruce Allan5015e532012-02-08 02:55:56 +00004723 return ret_val;
Bruce Allanf523d212009-10-29 13:45:45 +00004724 }
Bruce Allane98cac42010-05-10 15:02:32 +00004725
Bruce Allane921eb12012-11-28 09:28:37 +00004726 /* For PCH, this write will make sure that any noise
Bruce Allan7d3cabb2009-07-01 13:29:08 +00004727 * will be detected as a CRC error and be dropped rather than show up
4728 * as a bad packet to the DMA engine.
4729 */
4730 if (hw->mac.type == e1000_pchlan)
4731 ew32(CRC_OFFSET, 0x65656565);
4732
Auke Kokbc7f75f2007-09-17 12:30:59 -07004733 ew32(IMC, 0xffffffff);
Bruce Allandd93f952011-01-06 14:29:48 +00004734 er32(ICR);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004735
Bruce Allan62bc8132012-03-20 03:47:57 +00004736 reg = er32(KABGTXD);
4737 reg |= E1000_KABGTXD_BGSQLBIAS;
4738 ew32(KABGTXD, reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004739
Bruce Allan5015e532012-02-08 02:55:56 +00004740 return 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004741}
4742
4743/**
4744 * e1000_init_hw_ich8lan - Initialize the hardware
4745 * @hw: pointer to the HW structure
4746 *
4747 * Prepares the hardware for transmit and receive by doing the following:
4748 * - initialize hardware bits
4749 * - initialize LED identification
4750 * - setup receive address registers
4751 * - setup flow control
Auke Kok489815c2008-02-21 15:11:07 -08004752 * - setup transmit descriptors
Auke Kokbc7f75f2007-09-17 12:30:59 -07004753 * - clear statistics
4754 **/
4755static s32 e1000_init_hw_ich8lan(struct e1000_hw *hw)
4756{
4757 struct e1000_mac_info *mac = &hw->mac;
4758 u32 ctrl_ext, txdctl, snoop;
4759 s32 ret_val;
4760 u16 i;
4761
4762 e1000_initialize_hw_bits_ich8lan(hw);
4763
4764 /* Initialize identification LED */
Bruce Allana4f58f52009-06-02 11:29:18 +00004765 ret_val = mac->ops.id_led_init(hw);
Bruce Allan33550ce2013-02-20 04:06:16 +00004766 /* An error is not fatal and we should not stop init due to this */
Bruce Allande39b752009-11-20 23:27:59 +00004767 if (ret_val)
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004768 e_dbg("Error initializing identification LED\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004769
4770 /* Setup the receive address. */
4771 e1000e_init_rx_addrs(hw, mac->rar_entry_count);
4772
4773 /* Zero out the Multicast HASH table */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00004774 e_dbg("Zeroing the MTA\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07004775 for (i = 0; i < mac->mta_reg_count; i++)
4776 E1000_WRITE_REG_ARRAY(hw, E1000_MTA, i, 0);
4777
Bruce Allane921eb12012-11-28 09:28:37 +00004778 /* The 82578 Rx buffer will stall if wakeup is enabled in host and
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00004779 * the ME. Disable wakeup by clearing the host wakeup bit.
Bruce Allanfc0c7762009-07-01 13:27:55 +00004780 * Reset the phy after disabling host wakeup to reset the Rx buffer.
4781 */
4782 if (hw->phy.type == e1000_phy_82578) {
Bruce Allan3ebfc7c2011-05-13 07:20:14 +00004783 e1e_rphy(hw, BM_PORT_GEN_CFG, &i);
4784 i &= ~BM_WUC_HOST_WU_BIT;
4785 e1e_wphy(hw, BM_PORT_GEN_CFG, i);
Bruce Allanfc0c7762009-07-01 13:27:55 +00004786 ret_val = e1000_phy_hw_reset_ich8lan(hw);
4787 if (ret_val)
4788 return ret_val;
4789 }
4790
Auke Kokbc7f75f2007-09-17 12:30:59 -07004791 /* Setup link and flow control */
Bruce Allan1a46b402012-02-22 09:02:26 +00004792 ret_val = mac->ops.setup_link(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004793
4794 /* Set the transmit descriptor write-back policy for both queues */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004795 txdctl = er32(TXDCTL(0));
Bruce Allanf0ff4392013-02-20 04:05:39 +00004796 txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
4797 E1000_TXDCTL_FULL_TX_DESC_WB);
4798 txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
4799 E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004800 ew32(TXDCTL(0), txdctl);
4801 txdctl = er32(TXDCTL(1));
Bruce Allanf0ff4392013-02-20 04:05:39 +00004802 txdctl = ((txdctl & ~E1000_TXDCTL_WTHRESH) |
4803 E1000_TXDCTL_FULL_TX_DESC_WB);
4804 txdctl = ((txdctl & ~E1000_TXDCTL_PTHRESH) |
4805 E1000_TXDCTL_MAX_TX_DESC_PREFETCH);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004806 ew32(TXDCTL(1), txdctl);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004807
Bruce Allane921eb12012-11-28 09:28:37 +00004808 /* ICH8 has opposite polarity of no_snoop bits.
Bruce Allanad680762008-03-28 09:15:03 -07004809 * By default, we should use snoop behavior.
4810 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07004811 if (mac->type == e1000_ich8lan)
4812 snoop = PCIE_ICH8_SNOOP_ALL;
4813 else
Bruce Allan53aa82d2013-02-20 04:06:06 +00004814 snoop = (u32)~(PCIE_NO_SNOOP_ALL);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004815 e1000e_set_pcie_no_snoop(hw, snoop);
4816
4817 ctrl_ext = er32(CTRL_EXT);
4818 ctrl_ext |= E1000_CTRL_EXT_RO_DIS;
4819 ew32(CTRL_EXT, ctrl_ext);
4820
Bruce Allane921eb12012-11-28 09:28:37 +00004821 /* Clear all of the statistics registers (clear on read). It is
Auke Kokbc7f75f2007-09-17 12:30:59 -07004822 * important that we do this after we have tried to establish link
4823 * because the symbol error count will increment wildly if there
4824 * is no link.
4825 */
4826 e1000_clear_hw_cntrs_ich8lan(hw);
4827
Bruce Allane561a702012-02-08 02:55:46 +00004828 return ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004829}
Bruce Allanfc830b72013-02-20 04:06:11 +00004830
Auke Kokbc7f75f2007-09-17 12:30:59 -07004831/**
4832 * e1000_initialize_hw_bits_ich8lan - Initialize required hardware bits
4833 * @hw: pointer to the HW structure
4834 *
4835 * Sets/Clears required hardware bits necessary for correctly setting up the
4836 * hardware for transmit and receive.
4837 **/
4838static void e1000_initialize_hw_bits_ich8lan(struct e1000_hw *hw)
4839{
4840 u32 reg;
4841
4842 /* Extended Device Control */
4843 reg = er32(CTRL_EXT);
4844 reg |= (1 << 22);
Bruce Allana4f58f52009-06-02 11:29:18 +00004845 /* Enable PHY low-power state when MAC is at D3 w/o WoL */
4846 if (hw->mac.type >= e1000_pchlan)
4847 reg |= E1000_CTRL_EXT_PHYPDEN;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004848 ew32(CTRL_EXT, reg);
4849
4850 /* Transmit Descriptor Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004851 reg = er32(TXDCTL(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07004852 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004853 ew32(TXDCTL(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004854
4855 /* Transmit Descriptor Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004856 reg = er32(TXDCTL(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07004857 reg |= (1 << 22);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004858 ew32(TXDCTL(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004859
4860 /* Transmit Arbitration Control 0 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004861 reg = er32(TARC(0));
Auke Kokbc7f75f2007-09-17 12:30:59 -07004862 if (hw->mac.type == e1000_ich8lan)
4863 reg |= (1 << 28) | (1 << 29);
4864 reg |= (1 << 23) | (1 << 24) | (1 << 26) | (1 << 27);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004865 ew32(TARC(0), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004866
4867 /* Transmit Arbitration Control 1 */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004868 reg = er32(TARC(1));
Auke Kokbc7f75f2007-09-17 12:30:59 -07004869 if (er32(TCTL) & E1000_TCTL_MULR)
4870 reg &= ~(1 << 28);
4871 else
4872 reg |= (1 << 28);
4873 reg |= (1 << 24) | (1 << 26) | (1 << 30);
Jeff Kirshere9ec2c02008-04-02 13:48:13 -07004874 ew32(TARC(1), reg);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004875
4876 /* Device Status */
4877 if (hw->mac.type == e1000_ich8lan) {
4878 reg = er32(STATUS);
4879 reg &= ~(1 << 31);
4880 ew32(STATUS, reg);
4881 }
Jesse Brandeburga80483d2010-03-05 02:21:44 +00004882
Bruce Allane921eb12012-11-28 09:28:37 +00004883 /* work-around descriptor data corruption issue during nfs v2 udp
Jesse Brandeburga80483d2010-03-05 02:21:44 +00004884 * traffic, just disable the nfs filtering capability
4885 */
4886 reg = er32(RFCTL);
4887 reg |= (E1000_RFCTL_NFSW_DIS | E1000_RFCTL_NFSR_DIS);
Matthew Vickf6bd5572012-04-25 08:01:05 +00004888
Bruce Allane921eb12012-11-28 09:28:37 +00004889 /* Disable IPv6 extension header parsing because some malformed
Matthew Vickf6bd5572012-04-25 08:01:05 +00004890 * IPv6 headers can hang the Rx.
4891 */
4892 if (hw->mac.type == e1000_ich8lan)
4893 reg |= (E1000_RFCTL_IPV6_EX_DIS | E1000_RFCTL_NEW_IPV6_EXT_DIS);
Jesse Brandeburga80483d2010-03-05 02:21:44 +00004894 ew32(RFCTL, reg);
Bruce Allan94fb8482013-01-23 09:00:03 +00004895
4896 /* Enable ECC on Lynxpoint */
David Ertman79849eb2015-02-10 09:10:43 +00004897 if ((hw->mac.type == e1000_pch_lpt) ||
4898 (hw->mac.type == e1000_pch_spt)) {
Bruce Allan94fb8482013-01-23 09:00:03 +00004899 reg = er32(PBECCSTS);
4900 reg |= E1000_PBECCSTS_ECC_ENABLE;
4901 ew32(PBECCSTS, reg);
4902
4903 reg = er32(CTRL);
4904 reg |= E1000_CTRL_MEHE;
4905 ew32(CTRL, reg);
4906 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004907}
4908
4909/**
4910 * e1000_setup_link_ich8lan - Setup flow control and link settings
4911 * @hw: pointer to the HW structure
4912 *
4913 * Determines which flow control settings to use, then configures flow
4914 * control. Calls the appropriate media-specific link configuration
4915 * function. Assuming the adapter has a valid link partner, a valid link
4916 * should be established. Assumes the hardware has previously been reset
4917 * and the transmitter and receiver are not enabled.
4918 **/
4919static s32 e1000_setup_link_ich8lan(struct e1000_hw *hw)
4920{
Auke Kokbc7f75f2007-09-17 12:30:59 -07004921 s32 ret_val;
4922
Bruce Allan44abd5c2012-02-22 09:02:37 +00004923 if (hw->phy.ops.check_reset_block(hw))
Auke Kokbc7f75f2007-09-17 12:30:59 -07004924 return 0;
4925
Bruce Allane921eb12012-11-28 09:28:37 +00004926 /* ICH parts do not have a word in the NVM to determine
Auke Kokbc7f75f2007-09-17 12:30:59 -07004927 * the default flow control setting, so we explicitly
4928 * set it to full.
4929 */
Bruce Allan37289d92009-06-02 11:29:37 +00004930 if (hw->fc.requested_mode == e1000_fc_default) {
4931 /* Workaround h/w hang when Tx flow control enabled */
4932 if (hw->mac.type == e1000_pchlan)
4933 hw->fc.requested_mode = e1000_fc_rx_pause;
4934 else
4935 hw->fc.requested_mode = e1000_fc_full;
4936 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004937
Bruce Allane921eb12012-11-28 09:28:37 +00004938 /* Save off the requested flow control mode for use later. Depending
Bruce Allan5c48ef3e22008-11-21 16:57:36 -08004939 * on the link partner's capabilities, we may or may not use this mode.
4940 */
4941 hw->fc.current_mode = hw->fc.requested_mode;
Auke Kokbc7f75f2007-09-17 12:30:59 -07004942
Bruce Allan17e813e2013-02-20 04:06:01 +00004943 e_dbg("After fix-ups FlowControl is now = %x\n", hw->fc.current_mode);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004944
4945 /* Continue to configure the copper link. */
Bruce Allan944ce012012-02-22 09:02:42 +00004946 ret_val = hw->mac.ops.setup_physical_interface(hw);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004947 if (ret_val)
4948 return ret_val;
4949
Jeff Kirsher318a94d2008-03-28 09:15:16 -07004950 ew32(FCTTV, hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00004951 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00004952 (hw->phy.type == e1000_phy_82579) ||
Bruce Allan2fbe4522012-04-19 03:21:47 +00004953 (hw->phy.type == e1000_phy_i217) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00004954 (hw->phy.type == e1000_phy_82577)) {
Bruce Allana3055952010-05-10 15:02:12 +00004955 ew32(FCRTV_PCH, hw->fc.refresh_time);
4956
Bruce Allan482fed82011-01-06 14:29:49 +00004957 ret_val = e1e_wphy(hw, PHY_REG(BM_PORT_CTRL_PAGE, 27),
4958 hw->fc.pause_time);
Bruce Allana4f58f52009-06-02 11:29:18 +00004959 if (ret_val)
4960 return ret_val;
4961 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07004962
4963 return e1000e_set_fc_watermarks(hw);
4964}
4965
4966/**
4967 * e1000_setup_copper_link_ich8lan - Configure MAC/PHY interface
4968 * @hw: pointer to the HW structure
4969 *
4970 * Configures the kumeran interface to the PHY to wait the appropriate time
4971 * when polling the PHY, then call the generic setup_copper_link to finish
4972 * configuring the copper link.
4973 **/
4974static s32 e1000_setup_copper_link_ich8lan(struct e1000_hw *hw)
4975{
4976 u32 ctrl;
4977 s32 ret_val;
4978 u16 reg_data;
4979
4980 ctrl = er32(CTRL);
4981 ctrl |= E1000_CTRL_SLU;
4982 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
4983 ew32(CTRL, ctrl);
4984
Bruce Allane921eb12012-11-28 09:28:37 +00004985 /* Set the mac to wait the maximum time between each iteration
Auke Kokbc7f75f2007-09-17 12:30:59 -07004986 * and increase the max iterations when polling the phy;
Bruce Allanad680762008-03-28 09:15:03 -07004987 * this fixes erroneous timeouts at 10Mbps.
4988 */
Bruce Allan07818952009-12-08 07:28:01 +00004989 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_TIMEOUTS, 0xFFFF);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004990 if (ret_val)
4991 return ret_val;
Bruce Allan07818952009-12-08 07:28:01 +00004992 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
Bruce Allanf0ff4392013-02-20 04:05:39 +00004993 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004994 if (ret_val)
4995 return ret_val;
4996 reg_data |= 0x3F;
Bruce Allan07818952009-12-08 07:28:01 +00004997 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_INBAND_PARAM,
Bruce Allanf0ff4392013-02-20 04:05:39 +00004998 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07004999 if (ret_val)
5000 return ret_val;
5001
Bruce Allana4f58f52009-06-02 11:29:18 +00005002 switch (hw->phy.type) {
5003 case e1000_phy_igp_3:
Auke Kokbc7f75f2007-09-17 12:30:59 -07005004 ret_val = e1000e_copper_link_setup_igp(hw);
5005 if (ret_val)
5006 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00005007 break;
5008 case e1000_phy_bm:
5009 case e1000_phy_82578:
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005010 ret_val = e1000e_copper_link_setup_m88(hw);
5011 if (ret_val)
5012 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00005013 break;
5014 case e1000_phy_82577:
Bruce Alland3738bb2010-06-16 13:27:28 +00005015 case e1000_phy_82579:
Bruce Allana4f58f52009-06-02 11:29:18 +00005016 ret_val = e1000_copper_link_setup_82577(hw);
5017 if (ret_val)
5018 return ret_val;
5019 break;
5020 case e1000_phy_ife:
Bruce Allan482fed82011-01-06 14:29:49 +00005021 ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005022 if (ret_val)
5023 return ret_val;
5024
5025 reg_data &= ~IFE_PMC_AUTO_MDIX;
5026
5027 switch (hw->phy.mdix) {
5028 case 1:
5029 reg_data &= ~IFE_PMC_FORCE_MDIX;
5030 break;
5031 case 2:
5032 reg_data |= IFE_PMC_FORCE_MDIX;
5033 break;
5034 case 0:
5035 default:
5036 reg_data |= IFE_PMC_AUTO_MDIX;
5037 break;
5038 }
Bruce Allan482fed82011-01-06 14:29:49 +00005039 ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, reg_data);
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005040 if (ret_val)
5041 return ret_val;
Bruce Allana4f58f52009-06-02 11:29:18 +00005042 break;
5043 default:
5044 break;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005045 }
Bruce Allan3fa82932012-02-08 02:55:40 +00005046
Auke Kokbc7f75f2007-09-17 12:30:59 -07005047 return e1000e_setup_copper_link(hw);
5048}
5049
5050/**
Bruce Allanea8179a2013-03-06 09:02:47 +00005051 * e1000_setup_copper_link_pch_lpt - Configure MAC/PHY interface
5052 * @hw: pointer to the HW structure
5053 *
5054 * Calls the PHY specific link setup function and then calls the
5055 * generic setup_copper_link to finish configuring the link for
5056 * Lynxpoint PCH devices
5057 **/
5058static s32 e1000_setup_copper_link_pch_lpt(struct e1000_hw *hw)
5059{
5060 u32 ctrl;
5061 s32 ret_val;
5062
5063 ctrl = er32(CTRL);
5064 ctrl |= E1000_CTRL_SLU;
5065 ctrl &= ~(E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
5066 ew32(CTRL, ctrl);
5067
5068 ret_val = e1000_copper_link_setup_82577(hw);
5069 if (ret_val)
5070 return ret_val;
5071
5072 return e1000e_setup_copper_link(hw);
5073}
5074
5075/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07005076 * e1000_get_link_up_info_ich8lan - Get current link speed and duplex
5077 * @hw: pointer to the HW structure
5078 * @speed: pointer to store current link speed
5079 * @duplex: pointer to store the current link duplex
5080 *
Bruce Allanad680762008-03-28 09:15:03 -07005081 * Calls the generic get_speed_and_duplex to retrieve the current link
Auke Kokbc7f75f2007-09-17 12:30:59 -07005082 * information and then calls the Kumeran lock loss workaround for links at
5083 * gigabit speeds.
5084 **/
5085static s32 e1000_get_link_up_info_ich8lan(struct e1000_hw *hw, u16 *speed,
5086 u16 *duplex)
5087{
5088 s32 ret_val;
5089
5090 ret_val = e1000e_get_speed_and_duplex_copper(hw, speed, duplex);
5091 if (ret_val)
5092 return ret_val;
5093
5094 if ((hw->mac.type == e1000_ich8lan) &&
Bruce Allane5fe2542013-02-20 04:06:27 +00005095 (hw->phy.type == e1000_phy_igp_3) && (*speed == SPEED_1000)) {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005096 ret_val = e1000_kmrn_lock_loss_workaround_ich8lan(hw);
5097 }
5098
5099 return ret_val;
5100}
5101
5102/**
5103 * e1000_kmrn_lock_loss_workaround_ich8lan - Kumeran workaround
5104 * @hw: pointer to the HW structure
5105 *
5106 * Work-around for 82566 Kumeran PCS lock loss:
5107 * On link status change (i.e. PCI reset, speed change) and link is up and
5108 * speed is gigabit-
5109 * 0) if workaround is optionally disabled do nothing
5110 * 1) wait 1ms for Kumeran link to come up
5111 * 2) check Kumeran Diagnostic register PCS lock loss bit
5112 * 3) if not set the link is locked (all is good), otherwise...
5113 * 4) reset the PHY
5114 * 5) repeat up to 10 times
5115 * Note: this is only called for IGP3 copper when speed is 1gb.
5116 **/
5117static s32 e1000_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw)
5118{
5119 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
5120 u32 phy_ctrl;
5121 s32 ret_val;
5122 u16 i, data;
5123 bool link;
5124
5125 if (!dev_spec->kmrn_lock_loss_workaround_enabled)
5126 return 0;
5127
Bruce Allane921eb12012-11-28 09:28:37 +00005128 /* Make sure link is up before proceeding. If not just return.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005129 * Attempting this while link is negotiating fouled up link
Bruce Allanad680762008-03-28 09:15:03 -07005130 * stability
5131 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005132 ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
5133 if (!link)
5134 return 0;
5135
5136 for (i = 0; i < 10; i++) {
5137 /* read once to clear */
5138 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
5139 if (ret_val)
5140 return ret_val;
5141 /* and again to get new status */
5142 ret_val = e1e_rphy(hw, IGP3_KMRN_DIAG, &data);
5143 if (ret_val)
5144 return ret_val;
5145
5146 /* check for PCS lock */
5147 if (!(data & IGP3_KMRN_DIAG_PCS_LOCK_LOSS))
5148 return 0;
5149
5150 /* Issue PHY reset */
5151 e1000_phy_hw_reset(hw);
5152 mdelay(5);
5153 }
5154 /* Disable GigE link negotiation */
5155 phy_ctrl = er32(PHY_CTRL);
5156 phy_ctrl |= (E1000_PHY_CTRL_GBE_DISABLE |
5157 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
5158 ew32(PHY_CTRL, phy_ctrl);
5159
Bruce Allane921eb12012-11-28 09:28:37 +00005160 /* Call gig speed drop workaround on Gig disable before accessing
Bruce Allanad680762008-03-28 09:15:03 -07005161 * any PHY registers
5162 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005163 e1000e_gig_downshift_workaround_ich8lan(hw);
5164
5165 /* unable to acquire PCS lock */
5166 return -E1000_ERR_PHY;
5167}
5168
5169/**
Bruce Allan6e3c8072012-02-22 09:02:47 +00005170 * e1000e_set_kmrn_lock_loss_workaround_ich8lan - Set Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07005171 * @hw: pointer to the HW structure
Auke Kok489815c2008-02-21 15:11:07 -08005172 * @state: boolean value used to set the current Kumeran workaround state
Auke Kokbc7f75f2007-09-17 12:30:59 -07005173 *
Bruce Allan564ea9b2009-11-20 23:26:44 +00005174 * If ICH8, set the current Kumeran workaround state (enabled - true
5175 * /disabled - false).
Auke Kokbc7f75f2007-09-17 12:30:59 -07005176 **/
5177void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
Bruce Allan17e813e2013-02-20 04:06:01 +00005178 bool state)
Auke Kokbc7f75f2007-09-17 12:30:59 -07005179{
5180 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
5181
5182 if (hw->mac.type != e1000_ich8lan) {
Bruce Allan3bb99fe2009-11-20 23:25:07 +00005183 e_dbg("Workaround applies to ICH8 only.\n");
Auke Kokbc7f75f2007-09-17 12:30:59 -07005184 return;
5185 }
5186
5187 dev_spec->kmrn_lock_loss_workaround_enabled = state;
5188}
5189
5190/**
5191 * e1000_ipg3_phy_powerdown_workaround_ich8lan - Power down workaround on D3
5192 * @hw: pointer to the HW structure
5193 *
5194 * Workaround for 82566 power-down on D3 entry:
5195 * 1) disable gigabit link
5196 * 2) write VR power-down enable
5197 * 3) read it back
5198 * Continue if successful, else issue LCD reset and repeat
5199 **/
5200void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw)
5201{
5202 u32 reg;
5203 u16 data;
Bruce Allane80bd1d2013-05-01 01:19:46 +00005204 u8 retry = 0;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005205
5206 if (hw->phy.type != e1000_phy_igp_3)
5207 return;
5208
5209 /* Try the workaround twice (if needed) */
5210 do {
5211 /* Disable link */
5212 reg = er32(PHY_CTRL);
5213 reg |= (E1000_PHY_CTRL_GBE_DISABLE |
5214 E1000_PHY_CTRL_NOND0A_GBE_DISABLE);
5215 ew32(PHY_CTRL, reg);
5216
Bruce Allane921eb12012-11-28 09:28:37 +00005217 /* Call gig speed drop workaround on Gig disable before
Bruce Allanad680762008-03-28 09:15:03 -07005218 * accessing any PHY registers
5219 */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005220 if (hw->mac.type == e1000_ich8lan)
5221 e1000e_gig_downshift_workaround_ich8lan(hw);
5222
5223 /* Write VR power-down enable */
5224 e1e_rphy(hw, IGP3_VR_CTRL, &data);
5225 data &= ~IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
5226 e1e_wphy(hw, IGP3_VR_CTRL, data | IGP3_VR_CTRL_MODE_SHUTDOWN);
5227
5228 /* Read it back and test */
5229 e1e_rphy(hw, IGP3_VR_CTRL, &data);
5230 data &= IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK;
5231 if ((data == IGP3_VR_CTRL_MODE_SHUTDOWN) || retry)
5232 break;
5233
5234 /* Issue PHY reset and repeat at most one more time */
5235 reg = er32(CTRL);
5236 ew32(CTRL, reg | E1000_CTRL_PHY_RST);
5237 retry++;
5238 } while (retry);
5239}
5240
5241/**
5242 * e1000e_gig_downshift_workaround_ich8lan - WoL from S5 stops working
5243 * @hw: pointer to the HW structure
5244 *
5245 * Steps to take when dropping from 1Gb/s (eg. link cable removal (LSC),
Auke Kok489815c2008-02-21 15:11:07 -08005246 * LPLU, Gig disable, MDIC PHY reset):
Auke Kokbc7f75f2007-09-17 12:30:59 -07005247 * 1) Set Kumeran Near-end loopback
5248 * 2) Clear Kumeran Near-end loopback
Bruce Allan462d5992011-09-30 08:07:11 +00005249 * Should only be called for ICH8[m] devices with any 1G Phy.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005250 **/
5251void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw)
5252{
5253 s32 ret_val;
5254 u16 reg_data;
5255
Bruce Allan462d5992011-09-30 08:07:11 +00005256 if ((hw->mac.type != e1000_ich8lan) || (hw->phy.type == e1000_phy_ife))
Auke Kokbc7f75f2007-09-17 12:30:59 -07005257 return;
5258
5259 ret_val = e1000e_read_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
Bruce Allan17e813e2013-02-20 04:06:01 +00005260 &reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005261 if (ret_val)
5262 return;
5263 reg_data |= E1000_KMRNCTRLSTA_DIAG_NELPBK;
5264 ret_val = e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET,
Bruce Allan17e813e2013-02-20 04:06:01 +00005265 reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005266 if (ret_val)
5267 return;
5268 reg_data &= ~E1000_KMRNCTRLSTA_DIAG_NELPBK;
Bruce Allan7dbbe5d2013-01-05 05:08:31 +00005269 e1000e_write_kmrn_reg(hw, E1000_KMRNCTRLSTA_DIAG_OFFSET, reg_data);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005270}
5271
5272/**
Bruce Allan99730e42011-05-13 07:19:48 +00005273 * e1000_suspend_workarounds_ich8lan - workarounds needed during S0->Sx
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005274 * @hw: pointer to the HW structure
5275 *
5276 * During S0 to Sx transition, it is possible the link remains at gig
5277 * instead of negotiating to a lower speed. Before going to Sx, set
Bruce Allanc077a902011-12-16 00:46:38 +00005278 * 'Gig Disable' to force link speed negotiation to a lower speed based on
5279 * the LPLU setting in the NVM or custom setting. For PCH and newer parts,
5280 * the OEM bits PHY register (LED, GbE disable and LPLU configurations) also
5281 * needs to be written.
Bruce Allan2fbe4522012-04-19 03:21:47 +00005282 * Parts that support (and are linked to a partner which support) EEE in
5283 * 100Mbps should disable LPLU since 100Mbps w/ EEE requires less power
5284 * than 10Mbps w/o EEE.
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005285 **/
Bruce Allan99730e42011-05-13 07:19:48 +00005286void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw)
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005287{
Bruce Allan2fbe4522012-04-19 03:21:47 +00005288 struct e1000_dev_spec_ich8lan *dev_spec = &hw->dev_spec.ich8lan;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005289 u32 phy_ctrl;
Bruce Allan8395ae82010-09-22 17:15:08 +00005290 s32 ret_val;
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005291
Bruce Allan17f085d2010-06-17 18:59:48 +00005292 phy_ctrl = er32(PHY_CTRL);
Bruce Allanc077a902011-12-16 00:46:38 +00005293 phy_ctrl |= E1000_PHY_CTRL_GBE_DISABLE;
Bruce Allane08f6262013-02-20 03:06:34 +00005294
Bruce Allan2fbe4522012-04-19 03:21:47 +00005295 if (hw->phy.type == e1000_phy_i217) {
Bruce Allane08f6262013-02-20 03:06:34 +00005296 u16 phy_reg, device_id = hw->adapter->pdev->device;
5297
5298 if ((device_id == E1000_DEV_ID_PCH_LPTLP_I218_LM) ||
Bruce Allan91a3d822013-06-29 01:15:16 +00005299 (device_id == E1000_DEV_ID_PCH_LPTLP_I218_V) ||
5300 (device_id == E1000_DEV_ID_PCH_I218_LM3) ||
David Ertman79849eb2015-02-10 09:10:43 +00005301 (device_id == E1000_DEV_ID_PCH_I218_V3) ||
5302 (hw->mac.type == e1000_pch_spt)) {
Bruce Allane08f6262013-02-20 03:06:34 +00005303 u32 fextnvm6 = er32(FEXTNVM6);
5304
5305 ew32(FEXTNVM6, fextnvm6 & ~E1000_FEXTNVM6_REQ_PLL_CLK);
5306 }
Bruce Allan2fbe4522012-04-19 03:21:47 +00005307
5308 ret_val = hw->phy.ops.acquire(hw);
5309 if (ret_val)
5310 goto out;
5311
5312 if (!dev_spec->eee_disable) {
5313 u16 eee_advert;
5314
Bruce Allan4ddc48a2012-12-05 06:25:58 +00005315 ret_val =
5316 e1000_read_emi_reg_locked(hw,
5317 I217_EEE_ADVERTISEMENT,
5318 &eee_advert);
Bruce Allan2fbe4522012-04-19 03:21:47 +00005319 if (ret_val)
5320 goto release;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005321
Bruce Allane921eb12012-11-28 09:28:37 +00005322 /* Disable LPLU if both link partners support 100BaseT
Bruce Allan2fbe4522012-04-19 03:21:47 +00005323 * EEE and 100Full is advertised on both ends of the
David Ertmanb4c1e6b2014-07-11 06:20:51 +00005324 * link, and enable Auto Enable LPI since there will
5325 * be no driver to enable LPI while in Sx.
Bruce Allan2fbe4522012-04-19 03:21:47 +00005326 */
Bruce Allan3d4d5752012-12-05 06:26:08 +00005327 if ((eee_advert & I82579_EEE_100_SUPPORTED) &&
Bruce Allan2fbe4522012-04-19 03:21:47 +00005328 (dev_spec->eee_lp_ability &
Bruce Allan3d4d5752012-12-05 06:26:08 +00005329 I82579_EEE_100_SUPPORTED) &&
David Ertmanb4c1e6b2014-07-11 06:20:51 +00005330 (hw->phy.autoneg_advertised & ADVERTISE_100_FULL)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +00005331 phy_ctrl &= ~(E1000_PHY_CTRL_D0A_LPLU |
5332 E1000_PHY_CTRL_NOND0A_LPLU);
David Ertmanb4c1e6b2014-07-11 06:20:51 +00005333
5334 /* Set Auto Enable LPI after link up */
5335 e1e_rphy_locked(hw,
5336 I217_LPI_GPIO_CTRL, &phy_reg);
5337 phy_reg |= I217_LPI_GPIO_CTRL_AUTO_EN_LPI;
5338 e1e_wphy_locked(hw,
5339 I217_LPI_GPIO_CTRL, phy_reg);
5340 }
Bruce Allan2fbe4522012-04-19 03:21:47 +00005341 }
5342
Bruce Allane921eb12012-11-28 09:28:37 +00005343 /* For i217 Intel Rapid Start Technology support,
Bruce Allan2fbe4522012-04-19 03:21:47 +00005344 * when the system is going into Sx and no manageability engine
5345 * is present, the driver must configure proxy to reset only on
5346 * power good. LPI (Low Power Idle) state must also reset only
5347 * on power good, as well as the MTA (Multicast table array).
5348 * The SMBus release must also be disabled on LCD reset.
5349 */
5350 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allan2fbe4522012-04-19 03:21:47 +00005351 /* Enable proxy to reset only on power good. */
5352 e1e_rphy_locked(hw, I217_PROXY_CTRL, &phy_reg);
5353 phy_reg |= I217_PROXY_CTRL_AUTO_DISABLE;
5354 e1e_wphy_locked(hw, I217_PROXY_CTRL, phy_reg);
5355
Bruce Allane921eb12012-11-28 09:28:37 +00005356 /* Set bit enable LPI (EEE) to reset only on
Bruce Allan2fbe4522012-04-19 03:21:47 +00005357 * power good.
5358 */
5359 e1e_rphy_locked(hw, I217_SxCTRL, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00005360 phy_reg |= I217_SxCTRL_ENABLE_LPI_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005361 e1e_wphy_locked(hw, I217_SxCTRL, phy_reg);
5362
5363 /* Disable the SMB release on LCD reset. */
5364 e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00005365 phy_reg &= ~I217_MEMPWR_DISABLE_SMB_RELEASE;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005366 e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
5367 }
5368
Bruce Allane921eb12012-11-28 09:28:37 +00005369 /* Enable MTA to reset for Intel Rapid Start Technology
Bruce Allan2fbe4522012-04-19 03:21:47 +00005370 * Support
5371 */
5372 e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
Bruce Allan6d7407b2012-05-10 02:51:17 +00005373 phy_reg |= I217_CGFREG_ENABLE_MTA_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005374 e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
5375
5376release:
5377 hw->phy.ops.release(hw);
5378 }
5379out:
Bruce Allan17f085d2010-06-17 18:59:48 +00005380 ew32(PHY_CTRL, phy_ctrl);
Bruce Allana4f58f52009-06-02 11:29:18 +00005381
Bruce Allan462d5992011-09-30 08:07:11 +00005382 if (hw->mac.type == e1000_ich8lan)
5383 e1000e_gig_downshift_workaround_ich8lan(hw);
5384
Bruce Allan8395ae82010-09-22 17:15:08 +00005385 if (hw->mac.type >= e1000_pchlan) {
Bruce Allance54afd2010-11-24 06:01:41 +00005386 e1000_oem_bits_config_ich8lan(hw, false);
Bruce Allan92fe1732012-04-12 06:27:03 +00005387
5388 /* Reset PHY to activate OEM bits on 82577/8 */
5389 if (hw->mac.type == e1000_pchlan)
5390 e1000e_phy_hw_reset_generic(hw);
5391
Bruce Allan8395ae82010-09-22 17:15:08 +00005392 ret_val = hw->phy.ops.acquire(hw);
5393 if (ret_val)
5394 return;
5395 e1000_write_smbus_addr(hw);
5396 hw->phy.ops.release(hw);
5397 }
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005398}
5399
5400/**
Bruce Allan99730e42011-05-13 07:19:48 +00005401 * e1000_resume_workarounds_pchlan - workarounds needed during Sx->S0
5402 * @hw: pointer to the HW structure
5403 *
5404 * During Sx to S0 transitions on non-managed devices or managed devices
5405 * on which PHY resets are not blocked, if the PHY registers cannot be
5406 * accessed properly by the s/w toggle the LANPHYPC value to power cycle
5407 * the PHY.
Bruce Allan2fbe4522012-04-19 03:21:47 +00005408 * On i217, setup Intel Rapid Start Technology.
Bruce Allan99730e42011-05-13 07:19:48 +00005409 **/
5410void e1000_resume_workarounds_pchlan(struct e1000_hw *hw)
5411{
Bruce Allan90b82982011-12-16 00:46:33 +00005412 s32 ret_val;
Bruce Allan99730e42011-05-13 07:19:48 +00005413
Bruce Allancb17aab2012-04-13 03:16:22 +00005414 if (hw->mac.type < e1000_pch2lan)
Bruce Allan99730e42011-05-13 07:19:48 +00005415 return;
5416
Bruce Allancb17aab2012-04-13 03:16:22 +00005417 ret_val = e1000_init_phy_workarounds_pchlan(hw);
Bruce Allan90b82982011-12-16 00:46:33 +00005418 if (ret_val) {
Bruce Allancb17aab2012-04-13 03:16:22 +00005419 e_dbg("Failed to init PHY flow ret_val=%d\n", ret_val);
Bruce Allan99730e42011-05-13 07:19:48 +00005420 return;
5421 }
Bruce Allan2fbe4522012-04-19 03:21:47 +00005422
Bruce Allane921eb12012-11-28 09:28:37 +00005423 /* For i217 Intel Rapid Start Technology support when the system
Bruce Allan2fbe4522012-04-19 03:21:47 +00005424 * is transitioning from Sx and no manageability engine is present
5425 * configure SMBus to restore on reset, disable proxy, and enable
5426 * the reset on MTA (Multicast table array).
5427 */
5428 if (hw->phy.type == e1000_phy_i217) {
5429 u16 phy_reg;
5430
5431 ret_val = hw->phy.ops.acquire(hw);
5432 if (ret_val) {
5433 e_dbg("Failed to setup iRST\n");
5434 return;
5435 }
5436
David Ertmanb4c1e6b2014-07-11 06:20:51 +00005437 /* Clear Auto Enable LPI after link up */
5438 e1e_rphy_locked(hw, I217_LPI_GPIO_CTRL, &phy_reg);
5439 phy_reg &= ~I217_LPI_GPIO_CTRL_AUTO_EN_LPI;
5440 e1e_wphy_locked(hw, I217_LPI_GPIO_CTRL, phy_reg);
5441
Bruce Allan2fbe4522012-04-19 03:21:47 +00005442 if (!(er32(FWSM) & E1000_ICH_FWSM_FW_VALID)) {
Bruce Allane921eb12012-11-28 09:28:37 +00005443 /* Restore clear on SMB if no manageability engine
Bruce Allan2fbe4522012-04-19 03:21:47 +00005444 * is present
5445 */
5446 ret_val = e1e_rphy_locked(hw, I217_MEMPWR, &phy_reg);
5447 if (ret_val)
5448 goto release;
Bruce Allan6d7407b2012-05-10 02:51:17 +00005449 phy_reg |= I217_MEMPWR_DISABLE_SMB_RELEASE;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005450 e1e_wphy_locked(hw, I217_MEMPWR, phy_reg);
5451
5452 /* Disable Proxy */
5453 e1e_wphy_locked(hw, I217_PROXY_CTRL, 0);
5454 }
5455 /* Enable reset on MTA */
5456 ret_val = e1e_rphy_locked(hw, I217_CGFREG, &phy_reg);
5457 if (ret_val)
5458 goto release;
Bruce Allan6d7407b2012-05-10 02:51:17 +00005459 phy_reg &= ~I217_CGFREG_ENABLE_MTA_RESET;
Bruce Allan2fbe4522012-04-19 03:21:47 +00005460 e1e_wphy_locked(hw, I217_CGFREG, phy_reg);
5461release:
5462 if (ret_val)
5463 e_dbg("Error %d in resume workarounds\n", ret_val);
5464 hw->phy.ops.release(hw);
5465 }
Bruce Allan99730e42011-05-13 07:19:48 +00005466}
5467
5468/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07005469 * e1000_cleanup_led_ich8lan - Restore the default LED operation
5470 * @hw: pointer to the HW structure
5471 *
5472 * Return the LED back to the default configuration.
5473 **/
5474static s32 e1000_cleanup_led_ich8lan(struct e1000_hw *hw)
5475{
5476 if (hw->phy.type == e1000_phy_ife)
5477 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED, 0);
5478
5479 ew32(LEDCTL, hw->mac.ledctl_default);
5480 return 0;
5481}
5482
5483/**
Auke Kok489815c2008-02-21 15:11:07 -08005484 * e1000_led_on_ich8lan - Turn LEDs on
Auke Kokbc7f75f2007-09-17 12:30:59 -07005485 * @hw: pointer to the HW structure
5486 *
Auke Kok489815c2008-02-21 15:11:07 -08005487 * Turn on the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005488 **/
5489static s32 e1000_led_on_ich8lan(struct e1000_hw *hw)
5490{
5491 if (hw->phy.type == e1000_phy_ife)
5492 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
5493 (IFE_PSCL_PROBE_MODE | IFE_PSCL_PROBE_LEDS_ON));
5494
5495 ew32(LEDCTL, hw->mac.ledctl_mode2);
5496 return 0;
5497}
5498
5499/**
Auke Kok489815c2008-02-21 15:11:07 -08005500 * e1000_led_off_ich8lan - Turn LEDs off
Auke Kokbc7f75f2007-09-17 12:30:59 -07005501 * @hw: pointer to the HW structure
5502 *
Auke Kok489815c2008-02-21 15:11:07 -08005503 * Turn off the LEDs.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005504 **/
5505static s32 e1000_led_off_ich8lan(struct e1000_hw *hw)
5506{
5507 if (hw->phy.type == e1000_phy_ife)
5508 return e1e_wphy(hw, IFE_PHY_SPECIAL_CONTROL_LED,
Bruce Allan482fed82011-01-06 14:29:49 +00005509 (IFE_PSCL_PROBE_MODE |
5510 IFE_PSCL_PROBE_LEDS_OFF));
Auke Kokbc7f75f2007-09-17 12:30:59 -07005511
5512 ew32(LEDCTL, hw->mac.ledctl_mode1);
5513 return 0;
5514}
5515
5516/**
Bruce Allana4f58f52009-06-02 11:29:18 +00005517 * e1000_setup_led_pchlan - Configures SW controllable LED
5518 * @hw: pointer to the HW structure
5519 *
5520 * This prepares the SW controllable LED for use.
5521 **/
5522static s32 e1000_setup_led_pchlan(struct e1000_hw *hw)
5523{
Bruce Allan482fed82011-01-06 14:29:49 +00005524 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_mode1);
Bruce Allana4f58f52009-06-02 11:29:18 +00005525}
5526
5527/**
5528 * e1000_cleanup_led_pchlan - Restore the default LED operation
5529 * @hw: pointer to the HW structure
5530 *
5531 * Return the LED back to the default configuration.
5532 **/
5533static s32 e1000_cleanup_led_pchlan(struct e1000_hw *hw)
5534{
Bruce Allan482fed82011-01-06 14:29:49 +00005535 return e1e_wphy(hw, HV_LED_CONFIG, (u16)hw->mac.ledctl_default);
Bruce Allana4f58f52009-06-02 11:29:18 +00005536}
5537
5538/**
5539 * e1000_led_on_pchlan - Turn LEDs on
5540 * @hw: pointer to the HW structure
5541 *
5542 * Turn on the LEDs.
5543 **/
5544static s32 e1000_led_on_pchlan(struct e1000_hw *hw)
5545{
5546 u16 data = (u16)hw->mac.ledctl_mode2;
5547 u32 i, led;
5548
Bruce Allane921eb12012-11-28 09:28:37 +00005549 /* If no link, then turn LED on by setting the invert bit
Bruce Allana4f58f52009-06-02 11:29:18 +00005550 * for each LED that's mode is "link_up" in ledctl_mode2.
5551 */
5552 if (!(er32(STATUS) & E1000_STATUS_LU)) {
5553 for (i = 0; i < 3; i++) {
5554 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
5555 if ((led & E1000_PHY_LED0_MODE_MASK) !=
5556 E1000_LEDCTL_MODE_LINK_UP)
5557 continue;
5558 if (led & E1000_PHY_LED0_IVRT)
5559 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
5560 else
5561 data |= (E1000_PHY_LED0_IVRT << (i * 5));
5562 }
5563 }
5564
Bruce Allan482fed82011-01-06 14:29:49 +00005565 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00005566}
5567
5568/**
5569 * e1000_led_off_pchlan - Turn LEDs off
5570 * @hw: pointer to the HW structure
5571 *
5572 * Turn off the LEDs.
5573 **/
5574static s32 e1000_led_off_pchlan(struct e1000_hw *hw)
5575{
5576 u16 data = (u16)hw->mac.ledctl_mode1;
5577 u32 i, led;
5578
Bruce Allane921eb12012-11-28 09:28:37 +00005579 /* If no link, then turn LED off by clearing the invert bit
Bruce Allana4f58f52009-06-02 11:29:18 +00005580 * for each LED that's mode is "link_up" in ledctl_mode1.
5581 */
5582 if (!(er32(STATUS) & E1000_STATUS_LU)) {
5583 for (i = 0; i < 3; i++) {
5584 led = (data >> (i * 5)) & E1000_PHY_LED0_MASK;
5585 if ((led & E1000_PHY_LED0_MODE_MASK) !=
5586 E1000_LEDCTL_MODE_LINK_UP)
5587 continue;
5588 if (led & E1000_PHY_LED0_IVRT)
5589 data &= ~(E1000_PHY_LED0_IVRT << (i * 5));
5590 else
5591 data |= (E1000_PHY_LED0_IVRT << (i * 5));
5592 }
5593 }
5594
Bruce Allan482fed82011-01-06 14:29:49 +00005595 return e1e_wphy(hw, HV_LED_CONFIG, data);
Bruce Allana4f58f52009-06-02 11:29:18 +00005596}
5597
5598/**
Bruce Allane98cac42010-05-10 15:02:32 +00005599 * e1000_get_cfg_done_ich8lan - Read config done bit after Full or PHY reset
Bruce Allanf4187b52008-08-26 18:36:50 -07005600 * @hw: pointer to the HW structure
5601 *
Bruce Allane98cac42010-05-10 15:02:32 +00005602 * Read appropriate register for the config done bit for completion status
5603 * and configure the PHY through s/w for EEPROM-less parts.
5604 *
5605 * NOTE: some silicon which is EEPROM-less will fail trying to read the
5606 * config done bit, so only an error is logged and continues. If we were
5607 * to return with error, EEPROM-less silicon would not be able to be reset
5608 * or change link.
Bruce Allanf4187b52008-08-26 18:36:50 -07005609 **/
5610static s32 e1000_get_cfg_done_ich8lan(struct e1000_hw *hw)
5611{
Bruce Allane98cac42010-05-10 15:02:32 +00005612 s32 ret_val = 0;
Bruce Allanf4187b52008-08-26 18:36:50 -07005613 u32 bank = 0;
Bruce Allane98cac42010-05-10 15:02:32 +00005614 u32 status;
Bruce Allanfc0c7762009-07-01 13:27:55 +00005615
Bruce Allanfe908492013-01-05 08:06:14 +00005616 e1000e_get_cfg_done_generic(hw);
Bruce Allanf4187b52008-08-26 18:36:50 -07005617
Bruce Allane98cac42010-05-10 15:02:32 +00005618 /* Wait for indication from h/w that it has completed basic config */
5619 if (hw->mac.type >= e1000_ich10lan) {
5620 e1000_lan_init_done_ich8lan(hw);
5621 } else {
5622 ret_val = e1000e_get_auto_rd_done(hw);
5623 if (ret_val) {
Bruce Allane921eb12012-11-28 09:28:37 +00005624 /* When auto config read does not complete, do not
Bruce Allane98cac42010-05-10 15:02:32 +00005625 * return with an error. This can happen in situations
5626 * where there is no eeprom and prevents getting link.
5627 */
5628 e_dbg("Auto Read Done did not complete\n");
5629 ret_val = 0;
5630 }
5631 }
5632
5633 /* Clear PHY Reset Asserted bit */
5634 status = er32(STATUS);
5635 if (status & E1000_STATUS_PHYRA)
5636 ew32(STATUS, status & ~E1000_STATUS_PHYRA);
5637 else
5638 e_dbg("PHY Reset Asserted not set - needs delay\n");
5639
Bruce Allanf4187b52008-08-26 18:36:50 -07005640 /* If EEPROM is not marked present, init the IGP 3 PHY manually */
Bruce Allane98cac42010-05-10 15:02:32 +00005641 if (hw->mac.type <= e1000_ich9lan) {
Bruce Allan04499ec2012-04-13 00:08:31 +00005642 if (!(er32(EECD) & E1000_EECD_PRES) &&
Bruce Allanf4187b52008-08-26 18:36:50 -07005643 (hw->phy.type == e1000_phy_igp_3)) {
5644 e1000e_phy_init_script_igp3(hw);
5645 }
5646 } else {
5647 if (e1000_valid_nvm_bank_detect_ich8lan(hw, &bank)) {
5648 /* Maybe we should do a basic PHY config */
Bruce Allan3bb99fe2009-11-20 23:25:07 +00005649 e_dbg("EEPROM not present\n");
Bruce Allane98cac42010-05-10 15:02:32 +00005650 ret_val = -E1000_ERR_CONFIG;
Bruce Allanf4187b52008-08-26 18:36:50 -07005651 }
5652 }
5653
Bruce Allane98cac42010-05-10 15:02:32 +00005654 return ret_val;
Bruce Allanf4187b52008-08-26 18:36:50 -07005655}
5656
5657/**
Bruce Allan17f208d2009-12-01 15:47:22 +00005658 * e1000_power_down_phy_copper_ich8lan - Remove link during PHY power down
5659 * @hw: pointer to the HW structure
5660 *
5661 * In the case of a PHY power down to save power, or to turn off link during a
5662 * driver unload, or wake on lan is not enabled, remove the link.
5663 **/
5664static void e1000_power_down_phy_copper_ich8lan(struct e1000_hw *hw)
5665{
5666 /* If the management interface is not enabled, then power down */
5667 if (!(hw->mac.ops.check_mng_mode(hw) ||
5668 hw->phy.ops.check_reset_block(hw)))
5669 e1000_power_down_phy_copper(hw);
Bruce Allan17f208d2009-12-01 15:47:22 +00005670}
5671
5672/**
Auke Kokbc7f75f2007-09-17 12:30:59 -07005673 * e1000_clear_hw_cntrs_ich8lan - Clear statistical counters
5674 * @hw: pointer to the HW structure
5675 *
5676 * Clears hardware counters specific to the silicon family and calls
5677 * clear_hw_cntrs_generic to clear all general purpose counters.
5678 **/
5679static void e1000_clear_hw_cntrs_ich8lan(struct e1000_hw *hw)
5680{
Bruce Allana4f58f52009-06-02 11:29:18 +00005681 u16 phy_data;
Bruce Allan2b6b1682011-05-13 07:20:09 +00005682 s32 ret_val;
Auke Kokbc7f75f2007-09-17 12:30:59 -07005683
5684 e1000e_clear_hw_cntrs_base(hw);
5685
Bruce Allan99673d92009-11-20 23:27:21 +00005686 er32(ALGNERRC);
5687 er32(RXERRC);
5688 er32(TNCRS);
5689 er32(CEXTERR);
5690 er32(TSCTC);
5691 er32(TSCTFC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005692
Bruce Allan99673d92009-11-20 23:27:21 +00005693 er32(MGTPRC);
5694 er32(MGTPDC);
5695 er32(MGTPTC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005696
Bruce Allan99673d92009-11-20 23:27:21 +00005697 er32(IAC);
5698 er32(ICRXOC);
Auke Kokbc7f75f2007-09-17 12:30:59 -07005699
Bruce Allana4f58f52009-06-02 11:29:18 +00005700 /* Clear PHY statistics registers */
5701 if ((hw->phy.type == e1000_phy_82578) ||
Bruce Alland3738bb2010-06-16 13:27:28 +00005702 (hw->phy.type == e1000_phy_82579) ||
Bruce Allan2fbe4522012-04-19 03:21:47 +00005703 (hw->phy.type == e1000_phy_i217) ||
Bruce Allana4f58f52009-06-02 11:29:18 +00005704 (hw->phy.type == e1000_phy_82577)) {
Bruce Allan2b6b1682011-05-13 07:20:09 +00005705 ret_val = hw->phy.ops.acquire(hw);
5706 if (ret_val)
5707 return;
5708 ret_val = hw->phy.ops.set_page(hw,
5709 HV_STATS_PAGE << IGP_PAGE_SHIFT);
5710 if (ret_val)
5711 goto release;
5712 hw->phy.ops.read_reg_page(hw, HV_SCC_UPPER, &phy_data);
5713 hw->phy.ops.read_reg_page(hw, HV_SCC_LOWER, &phy_data);
5714 hw->phy.ops.read_reg_page(hw, HV_ECOL_UPPER, &phy_data);
5715 hw->phy.ops.read_reg_page(hw, HV_ECOL_LOWER, &phy_data);
5716 hw->phy.ops.read_reg_page(hw, HV_MCC_UPPER, &phy_data);
5717 hw->phy.ops.read_reg_page(hw, HV_MCC_LOWER, &phy_data);
5718 hw->phy.ops.read_reg_page(hw, HV_LATECOL_UPPER, &phy_data);
5719 hw->phy.ops.read_reg_page(hw, HV_LATECOL_LOWER, &phy_data);
5720 hw->phy.ops.read_reg_page(hw, HV_COLC_UPPER, &phy_data);
5721 hw->phy.ops.read_reg_page(hw, HV_COLC_LOWER, &phy_data);
5722 hw->phy.ops.read_reg_page(hw, HV_DC_UPPER, &phy_data);
5723 hw->phy.ops.read_reg_page(hw, HV_DC_LOWER, &phy_data);
5724 hw->phy.ops.read_reg_page(hw, HV_TNCRS_UPPER, &phy_data);
5725 hw->phy.ops.read_reg_page(hw, HV_TNCRS_LOWER, &phy_data);
5726release:
5727 hw->phy.ops.release(hw);
Bruce Allana4f58f52009-06-02 11:29:18 +00005728 }
Auke Kokbc7f75f2007-09-17 12:30:59 -07005729}
5730
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005731static const struct e1000_mac_operations ich8_mac_ops = {
Bruce Allaneb7700d2010-06-16 13:27:05 +00005732 /* check_mng_mode dependent on mac type */
Bruce Allan7d3cabb2009-07-01 13:29:08 +00005733 .check_for_link = e1000_check_for_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00005734 /* cleanup_led dependent on mac type */
Auke Kokbc7f75f2007-09-17 12:30:59 -07005735 .clear_hw_cntrs = e1000_clear_hw_cntrs_ich8lan,
5736 .get_bus_info = e1000_get_bus_info_ich8lan,
Bruce Allanf4d2dd42010-01-13 02:05:18 +00005737 .set_lan_id = e1000_set_lan_id_single_port,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005738 .get_link_up_info = e1000_get_link_up_info_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00005739 /* led_on dependent on mac type */
5740 /* led_off dependent on mac type */
Jeff Kirshere2de3eb2008-03-28 09:15:11 -07005741 .update_mc_addr_list = e1000e_update_mc_addr_list_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005742 .reset_hw = e1000_reset_hw_ich8lan,
5743 .init_hw = e1000_init_hw_ich8lan,
5744 .setup_link = e1000_setup_link_ich8lan,
Bruce Allan55c5f552013-01-12 07:28:24 +00005745 .setup_physical_interface = e1000_setup_copper_link_ich8lan,
Bruce Allana4f58f52009-06-02 11:29:18 +00005746 /* id_led_init dependent on mac type */
Bruce Allan57cde762012-02-22 09:02:58 +00005747 .config_collision_dist = e1000e_config_collision_dist_generic,
Bruce Allan69e1e012012-04-14 03:28:50 +00005748 .rar_set = e1000e_rar_set_generic,
David Ertmanb3e5bf12014-05-06 03:50:17 +00005749 .rar_get_count = e1000e_rar_get_count_generic,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005750};
5751
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005752static const struct e1000_phy_operations ich8_phy_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00005753 .acquire = e1000_acquire_swflag_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005754 .check_reset_block = e1000_check_reset_block_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00005755 .commit = NULL,
Bruce Allanf4187b52008-08-26 18:36:50 -07005756 .get_cfg_done = e1000_get_cfg_done_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005757 .get_cable_length = e1000e_get_cable_length_igp_2,
Bruce Allan94d81862009-11-20 23:25:26 +00005758 .read_reg = e1000e_read_phy_reg_igp,
5759 .release = e1000_release_swflag_ich8lan,
5760 .reset = e1000_phy_hw_reset_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005761 .set_d0_lplu_state = e1000_set_d0_lplu_state_ich8lan,
5762 .set_d3_lplu_state = e1000_set_d3_lplu_state_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00005763 .write_reg = e1000e_write_phy_reg_igp,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005764};
5765
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005766static const struct e1000_nvm_operations ich8_nvm_ops = {
Bruce Allan94d81862009-11-20 23:25:26 +00005767 .acquire = e1000_acquire_nvm_ich8lan,
Bruce Allan55c5f552013-01-12 07:28:24 +00005768 .read = e1000_read_nvm_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00005769 .release = e1000_release_nvm_ich8lan,
Bruce Allane85e3632012-02-22 09:03:14 +00005770 .reload = e1000e_reload_nvm_generic,
Bruce Allan94d81862009-11-20 23:25:26 +00005771 .update = e1000_update_nvm_checksum_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005772 .valid_led_default = e1000_valid_led_default_ich8lan,
Bruce Allan94d81862009-11-20 23:25:26 +00005773 .validate = e1000_validate_nvm_checksum_ich8lan,
5774 .write = e1000_write_nvm_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005775};
5776
David Ertman79849eb2015-02-10 09:10:43 +00005777static const struct e1000_nvm_operations spt_nvm_ops = {
5778 .acquire = e1000_acquire_nvm_ich8lan,
5779 .release = e1000_release_nvm_ich8lan,
5780 .read = e1000_read_nvm_spt,
5781 .update = e1000_update_nvm_checksum_spt,
5782 .reload = e1000e_reload_nvm_generic,
5783 .valid_led_default = e1000_valid_led_default_ich8lan,
5784 .validate = e1000_validate_nvm_checksum_ich8lan,
5785 .write = e1000_write_nvm_ich8lan,
5786};
5787
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005788const struct e1000_info e1000_ich8_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005789 .mac = e1000_ich8lan,
5790 .flags = FLAG_HAS_WOL
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005791 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07005792 | FLAG_HAS_CTRLEXT_ON_LOAD
5793 | FLAG_HAS_AMT
5794 | FLAG_HAS_FLASH
5795 | FLAG_APME_IN_WUC,
5796 .pba = 8,
Alexander Duyck8084b862015-05-02 00:52:00 -07005797 .max_hw_frame_size = VLAN_ETH_FRAME_LEN + ETH_FCS_LEN,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07005798 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005799 .mac_ops = &ich8_mac_ops,
5800 .phy_ops = &ich8_phy_ops,
5801 .nvm_ops = &ich8_nvm_ops,
5802};
5803
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005804const struct e1000_info e1000_ich9_info = {
Auke Kokbc7f75f2007-09-17 12:30:59 -07005805 .mac = e1000_ich9lan,
5806 .flags = FLAG_HAS_JUMBO_FRAMES
Bruce Allan97ac8ca2008-04-29 09:16:05 -07005807 | FLAG_IS_ICH
Auke Kokbc7f75f2007-09-17 12:30:59 -07005808 | FLAG_HAS_WOL
Auke Kokbc7f75f2007-09-17 12:30:59 -07005809 | FLAG_HAS_CTRLEXT_ON_LOAD
5810 | FLAG_HAS_AMT
Auke Kokbc7f75f2007-09-17 12:30:59 -07005811 | FLAG_HAS_FLASH
5812 | FLAG_APME_IN_WUC,
Bruce Allan7f1557e2011-12-16 00:46:43 +00005813 .pba = 18,
Bruce Allan2adc55c2009-06-02 11:28:58 +00005814 .max_hw_frame_size = DEFAULT_JUMBO,
Jeff Kirsher69e3fd82008-04-02 13:48:18 -07005815 .get_variants = e1000_get_variants_ich8lan,
Auke Kokbc7f75f2007-09-17 12:30:59 -07005816 .mac_ops = &ich8_mac_ops,
5817 .phy_ops = &ich8_phy_ops,
5818 .nvm_ops = &ich8_nvm_ops,
5819};
5820
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005821const struct e1000_info e1000_ich10_info = {
Bruce Allanf4187b52008-08-26 18:36:50 -07005822 .mac = e1000_ich10lan,
5823 .flags = FLAG_HAS_JUMBO_FRAMES
5824 | FLAG_IS_ICH
5825 | FLAG_HAS_WOL
Bruce Allanf4187b52008-08-26 18:36:50 -07005826 | FLAG_HAS_CTRLEXT_ON_LOAD
5827 | FLAG_HAS_AMT
Bruce Allanf4187b52008-08-26 18:36:50 -07005828 | FLAG_HAS_FLASH
5829 | FLAG_APME_IN_WUC,
Bruce Allan7f1557e2011-12-16 00:46:43 +00005830 .pba = 18,
Bruce Allan2adc55c2009-06-02 11:28:58 +00005831 .max_hw_frame_size = DEFAULT_JUMBO,
Bruce Allanf4187b52008-08-26 18:36:50 -07005832 .get_variants = e1000_get_variants_ich8lan,
5833 .mac_ops = &ich8_mac_ops,
5834 .phy_ops = &ich8_phy_ops,
5835 .nvm_ops = &ich8_nvm_ops,
5836};
Bruce Allana4f58f52009-06-02 11:29:18 +00005837
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005838const struct e1000_info e1000_pch_info = {
Bruce Allana4f58f52009-06-02 11:29:18 +00005839 .mac = e1000_pchlan,
5840 .flags = FLAG_IS_ICH
5841 | FLAG_HAS_WOL
Bruce Allana4f58f52009-06-02 11:29:18 +00005842 | FLAG_HAS_CTRLEXT_ON_LOAD
5843 | FLAG_HAS_AMT
5844 | FLAG_HAS_FLASH
5845 | FLAG_HAS_JUMBO_FRAMES
Bruce Allan38eb3942009-11-19 12:34:20 +00005846 | FLAG_DISABLE_FC_PAUSE_TIME /* errata */
Bruce Allana4f58f52009-06-02 11:29:18 +00005847 | FLAG_APME_IN_WUC,
Bruce Allan8c7bbb92010-06-16 13:26:41 +00005848 .flags2 = FLAG2_HAS_PHY_STATS,
Bruce Allana4f58f52009-06-02 11:29:18 +00005849 .pba = 26,
5850 .max_hw_frame_size = 4096,
5851 .get_variants = e1000_get_variants_ich8lan,
5852 .mac_ops = &ich8_mac_ops,
5853 .phy_ops = &ich8_phy_ops,
5854 .nvm_ops = &ich8_nvm_ops,
5855};
Bruce Alland3738bb2010-06-16 13:27:28 +00005856
Jeff Kirsher8ce9d6c2011-09-24 13:23:52 +00005857const struct e1000_info e1000_pch2_info = {
Bruce Alland3738bb2010-06-16 13:27:28 +00005858 .mac = e1000_pch2lan,
5859 .flags = FLAG_IS_ICH
5860 | FLAG_HAS_WOL
Bruce Allanb67e1912012-12-27 08:32:33 +00005861 | FLAG_HAS_HW_TIMESTAMP
Bruce Alland3738bb2010-06-16 13:27:28 +00005862 | FLAG_HAS_CTRLEXT_ON_LOAD
5863 | FLAG_HAS_AMT
5864 | FLAG_HAS_FLASH
5865 | FLAG_HAS_JUMBO_FRAMES
5866 | FLAG_APME_IN_WUC,
Bruce Allane52997f2010-06-16 13:27:49 +00005867 .flags2 = FLAG2_HAS_PHY_STATS
5868 | FLAG2_HAS_EEE,
Bruce Allan828bac82010-09-29 21:39:37 +00005869 .pba = 26,
Alexander Duyck8084b862015-05-02 00:52:00 -07005870 .max_hw_frame_size = 9022,
Bruce Alland3738bb2010-06-16 13:27:28 +00005871 .get_variants = e1000_get_variants_ich8lan,
5872 .mac_ops = &ich8_mac_ops,
5873 .phy_ops = &ich8_phy_ops,
5874 .nvm_ops = &ich8_nvm_ops,
5875};
Bruce Allan2fbe4522012-04-19 03:21:47 +00005876
5877const struct e1000_info e1000_pch_lpt_info = {
5878 .mac = e1000_pch_lpt,
5879 .flags = FLAG_IS_ICH
5880 | FLAG_HAS_WOL
Bruce Allanb67e1912012-12-27 08:32:33 +00005881 | FLAG_HAS_HW_TIMESTAMP
Bruce Allan2fbe4522012-04-19 03:21:47 +00005882 | FLAG_HAS_CTRLEXT_ON_LOAD
5883 | FLAG_HAS_AMT
5884 | FLAG_HAS_FLASH
5885 | FLAG_HAS_JUMBO_FRAMES
5886 | FLAG_APME_IN_WUC,
5887 .flags2 = FLAG2_HAS_PHY_STATS
5888 | FLAG2_HAS_EEE,
5889 .pba = 26,
Alexander Duyck8084b862015-05-02 00:52:00 -07005890 .max_hw_frame_size = 9022,
Bruce Allan2fbe4522012-04-19 03:21:47 +00005891 .get_variants = e1000_get_variants_ich8lan,
5892 .mac_ops = &ich8_mac_ops,
5893 .phy_ops = &ich8_phy_ops,
5894 .nvm_ops = &ich8_nvm_ops,
5895};
David Ertman79849eb2015-02-10 09:10:43 +00005896
5897const struct e1000_info e1000_pch_spt_info = {
5898 .mac = e1000_pch_spt,
5899 .flags = FLAG_IS_ICH
5900 | FLAG_HAS_WOL
5901 | FLAG_HAS_HW_TIMESTAMP
5902 | FLAG_HAS_CTRLEXT_ON_LOAD
5903 | FLAG_HAS_AMT
5904 | FLAG_HAS_FLASH
5905 | FLAG_HAS_JUMBO_FRAMES
5906 | FLAG_APME_IN_WUC,
5907 .flags2 = FLAG2_HAS_PHY_STATS
5908 | FLAG2_HAS_EEE,
5909 .pba = 26,
Alexander Duyck8084b862015-05-02 00:52:00 -07005910 .max_hw_frame_size = 9022,
David Ertman79849eb2015-02-10 09:10:43 +00005911 .get_variants = e1000_get_variants_ich8lan,
5912 .mac_ops = &ich8_mac_ops,
5913 .phy_ops = &ich8_phy_ops,
5914 .nvm_ops = &spt_nvm_ops,
5915};