blob: 28a5c51b43a0654a846a2a4fa33f92f64d516602 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 A Davicom DM9102/DM9102A/DM9102A+DM9801/DM9102A+DM9802 NIC fast
3 ethernet driver for Linux.
4 Copyright (C) 1997 Sten Wang
5
6 This program is free software; you can redistribute it and/or
7 modify it under the terms of the GNU General Public License
8 as published by the Free Software Foundation; either version 2
9 of the License, or (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 DAVICOM Web-Site: www.davicom.com.tw
17
18 Author: Sten Wang, 886-3-5798797-8517, E-mail: sten_wang@davicom.com.tw
19 Maintainer: Tobias Ringstrom <tori@unhappy.mine.nu>
20
21 (C)Copyright 1997-1998 DAVICOM Semiconductor,Inc. All Rights Reserved.
22
23 Marcelo Tosatti <marcelo@conectiva.com.br> :
24 Made it compile in 2.3 (device to net_device)
25
Alan Cox113aa832008-10-13 19:01:08 -070026 Alan Cox <alan@lxorguk.ukuu.org.uk> :
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 Cleaned up for kernel merge.
28 Removed the back compatibility support
29 Reformatted, fixing spelling etc as I went
30 Removed IRQ 0-15 assumption
31
32 Jeff Garzik <jgarzik@pobox.com> :
33 Updated to use new PCI driver API.
34 Resource usage cleanups.
35 Report driver version to user.
36
37 Tobias Ringstrom <tori@unhappy.mine.nu> :
38 Cleaned up and added SMP safety. Thanks go to Jeff Garzik,
39 Andrew Morton and Frank Davis for the SMP safety fixes.
40
41 Vojtech Pavlik <vojtech@suse.cz> :
42 Cleaned up pointer arithmetics.
43 Fixed a lot of 64bit issues.
44 Cleaned up printk()s a bit.
45 Fixed some obvious big endian problems.
46
47 Tobias Ringstrom <tori@unhappy.mine.nu> :
48 Use time_after for jiffies calculation. Added ethtool
49 support. Updated PCI resource allocation. Do not
50 forget to unmap PCI mapped skbs.
51
Alan Cox113aa832008-10-13 19:01:08 -070052 Alan Cox <alan@lxorguk.ukuu.org.uk>
Jeff Garzikf3b197a2006-05-26 21:39:03 -040053 Added new PCI identifiers provided by Clear Zhang at ALi
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 for their 1563 ethernet device.
55
56 TODO
57
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 Check on 64 bit boxes.
59 Check and fix on big endian boxes.
60
61 Test and make sure PCI latency is now correct for all cases.
62*/
63
64#define DRV_NAME "dmfe"
65#define DRV_VERSION "1.36.4"
66#define DRV_RELDATE "2002-01-17"
67
68#include <linux/module.h>
69#include <linux/kernel.h>
70#include <linux/string.h>
71#include <linux/timer.h>
72#include <linux/ptrace.h>
73#include <linux/errno.h>
74#include <linux/ioport.h>
75#include <linux/slab.h>
76#include <linux/interrupt.h>
77#include <linux/pci.h>
Tobias Klausercb199d42005-05-12 22:20:19 -040078#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#include <linux/init.h>
80#include <linux/netdevice.h>
81#include <linux/etherdevice.h>
82#include <linux/ethtool.h>
83#include <linux/skbuff.h>
84#include <linux/delay.h>
85#include <linux/spinlock.h>
86#include <linux/crc32.h>
87#include <linux/bitops.h>
88
89#include <asm/processor.h>
90#include <asm/io.h>
91#include <asm/dma.h>
92#include <asm/uaccess.h>
93#include <asm/irq.h>
94
95
96/* Board/System/Debug information/definition ---------------- */
97#define PCI_DM9132_ID 0x91321282 /* Davicom DM9132 ID */
98#define PCI_DM9102_ID 0x91021282 /* Davicom DM9102 ID */
99#define PCI_DM9100_ID 0x91001282 /* Davicom DM9100 ID */
100#define PCI_DM9009_ID 0x90091282 /* Davicom DM9009 ID */
101
102#define DM9102_IO_SIZE 0x80
103#define DM9102A_IO_SIZE 0x100
104#define TX_MAX_SEND_CNT 0x1 /* Maximum tx packet per time */
105#define TX_DESC_CNT 0x10 /* Allocated Tx descriptors */
106#define RX_DESC_CNT 0x20 /* Allocated Rx descriptors */
107#define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
108#define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
109#define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
110#define TX_BUF_ALLOC 0x600
111#define RX_ALLOC_SIZE 0x620
112#define DM910X_RESET 1
113#define CR0_DEFAULT 0x00E00000 /* TX & RX burst mode */
114#define CR6_DEFAULT 0x00080000 /* HD */
115#define CR7_DEFAULT 0x180c1
116#define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
117#define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
118#define MAX_PACKET_SIZE 1514
119#define DMFE_MAX_MULTICAST 14
120#define RX_COPY_SIZE 100
121#define MAX_CHECK_PACKET 0x8000
122#define DM9801_NOISE_FLOOR 8
123#define DM9802_NOISE_FLOOR 5
124
Maxim Levitskyf1069042007-03-06 02:41:54 -0800125#define DMFE_WOL_LINKCHANGE 0x20000000
126#define DMFE_WOL_SAMPLEPACKET 0x10000000
127#define DMFE_WOL_MAGICPACKET 0x08000000
128
129
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130#define DMFE_10MHF 0
131#define DMFE_100MHF 1
132#define DMFE_10MFD 4
133#define DMFE_100MFD 5
134#define DMFE_AUTO 8
135#define DMFE_1M_HPNA 0x10
136
137#define DMFE_TXTH_72 0x400000 /* TX TH 72 byte */
138#define DMFE_TXTH_96 0x404000 /* TX TH 96 byte */
139#define DMFE_TXTH_128 0x0000 /* TX TH 128 byte */
140#define DMFE_TXTH_256 0x4000 /* TX TH 256 byte */
141#define DMFE_TXTH_512 0x8000 /* TX TH 512 byte */
142#define DMFE_TXTH_1K 0xC000 /* TX TH 1K byte */
143
144#define DMFE_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
145#define DMFE_TX_TIMEOUT ((3*HZ)/2) /* tx packet time-out time 1.5 s" */
146#define DMFE_TX_KICK (HZ/2) /* tx packet Kick-out time 0.5 s" */
147
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800148#define DMFE_DBUG(dbug_now, msg, value) \
149 do { \
150 if (dmfe_debug || (dbug_now)) \
151 printk(KERN_ERR DRV_NAME ": %s %lx\n",\
152 (msg), (long) (value)); \
153 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800155#define SHOW_MEDIA_TYPE(mode) \
156 printk (KERN_INFO DRV_NAME ": Change Speed to %sMhz %s duplex\n" , \
157 (mode & 1) ? "100":"10", (mode & 4) ? "full":"half");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159
160/* CR9 definition: SROM/MII */
161#define CR9_SROM_READ 0x4800
162#define CR9_SRCS 0x1
163#define CR9_SRCLK 0x2
164#define CR9_CRDOUT 0x8
165#define SROM_DATA_0 0x0
166#define SROM_DATA_1 0x4
167#define PHY_DATA_1 0x20000
168#define PHY_DATA_0 0x00000
169#define MDCLKH 0x10000
170
171#define PHY_POWER_DOWN 0x800
172
173#define SROM_V41_CODE 0x14
174
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800175#define SROM_CLK_WRITE(data, ioaddr) \
176 outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
177 udelay(5); \
178 outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr); \
179 udelay(5); \
180 outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
181 udelay(5);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800183#define __CHK_IO_SIZE(pci_id, dev_rev) \
Auke Kok44c10132007-06-08 15:46:36 -0700184 (( ((pci_id)==PCI_DM9132_ID) || ((dev_rev) >= 0x30) ) ? \
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800185 DM9102A_IO_SIZE: DM9102_IO_SIZE)
186
Auke Kok44c10132007-06-08 15:46:36 -0700187#define CHK_IO_SIZE(pci_dev) \
188 (__CHK_IO_SIZE(((pci_dev)->device << 16) | (pci_dev)->vendor, \
189 (pci_dev)->revision))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191/* Sten Check */
192#define DEVICE net_device
193
194/* Structure/enum declaration ------------------------------- */
195struct tx_desc {
Al Viroa31e40f2007-03-14 09:18:20 +0000196 __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 char *tx_buf_ptr; /* Data for us */
198 struct tx_desc *next_tx_desc;
199} __attribute__(( aligned(32) ));
200
201struct rx_desc {
Al Viroa31e40f2007-03-14 09:18:20 +0000202 __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 struct sk_buff *rx_skb_ptr; /* Data for us */
204 struct rx_desc *next_rx_desc;
205} __attribute__(( aligned(32) ));
206
207struct dmfe_board_info {
208 u32 chip_id; /* Chip vendor/Device ID */
Auke Kok44c10132007-06-08 15:46:36 -0700209 u8 chip_revision; /* Chip revision */
Andrew Mortonead9bff2007-03-06 02:41:49 -0800210 struct DEVICE *next_dev; /* next device */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 struct pci_dev *pdev; /* PCI device */
212 spinlock_t lock;
213
214 long ioaddr; /* I/O base address */
215 u32 cr0_data;
216 u32 cr5_data;
217 u32 cr6_data;
218 u32 cr7_data;
219 u32 cr15_data;
220
221 /* pointer for memory physical address */
222 dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
223 dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
224 dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
225 dma_addr_t first_tx_desc_dma;
226 dma_addr_t first_rx_desc_dma;
227
228 /* descriptor pointer */
229 unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
230 unsigned char *buf_pool_start; /* Tx buffer pool align dword */
231 unsigned char *desc_pool_ptr; /* descriptor pool memory */
232 struct tx_desc *first_tx_desc;
233 struct tx_desc *tx_insert_ptr;
234 struct tx_desc *tx_remove_ptr;
235 struct rx_desc *first_rx_desc;
236 struct rx_desc *rx_insert_ptr;
237 struct rx_desc *rx_ready_ptr; /* packet come pointer */
238 unsigned long tx_packet_cnt; /* transmitted packet count */
239 unsigned long tx_queue_cnt; /* wait to send packet count */
240 unsigned long rx_avail_cnt; /* available rx descriptor count */
241 unsigned long interval_rx_cnt; /* rx packet count a callback time */
242
243 u16 HPNA_command; /* For HPNA register 16 */
244 u16 HPNA_timer; /* For HPNA remote device check */
245 u16 dbug_cnt;
246 u16 NIC_capability; /* NIC media capability */
247 u16 PHY_reg4; /* Saved Phyxcer register 4 value */
248
249 u8 HPNA_present; /* 0:none, 1:DM9801, 2:DM9802 */
250 u8 chip_type; /* Keep DM9102A chip type */
251 u8 media_mode; /* user specify media mode */
252 u8 op_mode; /* real work media mode */
253 u8 phy_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 u8 wait_reset; /* Hardware failed, need to reset */
255 u8 dm910x_chk_mode; /* Operating mode check */
256 u8 first_in_callback; /* Flag to record state */
Maxim Levitskyf1069042007-03-06 02:41:54 -0800257 u8 wol_mode; /* user WOL settings */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 struct timer_list timer;
259
260 /* System defined statistic counter */
261 struct net_device_stats stats;
262
263 /* Driver defined statistic counter */
264 unsigned long tx_fifo_underrun;
265 unsigned long tx_loss_carrier;
266 unsigned long tx_no_carrier;
267 unsigned long tx_late_collision;
268 unsigned long tx_excessive_collision;
269 unsigned long tx_jabber_timeout;
270 unsigned long reset_count;
271 unsigned long reset_cr8;
272 unsigned long reset_fatal;
273 unsigned long reset_TXtimeout;
274
275 /* NIC SROM data */
276 unsigned char srom[128];
277};
278
279enum dmfe_offsets {
280 DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
281 DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
282 DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
283 DCR15 = 0x78
284};
285
286enum dmfe_CR6_bits {
287 CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
288 CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
289 CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
290};
291
292/* Global variable declaration ----------------------------- */
293static int __devinitdata printed_version;
294static char version[] __devinitdata =
295 KERN_INFO DRV_NAME ": Davicom DM9xxx net driver, version "
296 DRV_VERSION " (" DRV_RELDATE ")\n";
297
298static int dmfe_debug;
299static unsigned char dmfe_media_mode = DMFE_AUTO;
300static u32 dmfe_cr6_user_set;
301
302/* For module input parameter */
303static int debug;
304static u32 cr6set;
305static unsigned char mode = 8;
306static u8 chkmode = 1;
307static u8 HPNA_mode; /* Default: Low Power/High Speed */
308static u8 HPNA_rx_cmd; /* Default: Disable Rx remote command */
309static u8 HPNA_tx_cmd; /* Default: Don't issue remote command */
310static u8 HPNA_NoiseFloor; /* Default: HPNA NoiseFloor */
311static u8 SF_mode; /* Special Function: 1:VLAN, 2:RX Flow Control
312 4: TX pause packet */
313
314
315/* function declaration ------------------------------------- */
316static int dmfe_open(struct DEVICE *);
317static int dmfe_start_xmit(struct sk_buff *, struct DEVICE *);
318static int dmfe_stop(struct DEVICE *);
319static struct net_device_stats * dmfe_get_stats(struct DEVICE *);
320static void dmfe_set_filter_mode(struct DEVICE *);
Jeff Garzik7282d492006-09-13 14:30:00 -0400321static const struct ethtool_ops netdev_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322static u16 read_srom_word(long ,int);
David Howells7d12e782006-10-05 14:55:46 +0100323static irqreturn_t dmfe_interrupt(int , void *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324#ifdef CONFIG_NET_POLL_CONTROLLER
325static void poll_dmfe (struct net_device *dev);
326#endif
327static void dmfe_descriptor_init(struct dmfe_board_info *, unsigned long);
328static void allocate_rx_buffer(struct dmfe_board_info *);
329static void update_cr6(u32, unsigned long);
330static void send_filter_frame(struct DEVICE * ,int);
331static void dm9132_id_table(struct DEVICE * ,int);
332static u16 phy_read(unsigned long, u8, u8, u32);
333static void phy_write(unsigned long, u8, u8, u16, u32);
334static void phy_write_1bit(unsigned long, u32);
335static u16 phy_read_1bit(unsigned long);
336static u8 dmfe_sense_speed(struct dmfe_board_info *);
337static void dmfe_process_mode(struct dmfe_board_info *);
338static void dmfe_timer(unsigned long);
339static inline u32 cal_CRC(unsigned char *, unsigned int, u8);
340static void dmfe_rx_packet(struct DEVICE *, struct dmfe_board_info *);
341static void dmfe_free_tx_pkt(struct DEVICE *, struct dmfe_board_info *);
342static void dmfe_reuse_skb(struct dmfe_board_info *, struct sk_buff *);
343static void dmfe_dynamic_reset(struct DEVICE *);
344static void dmfe_free_rxbuffer(struct dmfe_board_info *);
345static void dmfe_init_dm910x(struct DEVICE *);
346static void dmfe_parse_srom(struct dmfe_board_info *);
347static void dmfe_program_DM9801(struct dmfe_board_info *, int);
348static void dmfe_program_DM9802(struct dmfe_board_info *);
349static void dmfe_HPNA_remote_cmd_chk(struct dmfe_board_info * );
350static void dmfe_set_phyxcer(struct dmfe_board_info *);
351
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800352/* DM910X network board routine ---------------------------- */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354/*
355 * Search DM910X board ,allocate space and register it
356 */
357
358static int __devinit dmfe_init_one (struct pci_dev *pdev,
359 const struct pci_device_id *ent)
360{
361 struct dmfe_board_info *db; /* board information structure */
362 struct net_device *dev;
Auke Kok44c10132007-06-08 15:46:36 -0700363 u32 pci_pmr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 int i, err;
365
366 DMFE_DBUG(0, "dmfe_init_one()", 0);
367
368 if (!printed_version++)
369 printk(version);
370
371 /* Init network device */
372 dev = alloc_etherdev(sizeof(*db));
373 if (dev == NULL)
374 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 SET_NETDEV_DEV(dev, &pdev->dev);
376
Tobias Klausercb199d42005-05-12 22:20:19 -0400377 if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800378 printk(KERN_WARNING DRV_NAME
379 ": 32-bit PCI DMA not available.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 err = -ENODEV;
381 goto err_out_free;
382 }
383
384 /* Enable Master/IO access, Disable memory access */
385 err = pci_enable_device(pdev);
386 if (err)
387 goto err_out_free;
388
389 if (!pci_resource_start(pdev, 0)) {
390 printk(KERN_ERR DRV_NAME ": I/O base is zero\n");
391 err = -ENODEV;
392 goto err_out_disable;
393 }
394
Auke Kok44c10132007-06-08 15:46:36 -0700395 if (pci_resource_len(pdev, 0) < (CHK_IO_SIZE(pdev)) ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 printk(KERN_ERR DRV_NAME ": Allocated I/O size too small\n");
397 err = -ENODEV;
398 goto err_out_disable;
399 }
400
401#if 0 /* pci_{enable_device,set_master} sets minimum latency for us now */
402
403 /* Set Latency Timer 80h */
404 /* FIXME: setting values > 32 breaks some SiS 559x stuff.
405 Need a PCI quirk.. */
406
407 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x80);
408#endif
409
410 if (pci_request_regions(pdev, DRV_NAME)) {
411 printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
412 err = -ENODEV;
413 goto err_out_disable;
414 }
415
416 /* Init system & device */
417 db = netdev_priv(dev);
418
419 /* Allocate Tx/Rx descriptor memory */
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800420 db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) *
421 DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
FUJITA Tomonori74d5e8a2008-10-23 18:01:13 +0900422 if (!db->desc_pool_ptr)
423 goto err_out_res;
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800424
425 db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC *
426 TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
FUJITA Tomonori74d5e8a2008-10-23 18:01:13 +0900427 if (!db->buf_pool_ptr)
428 goto err_out_free_desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
430 db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
431 db->first_tx_desc_dma = db->desc_pool_dma_ptr;
432 db->buf_pool_start = db->buf_pool_ptr;
433 db->buf_pool_dma_start = db->buf_pool_dma_ptr;
434
435 db->chip_id = ent->driver_data;
436 db->ioaddr = pci_resource_start(pdev, 0);
Auke Kok44c10132007-06-08 15:46:36 -0700437 db->chip_revision = pdev->revision;
Maxim Levitskyf1069042007-03-06 02:41:54 -0800438 db->wol_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
440 db->pdev = pdev;
441
442 dev->base_addr = db->ioaddr;
443 dev->irq = pdev->irq;
444 pci_set_drvdata(pdev, dev);
445 dev->open = &dmfe_open;
446 dev->hard_start_xmit = &dmfe_start_xmit;
447 dev->stop = &dmfe_stop;
448 dev->get_stats = &dmfe_get_stats;
449 dev->set_multicast_list = &dmfe_set_filter_mode;
450#ifdef CONFIG_NET_POLL_CONTROLLER
451 dev->poll_controller = &poll_dmfe;
452#endif
453 dev->ethtool_ops = &netdev_ethtool_ops;
Maxim Levitskycfa51b92007-03-06 02:41:53 -0800454 netif_carrier_off(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 spin_lock_init(&db->lock);
456
457 pci_read_config_dword(pdev, 0x50, &pci_pmr);
458 pci_pmr &= 0x70000;
Auke Kok44c10132007-06-08 15:46:36 -0700459 if ( (pci_pmr == 0x10000) && (db->chip_revision == 0x31) )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 db->chip_type = 1; /* DM9102A E3 */
461 else
462 db->chip_type = 0;
463
464 /* read 64 word srom data */
465 for (i = 0; i < 64; i++)
Al Viroa31e40f2007-03-14 09:18:20 +0000466 ((__le16 *) db->srom)[i] =
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800467 cpu_to_le16(read_srom_word(db->ioaddr, i));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
469 /* Set Node address */
470 for (i = 0; i < 6; i++)
471 dev->dev_addr[i] = db->srom[20 + i];
472
473 err = register_netdev (dev);
474 if (err)
FUJITA Tomonori74d5e8a2008-10-23 18:01:13 +0900475 goto err_out_free_buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Johannes Berge1749612008-10-27 15:59:26 -0700477 printk(KERN_INFO "%s: Davicom DM%04lx at pci%s, %pM, irq %d.\n",
Joe Perches0795af52007-10-03 17:59:30 -0700478 dev->name,
479 ent->driver_data >> 16,
480 pci_name(pdev),
Johannes Berge1749612008-10-27 15:59:26 -0700481 dev->dev_addr,
Joe Perches0795af52007-10-03 17:59:30 -0700482 dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484 pci_set_master(pdev);
485
486 return 0;
487
FUJITA Tomonori74d5e8a2008-10-23 18:01:13 +0900488err_out_free_buf:
489 pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
490 db->buf_pool_ptr, db->buf_pool_dma_ptr);
491err_out_free_desc:
492 pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
493 db->desc_pool_ptr, db->desc_pool_dma_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494err_out_res:
495 pci_release_regions(pdev);
496err_out_disable:
497 pci_disable_device(pdev);
498err_out_free:
499 pci_set_drvdata(pdev, NULL);
500 free_netdev(dev);
501
502 return err;
503}
504
505
506static void __devexit dmfe_remove_one (struct pci_dev *pdev)
507{
508 struct net_device *dev = pci_get_drvdata(pdev);
509 struct dmfe_board_info *db = netdev_priv(dev);
510
511 DMFE_DBUG(0, "dmfe_remove_one()", 0);
512
513 if (dev) {
Maxim Levitsky4dc68f32007-03-06 02:41:52 -0800514
515 unregister_netdev(dev);
516
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
518 DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
519 db->desc_pool_dma_ptr);
520 pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
521 db->buf_pool_ptr, db->buf_pool_dma_ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 pci_release_regions(pdev);
523 free_netdev(dev); /* free board information */
Maxim Levitsky4dc68f32007-03-06 02:41:52 -0800524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 pci_set_drvdata(pdev, NULL);
526 }
527
528 DMFE_DBUG(0, "dmfe_remove_one() exit", 0);
529}
530
531
532/*
533 * Open the interface.
534 * The interface is opened whenever "ifconfig" actives it.
535 */
536
537static int dmfe_open(struct DEVICE *dev)
538{
539 int ret;
540 struct dmfe_board_info *db = netdev_priv(dev);
541
542 DMFE_DBUG(0, "dmfe_open", 0);
543
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800544 ret = request_irq(dev->irq, &dmfe_interrupt,
545 IRQF_SHARED, dev->name, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 if (ret)
547 return ret;
548
549 /* system variable init */
550 db->cr6_data = CR6_DEFAULT | dmfe_cr6_user_set;
551 db->tx_packet_cnt = 0;
552 db->tx_queue_cnt = 0;
553 db->rx_avail_cnt = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 db->wait_reset = 0;
555
556 db->first_in_callback = 0;
557 db->NIC_capability = 0xf; /* All capability*/
558 db->PHY_reg4 = 0x1e0;
559
560 /* CR6 operation mode decision */
561 if ( !chkmode || (db->chip_id == PCI_DM9132_ID) ||
Auke Kok44c10132007-06-08 15:46:36 -0700562 (db->chip_revision >= 0x30) ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 db->cr6_data |= DMFE_TXTH_256;
564 db->cr0_data = CR0_DEFAULT;
565 db->dm910x_chk_mode=4; /* Enter the normal mode */
566 } else {
567 db->cr6_data |= CR6_SFT; /* Store & Forward mode */
568 db->cr0_data = 0;
569 db->dm910x_chk_mode = 1; /* Enter the check mode */
570 }
571
572 /* Initilize DM910X board */
573 dmfe_init_dm910x(dev);
574
575 /* Active System Interface */
576 netif_wake_queue(dev);
577
578 /* set and active a timer process */
579 init_timer(&db->timer);
580 db->timer.expires = DMFE_TIMER_WUT + HZ * 2;
581 db->timer.data = (unsigned long)dev;
582 db->timer.function = &dmfe_timer;
583 add_timer(&db->timer);
584
585 return 0;
586}
587
588
589/* Initilize DM910X board
590 * Reset DM910X board
591 * Initilize TX/Rx descriptor chain structure
592 * Send the set-up frame
593 * Enable Tx/Rx machine
594 */
595
596static void dmfe_init_dm910x(struct DEVICE *dev)
597{
598 struct dmfe_board_info *db = netdev_priv(dev);
599 unsigned long ioaddr = db->ioaddr;
600
601 DMFE_DBUG(0, "dmfe_init_dm910x()", 0);
602
603 /* Reset DM910x MAC controller */
604 outl(DM910X_RESET, ioaddr + DCR0); /* RESET MAC */
605 udelay(100);
606 outl(db->cr0_data, ioaddr + DCR0);
607 udelay(5);
608
609 /* Phy addr : DM910(A)2/DM9132/9801, phy address = 1 */
610 db->phy_addr = 1;
611
612 /* Parser SROM and media mode */
613 dmfe_parse_srom(db);
614 db->media_mode = dmfe_media_mode;
615
616 /* RESET Phyxcer Chip by GPR port bit 7 */
617 outl(0x180, ioaddr + DCR12); /* Let bit 7 output port */
618 if (db->chip_id == PCI_DM9009_ID) {
619 outl(0x80, ioaddr + DCR12); /* Issue RESET signal */
620 mdelay(300); /* Delay 300 ms */
621 }
622 outl(0x0, ioaddr + DCR12); /* Clear RESET signal */
623
624 /* Process Phyxcer Media Mode */
625 if ( !(db->media_mode & 0x10) ) /* Force 1M mode */
626 dmfe_set_phyxcer(db);
627
628 /* Media Mode Process */
629 if ( !(db->media_mode & DMFE_AUTO) )
630 db->op_mode = db->media_mode; /* Force Mode */
631
632 /* Initiliaze Transmit/Receive decriptor and CR3/4 */
633 dmfe_descriptor_init(db, ioaddr);
634
635 /* Init CR6 to program DM910x operation */
636 update_cr6(db->cr6_data, ioaddr);
637
638 /* Send setup frame */
639 if (db->chip_id == PCI_DM9132_ID)
640 dm9132_id_table(dev, dev->mc_count); /* DM9132 */
641 else
642 send_filter_frame(dev, dev->mc_count); /* DM9102/DM9102A */
643
644 /* Init CR7, interrupt active bit */
645 db->cr7_data = CR7_DEFAULT;
646 outl(db->cr7_data, ioaddr + DCR7);
647
648 /* Init CR15, Tx jabber and Rx watchdog timer */
649 outl(db->cr15_data, ioaddr + DCR15);
650
651 /* Enable DM910X Tx/Rx function */
652 db->cr6_data |= CR6_RXSC | CR6_TXSC | 0x40000;
653 update_cr6(db->cr6_data, ioaddr);
654}
655
656
657/*
658 * Hardware start transmission.
659 * Send a packet to media from the upper layer.
660 */
661
662static int dmfe_start_xmit(struct sk_buff *skb, struct DEVICE *dev)
663{
664 struct dmfe_board_info *db = netdev_priv(dev);
665 struct tx_desc *txptr;
666 unsigned long flags;
667
668 DMFE_DBUG(0, "dmfe_start_xmit", 0);
669
670 /* Resource flag check */
671 netif_stop_queue(dev);
672
673 /* Too large packet check */
674 if (skb->len > MAX_PACKET_SIZE) {
675 printk(KERN_ERR DRV_NAME ": big packet = %d\n", (u16)skb->len);
676 dev_kfree_skb(skb);
677 return 0;
678 }
679
680 spin_lock_irqsave(&db->lock, flags);
681
682 /* No Tx resource check, it never happen nromally */
683 if (db->tx_queue_cnt >= TX_FREE_DESC_CNT) {
684 spin_unlock_irqrestore(&db->lock, flags);
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800685 printk(KERN_ERR DRV_NAME ": No Tx resource %ld\n",
686 db->tx_queue_cnt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 return 1;
688 }
689
690 /* Disable NIC interrupt */
691 outl(0, dev->base_addr + DCR7);
692
693 /* transmit this packet */
694 txptr = db->tx_insert_ptr;
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -0300695 skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
697
698 /* Point to next transmit free descriptor */
699 db->tx_insert_ptr = txptr->next_tx_desc;
700
701 /* Transmit Packet Process */
702 if ( (!db->tx_queue_cnt) && (db->tx_packet_cnt < TX_MAX_SEND_CNT) ) {
703 txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
704 db->tx_packet_cnt++; /* Ready to send */
705 outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
706 dev->trans_start = jiffies; /* saved time stamp */
707 } else {
708 db->tx_queue_cnt++; /* queue TX packet */
709 outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
710 }
711
712 /* Tx resource check */
713 if ( db->tx_queue_cnt < TX_FREE_DESC_CNT )
714 netif_wake_queue(dev);
715
716 /* Restore CR7 to enable interrupt */
717 spin_unlock_irqrestore(&db->lock, flags);
718 outl(db->cr7_data, dev->base_addr + DCR7);
719
720 /* free this SKB */
721 dev_kfree_skb(skb);
722
723 return 0;
724}
725
726
727/*
728 * Stop the interface.
729 * The interface is stopped when it is brought.
730 */
731
732static int dmfe_stop(struct DEVICE *dev)
733{
734 struct dmfe_board_info *db = netdev_priv(dev);
735 unsigned long ioaddr = dev->base_addr;
736
737 DMFE_DBUG(0, "dmfe_stop", 0);
738
739 /* disable system */
740 netif_stop_queue(dev);
741
742 /* deleted timer */
743 del_timer_sync(&db->timer);
744
745 /* Reset & stop DM910X board */
746 outl(DM910X_RESET, ioaddr + DCR0);
747 udelay(5);
748 phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
749
750 /* free interrupt */
751 free_irq(dev->irq, dev);
752
753 /* free allocated rx buffer */
754 dmfe_free_rxbuffer(db);
755
756#if 0
757 /* show statistic counter */
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800758 printk(DRV_NAME ": FU:%lx EC:%lx LC:%lx NC:%lx"
759 " LOC:%lx TXJT:%lx RESET:%lx RCR8:%lx FAL:%lx TT:%lx\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 db->tx_fifo_underrun, db->tx_excessive_collision,
761 db->tx_late_collision, db->tx_no_carrier, db->tx_loss_carrier,
762 db->tx_jabber_timeout, db->reset_count, db->reset_cr8,
763 db->reset_fatal, db->reset_TXtimeout);
764#endif
765
766 return 0;
767}
768
769
770/*
771 * DM9102 insterrupt handler
772 * receive the packet to upper layer, free the transmitted packet
773 */
774
David Howells7d12e782006-10-05 14:55:46 +0100775static irqreturn_t dmfe_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776{
777 struct DEVICE *dev = dev_id;
778 struct dmfe_board_info *db = netdev_priv(dev);
779 unsigned long ioaddr = dev->base_addr;
780 unsigned long flags;
781
782 DMFE_DBUG(0, "dmfe_interrupt()", 0);
783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 spin_lock_irqsave(&db->lock, flags);
785
786 /* Got DM910X status */
787 db->cr5_data = inl(ioaddr + DCR5);
788 outl(db->cr5_data, ioaddr + DCR5);
789 if ( !(db->cr5_data & 0xc1) ) {
790 spin_unlock_irqrestore(&db->lock, flags);
791 return IRQ_HANDLED;
792 }
793
794 /* Disable all interrupt in CR7 to solve the interrupt edge problem */
795 outl(0, ioaddr + DCR7);
796
797 /* Check system status */
798 if (db->cr5_data & 0x2000) {
799 /* system bus error happen */
800 DMFE_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
801 db->reset_fatal++;
802 db->wait_reset = 1; /* Need to RESET */
803 spin_unlock_irqrestore(&db->lock, flags);
804 return IRQ_HANDLED;
805 }
806
807 /* Received the coming packet */
808 if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
809 dmfe_rx_packet(dev, db);
810
811 /* reallocate rx descriptor buffer */
812 if (db->rx_avail_cnt<RX_DESC_CNT)
813 allocate_rx_buffer(db);
814
815 /* Free the transmitted descriptor */
816 if ( db->cr5_data & 0x01)
817 dmfe_free_tx_pkt(dev, db);
818
819 /* Mode Check */
820 if (db->dm910x_chk_mode & 0x2) {
821 db->dm910x_chk_mode = 0x4;
822 db->cr6_data |= 0x100;
823 update_cr6(db->cr6_data, db->ioaddr);
824 }
825
826 /* Restore CR7 to enable interrupt mask */
827 outl(db->cr7_data, ioaddr + DCR7);
828
829 spin_unlock_irqrestore(&db->lock, flags);
830 return IRQ_HANDLED;
831}
832
833
834#ifdef CONFIG_NET_POLL_CONTROLLER
835/*
836 * Polling 'interrupt' - used by things like netconsole to send skbs
837 * without having to re-enable interrupts. It's not called while
838 * the interrupt routine is executing.
839 */
840
841static void poll_dmfe (struct net_device *dev)
842{
843 /* disable_irq here is not very nice, but with the lockless
844 interrupt handler we have no other choice. */
845 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +0100846 dmfe_interrupt (dev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 enable_irq(dev->irq);
848}
849#endif
850
851/*
852 * Free TX resource after TX complete
853 */
854
855static void dmfe_free_tx_pkt(struct DEVICE *dev, struct dmfe_board_info * db)
856{
857 struct tx_desc *txptr;
858 unsigned long ioaddr = dev->base_addr;
859 u32 tdes0;
860
861 txptr = db->tx_remove_ptr;
862 while(db->tx_packet_cnt) {
863 tdes0 = le32_to_cpu(txptr->tdes0);
864 /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
865 if (tdes0 & 0x80000000)
866 break;
867
868 /* A packet sent completed */
869 db->tx_packet_cnt--;
870 db->stats.tx_packets++;
871
872 /* Transmit statistic counter */
873 if ( tdes0 != 0x7fffffff ) {
874 /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
875 db->stats.collisions += (tdes0 >> 3) & 0xf;
876 db->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
877 if (tdes0 & TDES0_ERR_MASK) {
878 db->stats.tx_errors++;
879
880 if (tdes0 & 0x0002) { /* UnderRun */
881 db->tx_fifo_underrun++;
882 if ( !(db->cr6_data & CR6_SFT) ) {
883 db->cr6_data = db->cr6_data | CR6_SFT;
884 update_cr6(db->cr6_data, db->ioaddr);
885 }
886 }
887 if (tdes0 & 0x0100)
888 db->tx_excessive_collision++;
889 if (tdes0 & 0x0200)
890 db->tx_late_collision++;
891 if (tdes0 & 0x0400)
892 db->tx_no_carrier++;
893 if (tdes0 & 0x0800)
894 db->tx_loss_carrier++;
895 if (tdes0 & 0x4000)
896 db->tx_jabber_timeout++;
897 }
898 }
899
900 txptr = txptr->next_tx_desc;
901 }/* End of while */
902
903 /* Update TX remove pointer to next */
904 db->tx_remove_ptr = txptr;
905
906 /* Send the Tx packet in queue */
907 if ( (db->tx_packet_cnt < TX_MAX_SEND_CNT) && db->tx_queue_cnt ) {
908 txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
909 db->tx_packet_cnt++; /* Ready to send */
910 db->tx_queue_cnt--;
911 outl(0x1, ioaddr + DCR1); /* Issue Tx polling */
912 dev->trans_start = jiffies; /* saved time stamp */
913 }
914
915 /* Resource available check */
916 if ( db->tx_queue_cnt < TX_WAKE_DESC_CNT )
917 netif_wake_queue(dev); /* Active upper layer, send again */
918}
919
920
921/*
922 * Calculate the CRC valude of the Rx packet
923 * flag = 1 : return the reverse CRC (for the received packet CRC)
924 * 0 : return the normal CRC (for Hash Table index)
925 */
926
927static inline u32 cal_CRC(unsigned char * Data, unsigned int Len, u8 flag)
928{
929 u32 crc = crc32(~0, Data, Len);
930 if (flag) crc = ~crc;
931 return crc;
932}
933
934
935/*
936 * Receive the come packet and pass to upper layer
937 */
938
939static void dmfe_rx_packet(struct DEVICE *dev, struct dmfe_board_info * db)
940{
941 struct rx_desc *rxptr;
Maxim Levitsky4dc68f32007-03-06 02:41:52 -0800942 struct sk_buff *skb, *newskb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 int rxlen;
944 u32 rdes0;
945
946 rxptr = db->rx_ready_ptr;
947
948 while(db->rx_avail_cnt) {
949 rdes0 = le32_to_cpu(rxptr->rdes0);
950 if (rdes0 & 0x80000000) /* packet owner check */
951 break;
952
953 db->rx_avail_cnt--;
954 db->interval_rx_cnt++;
955
Maxim Levitskyf67ba792007-03-06 02:41:51 -0800956 pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2),
957 RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
958
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 if ( (rdes0 & 0x300) != 0x300) {
960 /* A packet without First/Last flag */
961 /* reuse this SKB */
962 DMFE_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
963 dmfe_reuse_skb(db, rxptr->rx_skb_ptr);
964 } else {
965 /* A packet with First/Last flag */
966 rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
967
968 /* error summary bit check */
969 if (rdes0 & 0x8000) {
970 /* This is a error packet */
971 //printk(DRV_NAME ": rdes0: %lx\n", rdes0);
972 db->stats.rx_errors++;
973 if (rdes0 & 1)
974 db->stats.rx_fifo_errors++;
975 if (rdes0 & 2)
976 db->stats.rx_crc_errors++;
977 if (rdes0 & 0x80)
978 db->stats.rx_length_errors++;
979 }
980
981 if ( !(rdes0 & 0x8000) ||
982 ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
983 skb = rxptr->rx_skb_ptr;
984
985 /* Received Packet CRC check need or not */
986 if ( (db->dm910x_chk_mode & 1) &&
David S. Miller689be432005-06-28 15:25:31 -0700987 (cal_CRC(skb->data, rxlen, 1) !=
988 (*(u32 *) (skb->data+rxlen) ))) { /* FIXME (?) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 /* Found a error received packet */
990 dmfe_reuse_skb(db, rxptr->rx_skb_ptr);
991 db->dm910x_chk_mode = 3;
992 } else {
993 /* Good packet, send to upper layer */
994 /* Shorst packet used new SKB */
Maxim Levitsky4dc68f32007-03-06 02:41:52 -0800995 if ((rxlen < RX_COPY_SIZE) &&
996 ((newskb = dev_alloc_skb(rxlen + 2))
997 != NULL)) {
998
999 skb = newskb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 /* size less than COPY_SIZE, allocate a rxlen SKB */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 skb_reserve(skb, 2); /* 16byte align */
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03001002 skb_copy_from_linear_data(rxptr->rx_skb_ptr,
1003 skb_put(skb, rxlen),
1004 rxlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 dmfe_reuse_skb(db, rxptr->rx_skb_ptr);
Arnaldo Carvalho de Melo4c13eb62007-04-25 17:40:23 -07001006 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 skb_put(skb, rxlen);
Arnaldo Carvalho de Melo4c13eb62007-04-25 17:40:23 -07001008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 skb->protocol = eth_type_trans(skb, dev);
1010 netif_rx(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011 db->stats.rx_packets++;
1012 db->stats.rx_bytes += rxlen;
1013 }
1014 } else {
1015 /* Reuse SKB buffer when the packet is error */
1016 DMFE_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
1017 dmfe_reuse_skb(db, rxptr->rx_skb_ptr);
1018 }
1019 }
1020
1021 rxptr = rxptr->next_rx_desc;
1022 }
1023
1024 db->rx_ready_ptr = rxptr;
1025}
1026
1027
1028/*
1029 * Get statistics from driver.
1030 */
1031
1032static struct net_device_stats * dmfe_get_stats(struct DEVICE *dev)
1033{
1034 struct dmfe_board_info *db = netdev_priv(dev);
1035
1036 DMFE_DBUG(0, "dmfe_get_stats", 0);
1037 return &db->stats;
1038}
1039
1040
1041/*
1042 * Set DM910X multicast address
1043 */
1044
1045static void dmfe_set_filter_mode(struct DEVICE * dev)
1046{
1047 struct dmfe_board_info *db = netdev_priv(dev);
1048 unsigned long flags;
1049
1050 DMFE_DBUG(0, "dmfe_set_filter_mode()", 0);
1051 spin_lock_irqsave(&db->lock, flags);
1052
1053 if (dev->flags & IFF_PROMISC) {
1054 DMFE_DBUG(0, "Enable PROM Mode", 0);
1055 db->cr6_data |= CR6_PM | CR6_PBF;
1056 update_cr6(db->cr6_data, db->ioaddr);
1057 spin_unlock_irqrestore(&db->lock, flags);
1058 return;
1059 }
1060
1061 if (dev->flags & IFF_ALLMULTI || dev->mc_count > DMFE_MAX_MULTICAST) {
1062 DMFE_DBUG(0, "Pass all multicast address", dev->mc_count);
1063 db->cr6_data &= ~(CR6_PM | CR6_PBF);
1064 db->cr6_data |= CR6_PAM;
1065 spin_unlock_irqrestore(&db->lock, flags);
1066 return;
1067 }
1068
1069 DMFE_DBUG(0, "Set multicast address", dev->mc_count);
1070 if (db->chip_id == PCI_DM9132_ID)
1071 dm9132_id_table(dev, dev->mc_count); /* DM9132 */
1072 else
1073 send_filter_frame(dev, dev->mc_count); /* DM9102/DM9102A */
1074 spin_unlock_irqrestore(&db->lock, flags);
1075}
1076
Maxim Levitskyf1069042007-03-06 02:41:54 -08001077/*
1078 * Ethtool interace
1079 */
1080
1081static void dmfe_ethtool_get_drvinfo(struct net_device *dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 struct ethtool_drvinfo *info)
1083{
1084 struct dmfe_board_info *np = netdev_priv(dev);
1085
1086 strcpy(info->driver, DRV_NAME);
1087 strcpy(info->version, DRV_VERSION);
1088 if (np->pdev)
1089 strcpy(info->bus_info, pci_name(np->pdev));
1090 else
1091 sprintf(info->bus_info, "EISA 0x%lx %d",
1092 dev->base_addr, dev->irq);
1093}
1094
Maxim Levitskyf1069042007-03-06 02:41:54 -08001095static int dmfe_ethtool_set_wol(struct net_device *dev,
1096 struct ethtool_wolinfo *wolinfo)
1097{
1098 struct dmfe_board_info *db = netdev_priv(dev);
1099
1100 if (wolinfo->wolopts & (WAKE_UCAST | WAKE_MCAST | WAKE_BCAST |
1101 WAKE_ARP | WAKE_MAGICSECURE))
1102 return -EOPNOTSUPP;
1103
1104 db->wol_mode = wolinfo->wolopts;
1105 return 0;
1106}
1107
1108static void dmfe_ethtool_get_wol(struct net_device *dev,
1109 struct ethtool_wolinfo *wolinfo)
1110{
1111 struct dmfe_board_info *db = netdev_priv(dev);
1112
1113 wolinfo->supported = WAKE_PHY | WAKE_MAGIC;
1114 wolinfo->wolopts = db->wol_mode;
1115 return;
1116}
1117
1118
Jeff Garzik7282d492006-09-13 14:30:00 -04001119static const struct ethtool_ops netdev_ethtool_ops = {
Maxim Levitskyf1069042007-03-06 02:41:54 -08001120 .get_drvinfo = dmfe_ethtool_get_drvinfo,
Maxim Levitskycfa51b92007-03-06 02:41:53 -08001121 .get_link = ethtool_op_get_link,
Maxim Levitskyf1069042007-03-06 02:41:54 -08001122 .set_wol = dmfe_ethtool_set_wol,
1123 .get_wol = dmfe_ethtool_get_wol,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124};
1125
1126/*
1127 * A periodic timer routine
1128 * Dynamic media sense, allocate Rx buffer...
1129 */
1130
1131static void dmfe_timer(unsigned long data)
1132{
1133 u32 tmp_cr8;
1134 unsigned char tmp_cr12;
1135 struct DEVICE *dev = (struct DEVICE *) data;
1136 struct dmfe_board_info *db = netdev_priv(dev);
1137 unsigned long flags;
1138
Maxim Levitskycfa51b92007-03-06 02:41:53 -08001139 int link_ok, link_ok_phy;
1140
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 DMFE_DBUG(0, "dmfe_timer()", 0);
1142 spin_lock_irqsave(&db->lock, flags);
1143
1144 /* Media mode process when Link OK before enter this route */
1145 if (db->first_in_callback == 0) {
1146 db->first_in_callback = 1;
1147 if (db->chip_type && (db->chip_id==PCI_DM9102_ID)) {
1148 db->cr6_data &= ~0x40000;
1149 update_cr6(db->cr6_data, db->ioaddr);
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001150 phy_write(db->ioaddr,
1151 db->phy_addr, 0, 0x1000, db->chip_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 db->cr6_data |= 0x40000;
1153 update_cr6(db->cr6_data, db->ioaddr);
1154 db->timer.expires = DMFE_TIMER_WUT + HZ * 2;
1155 add_timer(&db->timer);
1156 spin_unlock_irqrestore(&db->lock, flags);
1157 return;
1158 }
1159 }
1160
1161
1162 /* Operating Mode Check */
1163 if ( (db->dm910x_chk_mode & 0x1) &&
1164 (db->stats.rx_packets > MAX_CHECK_PACKET) )
1165 db->dm910x_chk_mode = 0x4;
1166
1167 /* Dynamic reset DM910X : system error or transmit time-out */
1168 tmp_cr8 = inl(db->ioaddr + DCR8);
1169 if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
1170 db->reset_cr8++;
1171 db->wait_reset = 1;
1172 }
1173 db->interval_rx_cnt = 0;
1174
1175 /* TX polling kick monitor */
1176 if ( db->tx_packet_cnt &&
1177 time_after(jiffies, dev->trans_start + DMFE_TX_KICK) ) {
1178 outl(0x1, dev->base_addr + DCR1); /* Tx polling again */
1179
1180 /* TX Timeout */
1181 if ( time_after(jiffies, dev->trans_start + DMFE_TX_TIMEOUT) ) {
1182 db->reset_TXtimeout++;
1183 db->wait_reset = 1;
1184 printk(KERN_WARNING "%s: Tx timeout - resetting\n",
1185 dev->name);
1186 }
1187 }
1188
1189 if (db->wait_reset) {
1190 DMFE_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
1191 db->reset_count++;
1192 dmfe_dynamic_reset(dev);
1193 db->first_in_callback = 0;
1194 db->timer.expires = DMFE_TIMER_WUT;
1195 add_timer(&db->timer);
1196 spin_unlock_irqrestore(&db->lock, flags);
1197 return;
1198 }
1199
1200 /* Link status check, Dynamic media type change */
1201 if (db->chip_id == PCI_DM9132_ID)
1202 tmp_cr12 = inb(db->ioaddr + DCR9 + 3); /* DM9132 */
1203 else
1204 tmp_cr12 = inb(db->ioaddr + DCR12); /* DM9102/DM9102A */
1205
1206 if ( ((db->chip_id == PCI_DM9102_ID) &&
Auke Kok44c10132007-06-08 15:46:36 -07001207 (db->chip_revision == 0x30)) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 ((db->chip_id == PCI_DM9132_ID) &&
Auke Kok44c10132007-06-08 15:46:36 -07001209 (db->chip_revision == 0x10)) ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 /* DM9102A Chip */
1211 if (tmp_cr12 & 2)
Maxim Levitskycfa51b92007-03-06 02:41:53 -08001212 link_ok = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 else
Maxim Levitskycfa51b92007-03-06 02:41:53 -08001214 link_ok = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 }
Maxim Levitskycfa51b92007-03-06 02:41:53 -08001216 else
1217 /*0x43 is used instead of 0x3 because bit 6 should represent
1218 link status of external PHY */
1219 link_ok = (tmp_cr12 & 0x43) ? 1 : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
Maxim Levitskycfa51b92007-03-06 02:41:53 -08001221
1222 /* If chip reports that link is failed it could be because external
1223 PHY link status pin is not conected correctly to chip
1224 To be sure ask PHY too.
1225 */
1226
1227 /* need a dummy read because of PHY's register latch*/
1228 phy_read (db->ioaddr, db->phy_addr, 1, db->chip_id);
1229 link_ok_phy = (phy_read (db->ioaddr,
1230 db->phy_addr, 1, db->chip_id) & 0x4) ? 1 : 0;
1231
1232 if (link_ok_phy != link_ok) {
1233 DMFE_DBUG (0, "PHY and chip report different link status", 0);
1234 link_ok = link_ok | link_ok_phy;
1235 }
1236
1237 if ( !link_ok && netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 /* Link Failed */
1239 DMFE_DBUG(0, "Link Failed", tmp_cr12);
Maxim Levitskycfa51b92007-03-06 02:41:53 -08001240 netif_carrier_off(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241
1242 /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
1243 /* AUTO or force 1M Homerun/Longrun don't need */
1244 if ( !(db->media_mode & 0x38) )
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001245 phy_write(db->ioaddr, db->phy_addr,
1246 0, 0x1000, db->chip_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247
1248 /* AUTO mode, if INT phyxcer link failed, select EXT device */
1249 if (db->media_mode & DMFE_AUTO) {
1250 /* 10/100M link failed, used 1M Home-Net */
1251 db->cr6_data|=0x00040000; /* bit18=1, MII */
1252 db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
1253 update_cr6(db->cr6_data, db->ioaddr);
1254 }
Maxim Levitskycfa51b92007-03-06 02:41:53 -08001255 } else if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256
Maxim Levitskycfa51b92007-03-06 02:41:53 -08001257 DMFE_DBUG(0, "Link link OK", tmp_cr12);
1258
1259 /* Auto Sense Speed */
1260 if ( !(db->media_mode & DMFE_AUTO) || !dmfe_sense_speed(db)) {
1261 netif_carrier_on(dev);
1262 SHOW_MEDIA_TYPE(db->op_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 }
1264
Maxim Levitskycfa51b92007-03-06 02:41:53 -08001265 dmfe_process_mode(db);
1266 }
1267
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268 /* HPNA remote command check */
1269 if (db->HPNA_command & 0xf00) {
1270 db->HPNA_timer--;
1271 if (!db->HPNA_timer)
1272 dmfe_HPNA_remote_cmd_chk(db);
1273 }
1274
1275 /* Timer active again */
1276 db->timer.expires = DMFE_TIMER_WUT;
1277 add_timer(&db->timer);
1278 spin_unlock_irqrestore(&db->lock, flags);
1279}
1280
1281
1282/*
1283 * Dynamic reset the DM910X board
1284 * Stop DM910X board
1285 * Free Tx/Rx allocated memory
1286 * Reset DM910X board
1287 * Re-initilize DM910X board
1288 */
1289
1290static void dmfe_dynamic_reset(struct DEVICE *dev)
1291{
1292 struct dmfe_board_info *db = netdev_priv(dev);
1293
1294 DMFE_DBUG(0, "dmfe_dynamic_reset()", 0);
1295
1296 /* Sopt MAC controller */
1297 db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
1298 update_cr6(db->cr6_data, dev->base_addr);
1299 outl(0, dev->base_addr + DCR7); /* Disable Interrupt */
1300 outl(inl(dev->base_addr + DCR5), dev->base_addr + DCR5);
1301
1302 /* Disable upper layer interface */
1303 netif_stop_queue(dev);
1304
1305 /* Free Rx Allocate buffer */
1306 dmfe_free_rxbuffer(db);
1307
1308 /* system variable init */
1309 db->tx_packet_cnt = 0;
1310 db->tx_queue_cnt = 0;
1311 db->rx_avail_cnt = 0;
Maxim Levitskycfa51b92007-03-06 02:41:53 -08001312 netif_carrier_off(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 db->wait_reset = 0;
1314
1315 /* Re-initilize DM910X board */
1316 dmfe_init_dm910x(dev);
1317
1318 /* Restart upper layer interface */
1319 netif_wake_queue(dev);
1320}
1321
1322
1323/*
1324 * free all allocated rx buffer
1325 */
1326
1327static void dmfe_free_rxbuffer(struct dmfe_board_info * db)
1328{
1329 DMFE_DBUG(0, "dmfe_free_rxbuffer()", 0);
1330
1331 /* free allocated rx buffer */
1332 while (db->rx_avail_cnt) {
1333 dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
1334 db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
1335 db->rx_avail_cnt--;
1336 }
1337}
1338
1339
1340/*
1341 * Reuse the SK buffer
1342 */
1343
1344static void dmfe_reuse_skb(struct dmfe_board_info *db, struct sk_buff * skb)
1345{
1346 struct rx_desc *rxptr = db->rx_insert_ptr;
1347
1348 if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
1349 rxptr->rx_skb_ptr = skb;
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001350 rxptr->rdes2 = cpu_to_le32( pci_map_single(db->pdev,
1351 skb->data, RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE) );
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 wmb();
1353 rxptr->rdes0 = cpu_to_le32(0x80000000);
1354 db->rx_avail_cnt++;
1355 db->rx_insert_ptr = rxptr->next_rx_desc;
1356 } else
1357 DMFE_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
1358}
1359
1360
1361/*
1362 * Initialize transmit/Receive descriptor
1363 * Using Chain structure, and allocate Tx/Rx buffer
1364 */
1365
1366static void dmfe_descriptor_init(struct dmfe_board_info *db, unsigned long ioaddr)
1367{
1368 struct tx_desc *tmp_tx;
1369 struct rx_desc *tmp_rx;
1370 unsigned char *tmp_buf;
1371 dma_addr_t tmp_tx_dma, tmp_rx_dma;
1372 dma_addr_t tmp_buf_dma;
1373 int i;
1374
1375 DMFE_DBUG(0, "dmfe_descriptor_init()", 0);
1376
1377 /* tx descriptor start pointer */
1378 db->tx_insert_ptr = db->first_tx_desc;
1379 db->tx_remove_ptr = db->first_tx_desc;
1380 outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
1381
1382 /* rx descriptor start pointer */
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001383 db->first_rx_desc = (void *)db->first_tx_desc +
1384 sizeof(struct tx_desc) * TX_DESC_CNT;
1385
1386 db->first_rx_desc_dma = db->first_tx_desc_dma +
1387 sizeof(struct tx_desc) * TX_DESC_CNT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 db->rx_insert_ptr = db->first_rx_desc;
1389 db->rx_ready_ptr = db->first_rx_desc;
1390 outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
1391
1392 /* Init Transmit chain */
1393 tmp_buf = db->buf_pool_start;
1394 tmp_buf_dma = db->buf_pool_dma_start;
1395 tmp_tx_dma = db->first_tx_desc_dma;
1396 for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
1397 tmp_tx->tx_buf_ptr = tmp_buf;
1398 tmp_tx->tdes0 = cpu_to_le32(0);
1399 tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
1400 tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
1401 tmp_tx_dma += sizeof(struct tx_desc);
1402 tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
1403 tmp_tx->next_tx_desc = tmp_tx + 1;
1404 tmp_buf = tmp_buf + TX_BUF_ALLOC;
1405 tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
1406 }
1407 (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
1408 tmp_tx->next_tx_desc = db->first_tx_desc;
1409
1410 /* Init Receive descriptor chain */
1411 tmp_rx_dma=db->first_rx_desc_dma;
1412 for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
1413 tmp_rx->rdes0 = cpu_to_le32(0);
1414 tmp_rx->rdes1 = cpu_to_le32(0x01000600);
1415 tmp_rx_dma += sizeof(struct rx_desc);
1416 tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
1417 tmp_rx->next_rx_desc = tmp_rx + 1;
1418 }
1419 (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
1420 tmp_rx->next_rx_desc = db->first_rx_desc;
1421
1422 /* pre-allocate Rx buffer */
1423 allocate_rx_buffer(db);
1424}
1425
1426
1427/*
1428 * Update CR6 value
1429 * Firstly stop DM910X , then written value and start
1430 */
1431
1432static void update_cr6(u32 cr6_data, unsigned long ioaddr)
1433{
1434 u32 cr6_tmp;
1435
1436 cr6_tmp = cr6_data & ~0x2002; /* stop Tx/Rx */
1437 outl(cr6_tmp, ioaddr + DCR6);
1438 udelay(5);
1439 outl(cr6_data, ioaddr + DCR6);
1440 udelay(5);
1441}
1442
1443
1444/*
1445 * Send a setup frame for DM9132
1446 * This setup frame initilize DM910X address filter mode
1447*/
1448
1449static void dm9132_id_table(struct DEVICE *dev, int mc_cnt)
1450{
1451 struct dev_mc_list *mcptr;
1452 u16 * addrptr;
1453 unsigned long ioaddr = dev->base_addr+0xc0; /* ID Table */
1454 u32 hash_val;
1455 u16 i, hash_table[4];
1456
1457 DMFE_DBUG(0, "dm9132_id_table()", 0);
1458
1459 /* Node address */
1460 addrptr = (u16 *) dev->dev_addr;
1461 outw(addrptr[0], ioaddr);
1462 ioaddr += 4;
1463 outw(addrptr[1], ioaddr);
1464 ioaddr += 4;
1465 outw(addrptr[2], ioaddr);
1466 ioaddr += 4;
1467
1468 /* Clear Hash Table */
1469 for (i = 0; i < 4; i++)
1470 hash_table[i] = 0x0;
1471
1472 /* broadcast address */
1473 hash_table[3] = 0x8000;
1474
1475 /* the multicast address in Hash Table : 64 bits */
1476 for (mcptr = dev->mc_list, i = 0; i < mc_cnt; i++, mcptr = mcptr->next) {
1477 hash_val = cal_CRC( (char *) mcptr->dmi_addr, 6, 0) & 0x3f;
1478 hash_table[hash_val / 16] |= (u16) 1 << (hash_val % 16);
1479 }
1480
1481 /* Write the hash table to MAC MD table */
1482 for (i = 0; i < 4; i++, ioaddr += 4)
1483 outw(hash_table[i], ioaddr);
1484}
1485
1486
1487/*
1488 * Send a setup frame for DM9102/DM9102A
1489 * This setup frame initilize DM910X address filter mode
1490 */
1491
1492static void send_filter_frame(struct DEVICE *dev, int mc_cnt)
1493{
1494 struct dmfe_board_info *db = netdev_priv(dev);
1495 struct dev_mc_list *mcptr;
1496 struct tx_desc *txptr;
1497 u16 * addrptr;
1498 u32 * suptr;
1499 int i;
1500
1501 DMFE_DBUG(0, "send_filter_frame()", 0);
1502
1503 txptr = db->tx_insert_ptr;
1504 suptr = (u32 *) txptr->tx_buf_ptr;
1505
1506 /* Node address */
1507 addrptr = (u16 *) dev->dev_addr;
1508 *suptr++ = addrptr[0];
1509 *suptr++ = addrptr[1];
1510 *suptr++ = addrptr[2];
1511
1512 /* broadcast address */
1513 *suptr++ = 0xffff;
1514 *suptr++ = 0xffff;
1515 *suptr++ = 0xffff;
1516
1517 /* fit the multicast address */
1518 for (mcptr = dev->mc_list, i = 0; i < mc_cnt; i++, mcptr = mcptr->next) {
1519 addrptr = (u16 *) mcptr->dmi_addr;
1520 *suptr++ = addrptr[0];
1521 *suptr++ = addrptr[1];
1522 *suptr++ = addrptr[2];
1523 }
1524
1525 for (; i<14; i++) {
1526 *suptr++ = 0xffff;
1527 *suptr++ = 0xffff;
1528 *suptr++ = 0xffff;
1529 }
1530
1531 /* prepare the setup frame */
1532 db->tx_insert_ptr = txptr->next_tx_desc;
1533 txptr->tdes1 = cpu_to_le32(0x890000c0);
1534
1535 /* Resource Check and Send the setup packet */
1536 if (!db->tx_packet_cnt) {
1537 /* Resource Empty */
1538 db->tx_packet_cnt++;
1539 txptr->tdes0 = cpu_to_le32(0x80000000);
1540 update_cr6(db->cr6_data | 0x2000, dev->base_addr);
1541 outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
1542 update_cr6(db->cr6_data, dev->base_addr);
1543 dev->trans_start = jiffies;
1544 } else
1545 db->tx_queue_cnt++; /* Put in TX queue */
1546}
1547
1548
1549/*
1550 * Allocate rx buffer,
1551 * As possible as allocate maxiumn Rx buffer
1552 */
1553
1554static void allocate_rx_buffer(struct dmfe_board_info *db)
1555{
1556 struct rx_desc *rxptr;
1557 struct sk_buff *skb;
1558
1559 rxptr = db->rx_insert_ptr;
1560
1561 while(db->rx_avail_cnt < RX_DESC_CNT) {
1562 if ( ( skb = dev_alloc_skb(RX_ALLOC_SIZE) ) == NULL )
1563 break;
1564 rxptr->rx_skb_ptr = skb; /* FIXME (?) */
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001565 rxptr->rdes2 = cpu_to_le32( pci_map_single(db->pdev, skb->data,
1566 RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE) );
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567 wmb();
1568 rxptr->rdes0 = cpu_to_le32(0x80000000);
1569 rxptr = rxptr->next_rx_desc;
1570 db->rx_avail_cnt++;
1571 }
1572
1573 db->rx_insert_ptr = rxptr;
1574}
1575
1576
1577/*
1578 * Read one word data from the serial ROM
1579 */
1580
1581static u16 read_srom_word(long ioaddr, int offset)
1582{
1583 int i;
1584 u16 srom_data = 0;
1585 long cr9_ioaddr = ioaddr + DCR9;
1586
1587 outl(CR9_SROM_READ, cr9_ioaddr);
1588 outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
1589
1590 /* Send the Read Command 110b */
1591 SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
1592 SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
1593 SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
1594
1595 /* Send the offset */
1596 for (i = 5; i >= 0; i--) {
1597 srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
1598 SROM_CLK_WRITE(srom_data, cr9_ioaddr);
1599 }
1600
1601 outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
1602
1603 for (i = 16; i > 0; i--) {
1604 outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
1605 udelay(5);
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001606 srom_data = (srom_data << 1) |
1607 ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608 outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
1609 udelay(5);
1610 }
1611
1612 outl(CR9_SROM_READ, cr9_ioaddr);
1613 return srom_data;
1614}
1615
1616
1617/*
1618 * Auto sense the media mode
1619 */
1620
1621static u8 dmfe_sense_speed(struct dmfe_board_info * db)
1622{
1623 u8 ErrFlag = 0;
1624 u16 phy_mode;
1625
1626 /* CR6 bit18=0, select 10/100M */
1627 update_cr6( (db->cr6_data & ~0x40000), db->ioaddr);
1628
1629 phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
1630 phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
1631
1632 if ( (phy_mode & 0x24) == 0x24 ) {
1633 if (db->chip_id == PCI_DM9132_ID) /* DM9132 */
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001634 phy_mode = phy_read(db->ioaddr,
1635 db->phy_addr, 7, db->chip_id) & 0xf000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636 else /* DM9102/DM9102A */
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001637 phy_mode = phy_read(db->ioaddr,
1638 db->phy_addr, 17, db->chip_id) & 0xf000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 /* printk(DRV_NAME ": Phy_mode %x ",phy_mode); */
1640 switch (phy_mode) {
1641 case 0x1000: db->op_mode = DMFE_10MHF; break;
1642 case 0x2000: db->op_mode = DMFE_10MFD; break;
1643 case 0x4000: db->op_mode = DMFE_100MHF; break;
1644 case 0x8000: db->op_mode = DMFE_100MFD; break;
1645 default: db->op_mode = DMFE_10MHF;
1646 ErrFlag = 1;
1647 break;
1648 }
1649 } else {
1650 db->op_mode = DMFE_10MHF;
1651 DMFE_DBUG(0, "Link Failed :", phy_mode);
1652 ErrFlag = 1;
1653 }
1654
1655 return ErrFlag;
1656}
1657
1658
1659/*
1660 * Set 10/100 phyxcer capability
1661 * AUTO mode : phyxcer register4 is NIC capability
1662 * Force mode: phyxcer register4 is the force media
1663 */
1664
1665static void dmfe_set_phyxcer(struct dmfe_board_info *db)
1666{
1667 u16 phy_reg;
1668
1669 /* Select 10/100M phyxcer */
1670 db->cr6_data &= ~0x40000;
1671 update_cr6(db->cr6_data, db->ioaddr);
1672
1673 /* DM9009 Chip: Phyxcer reg18 bit12=0 */
1674 if (db->chip_id == PCI_DM9009_ID) {
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001675 phy_reg = phy_read(db->ioaddr,
1676 db->phy_addr, 18, db->chip_id) & ~0x1000;
1677
1678 phy_write(db->ioaddr,
1679 db->phy_addr, 18, phy_reg, db->chip_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680 }
1681
1682 /* Phyxcer capability setting */
1683 phy_reg = phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
1684
1685 if (db->media_mode & DMFE_AUTO) {
1686 /* AUTO Mode */
1687 phy_reg |= db->PHY_reg4;
1688 } else {
1689 /* Force Mode */
1690 switch(db->media_mode) {
1691 case DMFE_10MHF: phy_reg |= 0x20; break;
1692 case DMFE_10MFD: phy_reg |= 0x40; break;
1693 case DMFE_100MHF: phy_reg |= 0x80; break;
1694 case DMFE_100MFD: phy_reg |= 0x100; break;
1695 }
1696 if (db->chip_id == PCI_DM9009_ID) phy_reg &= 0x61;
1697 }
1698
1699 /* Write new capability to Phyxcer Reg4 */
1700 if ( !(phy_reg & 0x01e0)) {
1701 phy_reg|=db->PHY_reg4;
1702 db->media_mode|=DMFE_AUTO;
1703 }
1704 phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
1705
1706 /* Restart Auto-Negotiation */
1707 if ( db->chip_type && (db->chip_id == PCI_DM9102_ID) )
1708 phy_write(db->ioaddr, db->phy_addr, 0, 0x1800, db->chip_id);
1709 if ( !db->chip_type )
1710 phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
1711}
1712
1713
1714/*
1715 * Process op-mode
1716 * AUTO mode : PHY controller in Auto-negotiation Mode
1717 * Force mode: PHY controller in force mode with HUB
1718 * N-way force capability with SWITCH
1719 */
1720
1721static void dmfe_process_mode(struct dmfe_board_info *db)
1722{
1723 u16 phy_reg;
1724
1725 /* Full Duplex Mode Check */
1726 if (db->op_mode & 0x4)
1727 db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
1728 else
1729 db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
1730
1731 /* Transciver Selection */
1732 if (db->op_mode & 0x10) /* 1M HomePNA */
1733 db->cr6_data |= 0x40000;/* External MII select */
1734 else
1735 db->cr6_data &= ~0x40000;/* Internal 10/100 transciver */
1736
1737 update_cr6(db->cr6_data, db->ioaddr);
1738
1739 /* 10/100M phyxcer force mode need */
1740 if ( !(db->media_mode & 0x18)) {
1741 /* Forece Mode */
1742 phy_reg = phy_read(db->ioaddr, db->phy_addr, 6, db->chip_id);
1743 if ( !(phy_reg & 0x1) ) {
1744 /* parter without N-Way capability */
1745 phy_reg = 0x0;
1746 switch(db->op_mode) {
1747 case DMFE_10MHF: phy_reg = 0x0; break;
1748 case DMFE_10MFD: phy_reg = 0x100; break;
1749 case DMFE_100MHF: phy_reg = 0x2000; break;
1750 case DMFE_100MFD: phy_reg = 0x2100; break;
1751 }
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001752 phy_write(db->ioaddr,
1753 db->phy_addr, 0, phy_reg, db->chip_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754 if ( db->chip_type && (db->chip_id == PCI_DM9102_ID) )
1755 mdelay(20);
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001756 phy_write(db->ioaddr,
1757 db->phy_addr, 0, phy_reg, db->chip_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001758 }
1759 }
1760}
1761
1762
1763/*
1764 * Write a word to Phy register
1765 */
1766
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001767static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset,
1768 u16 phy_data, u32 chip_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769{
1770 u16 i;
1771 unsigned long ioaddr;
1772
1773 if (chip_id == PCI_DM9132_ID) {
1774 ioaddr = iobase + 0x80 + offset * 4;
1775 outw(phy_data, ioaddr);
1776 } else {
1777 /* DM9102/DM9102A Chip */
1778 ioaddr = iobase + DCR9;
1779
1780 /* Send 33 synchronization clock to Phy controller */
1781 for (i = 0; i < 35; i++)
1782 phy_write_1bit(ioaddr, PHY_DATA_1);
1783
1784 /* Send start command(01) to Phy */
1785 phy_write_1bit(ioaddr, PHY_DATA_0);
1786 phy_write_1bit(ioaddr, PHY_DATA_1);
1787
1788 /* Send write command(01) to Phy */
1789 phy_write_1bit(ioaddr, PHY_DATA_0);
1790 phy_write_1bit(ioaddr, PHY_DATA_1);
1791
1792 /* Send Phy address */
1793 for (i = 0x10; i > 0; i = i >> 1)
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001794 phy_write_1bit(ioaddr,
1795 phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796
1797 /* Send register address */
1798 for (i = 0x10; i > 0; i = i >> 1)
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001799 phy_write_1bit(ioaddr,
1800 offset & i ? PHY_DATA_1 : PHY_DATA_0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801
1802 /* written trasnition */
1803 phy_write_1bit(ioaddr, PHY_DATA_1);
1804 phy_write_1bit(ioaddr, PHY_DATA_0);
1805
1806 /* Write a word data to PHY controller */
1807 for ( i = 0x8000; i > 0; i >>= 1)
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001808 phy_write_1bit(ioaddr,
1809 phy_data & i ? PHY_DATA_1 : PHY_DATA_0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 }
1811}
1812
1813
1814/*
1815 * Read a word data from phy register
1816 */
1817
1818static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset, u32 chip_id)
1819{
1820 int i;
1821 u16 phy_data;
1822 unsigned long ioaddr;
1823
1824 if (chip_id == PCI_DM9132_ID) {
1825 /* DM9132 Chip */
1826 ioaddr = iobase + 0x80 + offset * 4;
1827 phy_data = inw(ioaddr);
1828 } else {
1829 /* DM9102/DM9102A Chip */
1830 ioaddr = iobase + DCR9;
1831
1832 /* Send 33 synchronization clock to Phy controller */
1833 for (i = 0; i < 35; i++)
1834 phy_write_1bit(ioaddr, PHY_DATA_1);
1835
1836 /* Send start command(01) to Phy */
1837 phy_write_1bit(ioaddr, PHY_DATA_0);
1838 phy_write_1bit(ioaddr, PHY_DATA_1);
1839
1840 /* Send read command(10) to Phy */
1841 phy_write_1bit(ioaddr, PHY_DATA_1);
1842 phy_write_1bit(ioaddr, PHY_DATA_0);
1843
1844 /* Send Phy address */
1845 for (i = 0x10; i > 0; i = i >> 1)
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001846 phy_write_1bit(ioaddr,
1847 phy_addr & i ? PHY_DATA_1 : PHY_DATA_0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848
1849 /* Send register address */
1850 for (i = 0x10; i > 0; i = i >> 1)
Maxim Levitskyf67ba792007-03-06 02:41:51 -08001851 phy_write_1bit(ioaddr,
1852 offset & i ? PHY_DATA_1 : PHY_DATA_0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001853
1854 /* Skip transition state */
1855 phy_read_1bit(ioaddr);
1856
1857 /* read 16bit data */
1858 for (phy_data = 0, i = 0; i < 16; i++) {
1859 phy_data <<= 1;
1860 phy_data |= phy_read_1bit(ioaddr);
1861 }
1862 }
1863
1864 return phy_data;
1865}
1866
1867
1868/*
1869 * Write one bit data to Phy Controller
1870 */
1871
1872static void phy_write_1bit(unsigned long ioaddr, u32 phy_data)
1873{
1874 outl(phy_data, ioaddr); /* MII Clock Low */
1875 udelay(1);
1876 outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
1877 udelay(1);
1878 outl(phy_data, ioaddr); /* MII Clock Low */
1879 udelay(1);
1880}
1881
1882
1883/*
1884 * Read one bit phy data from PHY controller
1885 */
1886
1887static u16 phy_read_1bit(unsigned long ioaddr)
1888{
1889 u16 phy_data;
1890
1891 outl(0x50000, ioaddr);
1892 udelay(1);
1893 phy_data = ( inl(ioaddr) >> 19 ) & 0x1;
1894 outl(0x40000, ioaddr);
1895 udelay(1);
1896
1897 return phy_data;
1898}
1899
1900
1901/*
1902 * Parser SROM and media mode
1903 */
1904
1905static void dmfe_parse_srom(struct dmfe_board_info * db)
1906{
1907 char * srom = db->srom;
1908 int dmfe_mode, tmp_reg;
1909
1910 DMFE_DBUG(0, "dmfe_parse_srom() ", 0);
1911
1912 /* Init CR15 */
1913 db->cr15_data = CR15_DEFAULT;
1914
1915 /* Check SROM Version */
1916 if ( ( (int) srom[18] & 0xff) == SROM_V41_CODE) {
1917 /* SROM V4.01 */
1918 /* Get NIC support media mode */
David S. Miller4c935662008-01-21 23:20:58 -08001919 db->NIC_capability = le16_to_cpup((__le16 *) (srom + 34));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 db->PHY_reg4 = 0;
1921 for (tmp_reg = 1; tmp_reg < 0x10; tmp_reg <<= 1) {
1922 switch( db->NIC_capability & tmp_reg ) {
1923 case 0x1: db->PHY_reg4 |= 0x0020; break;
1924 case 0x2: db->PHY_reg4 |= 0x0040; break;
1925 case 0x4: db->PHY_reg4 |= 0x0080; break;
1926 case 0x8: db->PHY_reg4 |= 0x0100; break;
1927 }
1928 }
1929
1930 /* Media Mode Force or not check */
David S. Miller4c935662008-01-21 23:20:58 -08001931 dmfe_mode = (le32_to_cpup((__le32 *) (srom + 34)) &
1932 le32_to_cpup((__le32 *) (srom + 36)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 switch(dmfe_mode) {
1934 case 0x4: dmfe_media_mode = DMFE_100MHF; break; /* 100MHF */
1935 case 0x2: dmfe_media_mode = DMFE_10MFD; break; /* 10MFD */
1936 case 0x8: dmfe_media_mode = DMFE_100MFD; break; /* 100MFD */
1937 case 0x100:
1938 case 0x200: dmfe_media_mode = DMFE_1M_HPNA; break;/* HomePNA */
1939 }
1940
1941 /* Special Function setting */
1942 /* VLAN function */
1943 if ( (SF_mode & 0x1) || (srom[43] & 0x80) )
1944 db->cr15_data |= 0x40;
1945
1946 /* Flow Control */
1947 if ( (SF_mode & 0x2) || (srom[40] & 0x1) )
1948 db->cr15_data |= 0x400;
1949
1950 /* TX pause packet */
1951 if ( (SF_mode & 0x4) || (srom[40] & 0xe) )
1952 db->cr15_data |= 0x9800;
1953 }
1954
1955 /* Parse HPNA parameter */
1956 db->HPNA_command = 1;
1957
1958 /* Accept remote command or not */
1959 if (HPNA_rx_cmd == 0)
1960 db->HPNA_command |= 0x8000;
1961
1962 /* Issue remote command & operation mode */
1963 if (HPNA_tx_cmd == 1)
1964 switch(HPNA_mode) { /* Issue Remote Command */
1965 case 0: db->HPNA_command |= 0x0904; break;
1966 case 1: db->HPNA_command |= 0x0a00; break;
1967 case 2: db->HPNA_command |= 0x0506; break;
1968 case 3: db->HPNA_command |= 0x0602; break;
1969 }
1970 else
1971 switch(HPNA_mode) { /* Don't Issue */
1972 case 0: db->HPNA_command |= 0x0004; break;
1973 case 1: db->HPNA_command |= 0x0000; break;
1974 case 2: db->HPNA_command |= 0x0006; break;
1975 case 3: db->HPNA_command |= 0x0002; break;
1976 }
1977
1978 /* Check DM9801 or DM9802 present or not */
1979 db->HPNA_present = 0;
1980 update_cr6(db->cr6_data|0x40000, db->ioaddr);
1981 tmp_reg = phy_read(db->ioaddr, db->phy_addr, 3, db->chip_id);
1982 if ( ( tmp_reg & 0xfff0 ) == 0xb900 ) {
1983 /* DM9801 or DM9802 present */
1984 db->HPNA_timer = 8;
1985 if ( phy_read(db->ioaddr, db->phy_addr, 31, db->chip_id) == 0x4404) {
1986 /* DM9801 HomeRun */
1987 db->HPNA_present = 1;
1988 dmfe_program_DM9801(db, tmp_reg);
1989 } else {
1990 /* DM9802 LongRun */
1991 db->HPNA_present = 2;
1992 dmfe_program_DM9802(db);
1993 }
1994 }
1995
1996}
1997
1998
1999/*
2000 * Init HomeRun DM9801
2001 */
2002
2003static void dmfe_program_DM9801(struct dmfe_board_info * db, int HPNA_rev)
2004{
2005 uint reg17, reg25;
2006
2007 if ( !HPNA_NoiseFloor ) HPNA_NoiseFloor = DM9801_NOISE_FLOOR;
2008 switch(HPNA_rev) {
2009 case 0xb900: /* DM9801 E3 */
2010 db->HPNA_command |= 0x1000;
2011 reg25 = phy_read(db->ioaddr, db->phy_addr, 24, db->chip_id);
2012 reg25 = ( (reg25 + HPNA_NoiseFloor) & 0xff) | 0xf000;
2013 reg17 = phy_read(db->ioaddr, db->phy_addr, 17, db->chip_id);
2014 break;
2015 case 0xb901: /* DM9801 E4 */
2016 reg25 = phy_read(db->ioaddr, db->phy_addr, 25, db->chip_id);
2017 reg25 = (reg25 & 0xff00) + HPNA_NoiseFloor;
2018 reg17 = phy_read(db->ioaddr, db->phy_addr, 17, db->chip_id);
2019 reg17 = (reg17 & 0xfff0) + HPNA_NoiseFloor + 3;
2020 break;
2021 case 0xb902: /* DM9801 E5 */
2022 case 0xb903: /* DM9801 E6 */
2023 default:
2024 db->HPNA_command |= 0x1000;
2025 reg25 = phy_read(db->ioaddr, db->phy_addr, 25, db->chip_id);
2026 reg25 = (reg25 & 0xff00) + HPNA_NoiseFloor - 5;
2027 reg17 = phy_read(db->ioaddr, db->phy_addr, 17, db->chip_id);
2028 reg17 = (reg17 & 0xfff0) + HPNA_NoiseFloor;
2029 break;
2030 }
2031 phy_write(db->ioaddr, db->phy_addr, 16, db->HPNA_command, db->chip_id);
2032 phy_write(db->ioaddr, db->phy_addr, 17, reg17, db->chip_id);
2033 phy_write(db->ioaddr, db->phy_addr, 25, reg25, db->chip_id);
2034}
2035
2036
2037/*
2038 * Init HomeRun DM9802
2039 */
2040
2041static void dmfe_program_DM9802(struct dmfe_board_info * db)
2042{
2043 uint phy_reg;
2044
2045 if ( !HPNA_NoiseFloor ) HPNA_NoiseFloor = DM9802_NOISE_FLOOR;
2046 phy_write(db->ioaddr, db->phy_addr, 16, db->HPNA_command, db->chip_id);
2047 phy_reg = phy_read(db->ioaddr, db->phy_addr, 25, db->chip_id);
2048 phy_reg = ( phy_reg & 0xff00) + HPNA_NoiseFloor;
2049 phy_write(db->ioaddr, db->phy_addr, 25, phy_reg, db->chip_id);
2050}
2051
2052
2053/*
2054 * Check remote HPNA power and speed status. If not correct,
2055 * issue command again.
2056*/
2057
2058static void dmfe_HPNA_remote_cmd_chk(struct dmfe_board_info * db)
2059{
2060 uint phy_reg;
2061
2062 /* Got remote device status */
2063 phy_reg = phy_read(db->ioaddr, db->phy_addr, 17, db->chip_id) & 0x60;
2064 switch(phy_reg) {
2065 case 0x00: phy_reg = 0x0a00;break; /* LP/LS */
2066 case 0x20: phy_reg = 0x0900;break; /* LP/HS */
2067 case 0x40: phy_reg = 0x0600;break; /* HP/LS */
2068 case 0x60: phy_reg = 0x0500;break; /* HP/HS */
2069 }
2070
2071 /* Check remote device status match our setting ot not */
2072 if ( phy_reg != (db->HPNA_command & 0x0f00) ) {
Maxim Levitskyf67ba792007-03-06 02:41:51 -08002073 phy_write(db->ioaddr, db->phy_addr, 16, db->HPNA_command,
2074 db->chip_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075 db->HPNA_timer=8;
2076 } else
2077 db->HPNA_timer=600; /* Match, every 10 minutes, check */
2078}
2079
2080
2081
2082static struct pci_device_id dmfe_pci_tbl[] = {
2083 { 0x1282, 0x9132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_DM9132_ID },
2084 { 0x1282, 0x9102, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_DM9102_ID },
2085 { 0x1282, 0x9100, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_DM9100_ID },
2086 { 0x1282, 0x9009, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_DM9009_ID },
2087 { 0, }
2088};
2089MODULE_DEVICE_TABLE(pci, dmfe_pci_tbl);
2090
2091
Maxim Levitskybc8a8382007-03-06 02:41:53 -08002092#ifdef CONFIG_PM
2093static int dmfe_suspend(struct pci_dev *pci_dev, pm_message_t state)
2094{
2095 struct net_device *dev = pci_get_drvdata(pci_dev);
2096 struct dmfe_board_info *db = netdev_priv(dev);
Maxim Levitskyf1069042007-03-06 02:41:54 -08002097 u32 tmp;
Maxim Levitskybc8a8382007-03-06 02:41:53 -08002098
2099 /* Disable upper layer interface */
2100 netif_device_detach(dev);
2101
2102 /* Disable Tx/Rx */
2103 db->cr6_data &= ~(CR6_RXSC | CR6_TXSC);
2104 update_cr6(db->cr6_data, dev->base_addr);
2105
2106 /* Disable Interrupt */
2107 outl(0, dev->base_addr + DCR7);
2108 outl(inl (dev->base_addr + DCR5), dev->base_addr + DCR5);
2109
2110 /* Fre RX buffers */
2111 dmfe_free_rxbuffer(db);
2112
Maxim Levitskyf1069042007-03-06 02:41:54 -08002113 /* Enable WOL */
2114 pci_read_config_dword(pci_dev, 0x40, &tmp);
2115 tmp &= ~(DMFE_WOL_LINKCHANGE|DMFE_WOL_MAGICPACKET);
2116
2117 if (db->wol_mode & WAKE_PHY)
2118 tmp |= DMFE_WOL_LINKCHANGE;
2119 if (db->wol_mode & WAKE_MAGIC)
2120 tmp |= DMFE_WOL_MAGICPACKET;
2121
2122 pci_write_config_dword(pci_dev, 0x40, tmp);
2123
2124 pci_enable_wake(pci_dev, PCI_D3hot, 1);
2125 pci_enable_wake(pci_dev, PCI_D3cold, 1);
2126
Maxim Levitskybc8a8382007-03-06 02:41:53 -08002127 /* Power down device*/
Maxim Levitskybc8a8382007-03-06 02:41:53 -08002128 pci_save_state(pci_dev);
Jeff Garzika31e23e2007-11-23 22:13:19 -05002129 pci_set_power_state(pci_dev, pci_choose_state (pci_dev, state));
Maxim Levitskybc8a8382007-03-06 02:41:53 -08002130
2131 return 0;
2132}
2133
2134static int dmfe_resume(struct pci_dev *pci_dev)
2135{
2136 struct net_device *dev = pci_get_drvdata(pci_dev);
Maxim Levitskyf1069042007-03-06 02:41:54 -08002137 u32 tmp;
Maxim Levitskybc8a8382007-03-06 02:41:53 -08002138
Maxim Levitskybc8a8382007-03-06 02:41:53 -08002139 pci_set_power_state(pci_dev, PCI_D0);
Maxim Levitsky65809b52007-11-23 01:30:15 +02002140 pci_restore_state(pci_dev);
Maxim Levitskybc8a8382007-03-06 02:41:53 -08002141
2142 /* Re-initilize DM910X board */
2143 dmfe_init_dm910x(dev);
2144
Maxim Levitskyf1069042007-03-06 02:41:54 -08002145 /* Disable WOL */
2146 pci_read_config_dword(pci_dev, 0x40, &tmp);
2147
2148 tmp &= ~(DMFE_WOL_LINKCHANGE | DMFE_WOL_MAGICPACKET);
2149 pci_write_config_dword(pci_dev, 0x40, tmp);
2150
2151 pci_enable_wake(pci_dev, PCI_D3hot, 0);
2152 pci_enable_wake(pci_dev, PCI_D3cold, 0);
2153
Maxim Levitskybc8a8382007-03-06 02:41:53 -08002154 /* Restart upper layer interface */
2155 netif_device_attach(dev);
2156
2157 return 0;
2158}
2159#else
2160#define dmfe_suspend NULL
2161#define dmfe_resume NULL
2162#endif
2163
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164static struct pci_driver dmfe_driver = {
2165 .name = "dmfe",
2166 .id_table = dmfe_pci_tbl,
2167 .probe = dmfe_init_one,
2168 .remove = __devexit_p(dmfe_remove_one),
Maxim Levitskybc8a8382007-03-06 02:41:53 -08002169 .suspend = dmfe_suspend,
2170 .resume = dmfe_resume
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171};
2172
2173MODULE_AUTHOR("Sten Wang, sten_wang@davicom.com.tw");
2174MODULE_DESCRIPTION("Davicom DM910X fast ethernet driver");
2175MODULE_LICENSE("GPL");
2176MODULE_VERSION(DRV_VERSION);
2177
2178module_param(debug, int, 0);
2179module_param(mode, byte, 0);
2180module_param(cr6set, int, 0);
2181module_param(chkmode, byte, 0);
2182module_param(HPNA_mode, byte, 0);
2183module_param(HPNA_rx_cmd, byte, 0);
2184module_param(HPNA_tx_cmd, byte, 0);
2185module_param(HPNA_NoiseFloor, byte, 0);
2186module_param(SF_mode, byte, 0);
2187MODULE_PARM_DESC(debug, "Davicom DM9xxx enable debugging (0-1)");
Maxim Levitskyf67ba792007-03-06 02:41:51 -08002188MODULE_PARM_DESC(mode, "Davicom DM9xxx: "
2189 "Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
2190
2191MODULE_PARM_DESC(SF_mode, "Davicom DM9xxx special function "
2192 "(bit 0: VLAN, bit 1 Flow Control, bit 2: TX pause packet)");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193
2194/* Description:
2195 * when user used insmod to add module, system invoked init_module()
2196 * to initilize and register.
2197 */
2198
2199static int __init dmfe_init_module(void)
2200{
2201 int rc;
2202
2203 printk(version);
2204 printed_version = 1;
2205
2206 DMFE_DBUG(0, "init_module() ", debug);
2207
2208 if (debug)
2209 dmfe_debug = debug; /* set debug flag */
2210 if (cr6set)
2211 dmfe_cr6_user_set = cr6set;
2212
2213 switch(mode) {
2214 case DMFE_10MHF:
2215 case DMFE_100MHF:
2216 case DMFE_10MFD:
2217 case DMFE_100MFD:
2218 case DMFE_1M_HPNA:
2219 dmfe_media_mode = mode;
2220 break;
2221 default:dmfe_media_mode = DMFE_AUTO;
2222 break;
2223 }
2224
2225 if (HPNA_mode > 4)
2226 HPNA_mode = 0; /* Default: LP/HS */
2227 if (HPNA_rx_cmd > 1)
2228 HPNA_rx_cmd = 0; /* Default: Ignored remote cmd */
2229 if (HPNA_tx_cmd > 1)
2230 HPNA_tx_cmd = 0; /* Default: Don't issue remote cmd */
2231 if (HPNA_NoiseFloor > 15)
2232 HPNA_NoiseFloor = 0;
2233
Jeff Garzik29917622006-08-19 17:48:59 -04002234 rc = pci_register_driver(&dmfe_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 if (rc < 0)
2236 return rc;
2237
2238 return 0;
2239}
2240
2241
2242/*
2243 * Description:
2244 * when user used rmmod to delete module, system invoked clean_module()
2245 * to un-register all registered services.
2246 */
2247
2248static void __exit dmfe_cleanup_module(void)
2249{
2250 DMFE_DBUG(0, "dmfe_clean_module() ", debug);
2251 pci_unregister_driver(&dmfe_driver);
2252}
2253
2254module_init(dmfe_init_module);
2255module_exit(dmfe_cleanup_module);