blob: d6a4677fdf711801e4d09e74d6cc122db9a50904 [file] [log] [blame]
Sonic Zhangd830d172007-08-21 13:12:31 +08001/*
2 * File: drivers/ata/pata_bf54x.c
3 * Author: Sonic Zhang <sonic.zhang@analog.com>
4 *
5 * Created:
6 * Description: PATA Driver for blackfin 54x
7 *
8 * Modified:
9 * Copyright 2007 Analog Devices Inc.
10 *
11 * Bugs: Enter bugs at http://blackfin.uclinux.org/
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License as published by
15 * the Free Software Foundation; either version 2 of the License, or
16 * (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, see the file COPYING, or write
25 * to the Free Software Foundation, Inc.,
26 * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
27 */
28
29#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/pci.h>
32#include <linux/init.h>
33#include <linux/blkdev.h>
34#include <linux/delay.h>
35#include <linux/device.h>
36#include <scsi/scsi_host.h>
37#include <linux/libata.h>
38#include <linux/platform_device.h>
39#include <asm/dma.h>
40#include <asm/gpio.h>
41#include <asm/portmux.h>
42
43#define DRV_NAME "pata-bf54x"
44#define DRV_VERSION "0.9"
45
46#define ATA_REG_CTRL 0x0E
47#define ATA_REG_ALTSTATUS ATA_REG_CTRL
48
49/* These are the offset of the controller's registers */
50#define ATAPI_OFFSET_CONTROL 0x00
51#define ATAPI_OFFSET_STATUS 0x04
52#define ATAPI_OFFSET_DEV_ADDR 0x08
53#define ATAPI_OFFSET_DEV_TXBUF 0x0c
54#define ATAPI_OFFSET_DEV_RXBUF 0x10
55#define ATAPI_OFFSET_INT_MASK 0x14
56#define ATAPI_OFFSET_INT_STATUS 0x18
57#define ATAPI_OFFSET_XFER_LEN 0x1c
58#define ATAPI_OFFSET_LINE_STATUS 0x20
59#define ATAPI_OFFSET_SM_STATE 0x24
60#define ATAPI_OFFSET_TERMINATE 0x28
61#define ATAPI_OFFSET_PIO_TFRCNT 0x2c
62#define ATAPI_OFFSET_DMA_TFRCNT 0x30
63#define ATAPI_OFFSET_UMAIN_TFRCNT 0x34
64#define ATAPI_OFFSET_UDMAOUT_TFRCNT 0x38
65#define ATAPI_OFFSET_REG_TIM_0 0x40
66#define ATAPI_OFFSET_PIO_TIM_0 0x44
67#define ATAPI_OFFSET_PIO_TIM_1 0x48
68#define ATAPI_OFFSET_MULTI_TIM_0 0x50
69#define ATAPI_OFFSET_MULTI_TIM_1 0x54
70#define ATAPI_OFFSET_MULTI_TIM_2 0x58
71#define ATAPI_OFFSET_ULTRA_TIM_0 0x60
72#define ATAPI_OFFSET_ULTRA_TIM_1 0x64
73#define ATAPI_OFFSET_ULTRA_TIM_2 0x68
74#define ATAPI_OFFSET_ULTRA_TIM_3 0x6c
75
76
77#define ATAPI_GET_CONTROL(base)\
78 bfin_read16(base + ATAPI_OFFSET_CONTROL)
79#define ATAPI_SET_CONTROL(base, val)\
80 bfin_write16(base + ATAPI_OFFSET_CONTROL, val)
81#define ATAPI_GET_STATUS(base)\
82 bfin_read16(base + ATAPI_OFFSET_STATUS)
83#define ATAPI_GET_DEV_ADDR(base)\
84 bfin_read16(base + ATAPI_OFFSET_DEV_ADDR)
85#define ATAPI_SET_DEV_ADDR(base, val)\
86 bfin_write16(base + ATAPI_OFFSET_DEV_ADDR, val)
87#define ATAPI_GET_DEV_TXBUF(base)\
88 bfin_read16(base + ATAPI_OFFSET_DEV_TXBUF)
89#define ATAPI_SET_DEV_TXBUF(base, val)\
90 bfin_write16(base + ATAPI_OFFSET_DEV_TXBUF, val)
91#define ATAPI_GET_DEV_RXBUF(base)\
92 bfin_read16(base + ATAPI_OFFSET_DEV_RXBUF)
93#define ATAPI_SET_DEV_RXBUF(base, val)\
94 bfin_write16(base + ATAPI_OFFSET_DEV_RXBUF, val)
95#define ATAPI_GET_INT_MASK(base)\
96 bfin_read16(base + ATAPI_OFFSET_INT_MASK)
97#define ATAPI_SET_INT_MASK(base, val)\
98 bfin_write16(base + ATAPI_OFFSET_INT_MASK, val)
99#define ATAPI_GET_INT_STATUS(base)\
100 bfin_read16(base + ATAPI_OFFSET_INT_STATUS)
101#define ATAPI_SET_INT_STATUS(base, val)\
102 bfin_write16(base + ATAPI_OFFSET_INT_STATUS, val)
103#define ATAPI_GET_XFER_LEN(base)\
104 bfin_read16(base + ATAPI_OFFSET_XFER_LEN)
105#define ATAPI_SET_XFER_LEN(base, val)\
106 bfin_write16(base + ATAPI_OFFSET_XFER_LEN, val)
107#define ATAPI_GET_LINE_STATUS(base)\
108 bfin_read16(base + ATAPI_OFFSET_LINE_STATUS)
109#define ATAPI_GET_SM_STATE(base)\
110 bfin_read16(base + ATAPI_OFFSET_SM_STATE)
111#define ATAPI_GET_TERMINATE(base)\
112 bfin_read16(base + ATAPI_OFFSET_TERMINATE)
113#define ATAPI_SET_TERMINATE(base, val)\
114 bfin_write16(base + ATAPI_OFFSET_TERMINATE, val)
115#define ATAPI_GET_PIO_TFRCNT(base)\
116 bfin_read16(base + ATAPI_OFFSET_PIO_TFRCNT)
117#define ATAPI_GET_DMA_TFRCNT(base)\
118 bfin_read16(base + ATAPI_OFFSET_DMA_TFRCNT)
119#define ATAPI_GET_UMAIN_TFRCNT(base)\
120 bfin_read16(base + ATAPI_OFFSET_UMAIN_TFRCNT)
121#define ATAPI_GET_UDMAOUT_TFRCNT(base)\
122 bfin_read16(base + ATAPI_OFFSET_UDMAOUT_TFRCNT)
123#define ATAPI_GET_REG_TIM_0(base)\
124 bfin_read16(base + ATAPI_OFFSET_REG_TIM_0)
125#define ATAPI_SET_REG_TIM_0(base, val)\
126 bfin_write16(base + ATAPI_OFFSET_REG_TIM_0, val)
127#define ATAPI_GET_PIO_TIM_0(base)\
128 bfin_read16(base + ATAPI_OFFSET_PIO_TIM_0)
129#define ATAPI_SET_PIO_TIM_0(base, val)\
130 bfin_write16(base + ATAPI_OFFSET_PIO_TIM_0, val)
131#define ATAPI_GET_PIO_TIM_1(base)\
132 bfin_read16(base + ATAPI_OFFSET_PIO_TIM_1)
133#define ATAPI_SET_PIO_TIM_1(base, val)\
134 bfin_write16(base + ATAPI_OFFSET_PIO_TIM_1, val)
135#define ATAPI_GET_MULTI_TIM_0(base)\
136 bfin_read16(base + ATAPI_OFFSET_MULTI_TIM_0)
137#define ATAPI_SET_MULTI_TIM_0(base, val)\
138 bfin_write16(base + ATAPI_OFFSET_MULTI_TIM_0, val)
139#define ATAPI_GET_MULTI_TIM_1(base)\
140 bfin_read16(base + ATAPI_OFFSET_MULTI_TIM_1)
141#define ATAPI_SET_MULTI_TIM_1(base, val)\
142 bfin_write16(base + ATAPI_OFFSET_MULTI_TIM_1, val)
143#define ATAPI_GET_MULTI_TIM_2(base)\
144 bfin_read16(base + ATAPI_OFFSET_MULTI_TIM_2)
145#define ATAPI_SET_MULTI_TIM_2(base, val)\
146 bfin_write16(base + ATAPI_OFFSET_MULTI_TIM_2, val)
147#define ATAPI_GET_ULTRA_TIM_0(base)\
148 bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_0)
149#define ATAPI_SET_ULTRA_TIM_0(base, val)\
150 bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_0, val)
151#define ATAPI_GET_ULTRA_TIM_1(base)\
152 bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_1)
153#define ATAPI_SET_ULTRA_TIM_1(base, val)\
154 bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_1, val)
155#define ATAPI_GET_ULTRA_TIM_2(base)\
156 bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_2)
157#define ATAPI_SET_ULTRA_TIM_2(base, val)\
158 bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_2, val)
159#define ATAPI_GET_ULTRA_TIM_3(base)\
160 bfin_read16(base + ATAPI_OFFSET_ULTRA_TIM_3)
161#define ATAPI_SET_ULTRA_TIM_3(base, val)\
162 bfin_write16(base + ATAPI_OFFSET_ULTRA_TIM_3, val)
163
164/**
165 * PIO Mode - Frequency compatibility
166 */
167/* mode: 0 1 2 3 4 */
168static const u32 pio_fsclk[] =
169{ 33333333, 33333333, 33333333, 33333333, 33333333 };
170
171/**
172 * MDMA Mode - Frequency compatibility
173 */
174/* mode: 0 1 2 */
175static const u32 mdma_fsclk[] = { 33333333, 33333333, 33333333 };
176
177/**
178 * UDMA Mode - Frequency compatibility
179 *
180 * UDMA5 - 100 MB/s - SCLK = 133 MHz
181 * UDMA4 - 66 MB/s - SCLK >= 80 MHz
182 * UDMA3 - 44.4 MB/s - SCLK >= 50 MHz
183 * UDMA2 - 33 MB/s - SCLK >= 40 MHz
184 */
185/* mode: 0 1 2 3 4 5 */
186static const u32 udma_fsclk[] =
187{ 33333333, 33333333, 40000000, 50000000, 80000000, 133333333 };
188
189/**
190 * Register transfer timing table
191 */
192/* mode: 0 1 2 3 4 */
193/* Cycle Time */
194static const u32 reg_t0min[] = { 600, 383, 330, 180, 120 };
195/* DIOR/DIOW to end cycle */
196static const u32 reg_t2min[] = { 290, 290, 290, 70, 25 };
197/* DIOR/DIOW asserted pulse width */
198static const u32 reg_teocmin[] = { 290, 290, 290, 80, 70 };
199
200/**
201 * PIO timing table
202 */
203/* mode: 0 1 2 3 4 */
204/* Cycle Time */
205static const u32 pio_t0min[] = { 600, 383, 240, 180, 120 };
206/* Address valid to DIOR/DIORW */
207static const u32 pio_t1min[] = { 70, 50, 30, 30, 25 };
208/* DIOR/DIOW to end cycle */
209static const u32 pio_t2min[] = { 165, 125, 100, 80, 70 };
210/* DIOR/DIOW asserted pulse width */
211static const u32 pio_teocmin[] = { 165, 125, 100, 70, 25 };
212/* DIOW data hold */
213static const u32 pio_t4min[] = { 30, 20, 15, 10, 10 };
214
215/* ******************************************************************
216 * Multiword DMA timing table
217 * ******************************************************************
218 */
219/* mode: 0 1 2 */
220/* Cycle Time */
221static const u32 mdma_t0min[] = { 480, 150, 120 };
222/* DIOR/DIOW asserted pulse width */
223static const u32 mdma_tdmin[] = { 215, 80, 70 };
224/* DMACK to read data released */
225static const u32 mdma_thmin[] = { 20, 15, 10 };
226/* DIOR/DIOW to DMACK hold */
227static const u32 mdma_tjmin[] = { 20, 5, 5 };
228/* DIOR negated pulse width */
229static const u32 mdma_tkrmin[] = { 50, 50, 25 };
230/* DIOR negated pulse width */
231static const u32 mdma_tkwmin[] = { 215, 50, 25 };
232/* CS[1:0] valid to DIOR/DIOW */
233static const u32 mdma_tmmin[] = { 50, 30, 25 };
234/* DMACK to read data released */
235static const u32 mdma_tzmax[] = { 20, 25, 25 };
236
237/**
238 * Ultra DMA timing table
239 */
240/* mode: 0 1 2 3 4 5 */
241static const u32 udma_tcycmin[] = { 112, 73, 54, 39, 25, 17 };
242static const u32 udma_tdvsmin[] = { 70, 48, 31, 20, 7, 5 };
243static const u32 udma_tenvmax[] = { 70, 70, 70, 55, 55, 50 };
244static const u32 udma_trpmin[] = { 160, 125, 100, 100, 100, 85 };
245static const u32 udma_tmin[] = { 5, 5, 5, 5, 3, 3 };
246
247
248static const u32 udma_tmlimin = 20;
249static const u32 udma_tzahmin = 20;
250static const u32 udma_tenvmin = 20;
251static const u32 udma_tackmin = 20;
252static const u32 udma_tssmin = 50;
253
254/**
255 *
256 * Function: num_clocks_min
257 *
258 * Description:
259 * calculate number of SCLK cycles to meet minimum timing
260 */
261static unsigned short num_clocks_min(unsigned long tmin,
262 unsigned long fsclk)
263{
264 unsigned long tmp ;
265 unsigned short result;
266
267 tmp = tmin * (fsclk/1000/1000) / 1000;
268 result = (unsigned short)tmp;
269 if ((tmp*1000*1000) < (tmin*(fsclk/1000))) {
270 result++;
271 }
272
273 return result;
274}
275
276/**
277 * bfin_set_piomode - Initialize host controller PATA PIO timings
278 * @ap: Port whose timings we are configuring
279 * @adev: um
280 *
281 * Set PIO mode for device.
282 *
283 * LOCKING:
284 * None (inherited from caller).
285 */
286
287static void bfin_set_piomode(struct ata_port *ap, struct ata_device *adev)
288{
289 int mode = adev->pio_mode - XFER_PIO_0;
290 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
291 unsigned int fsclk = get_sclk();
292 unsigned short teoc_reg, t2_reg, teoc_pio;
293 unsigned short t4_reg, t2_pio, t1_reg;
294 unsigned short n0, n6, t6min = 5;
295
296 /* the most restrictive timing value is t6 and tc, the DIOW - data hold
297 * If one SCLK pulse is longer than this minimum value then register
298 * transfers cannot be supported at this frequency.
299 */
300 n6 = num_clocks_min(t6min, fsclk);
301 if (mode >= 0 && mode <= 4 && n6 >= 1) {
Bryan Wu9f24e822008-01-30 16:43:28 +0800302 dev_dbg(adev->link->ap->dev, "set piomode: mode=%d, fsclk=%ud\n", mode, fsclk);
Sonic Zhangd830d172007-08-21 13:12:31 +0800303 /* calculate the timing values for register transfers. */
304 while (mode > 0 && pio_fsclk[mode] > fsclk)
305 mode--;
306
307 /* DIOR/DIOW to end cycle time */
308 t2_reg = num_clocks_min(reg_t2min[mode], fsclk);
309 /* DIOR/DIOW asserted pulse width */
310 teoc_reg = num_clocks_min(reg_teocmin[mode], fsclk);
311 /* Cycle Time */
312 n0 = num_clocks_min(reg_t0min[mode], fsclk);
313
314 /* increase t2 until we meed the minimum cycle length */
315 if (t2_reg + teoc_reg < n0)
316 t2_reg = n0 - teoc_reg;
317
318 /* calculate the timing values for pio transfers. */
319
320 /* DIOR/DIOW to end cycle time */
321 t2_pio = num_clocks_min(pio_t2min[mode], fsclk);
322 /* DIOR/DIOW asserted pulse width */
323 teoc_pio = num_clocks_min(pio_teocmin[mode], fsclk);
324 /* Cycle Time */
325 n0 = num_clocks_min(pio_t0min[mode], fsclk);
326
327 /* increase t2 until we meed the minimum cycle length */
328 if (t2_pio + teoc_pio < n0)
329 t2_pio = n0 - teoc_pio;
330
331 /* Address valid to DIOR/DIORW */
332 t1_reg = num_clocks_min(pio_t1min[mode], fsclk);
333
334 /* DIOW data hold */
335 t4_reg = num_clocks_min(pio_t4min[mode], fsclk);
336
337 ATAPI_SET_REG_TIM_0(base, (teoc_reg<<8 | t2_reg));
338 ATAPI_SET_PIO_TIM_0(base, (t4_reg<<12 | t2_pio<<4 | t1_reg));
339 ATAPI_SET_PIO_TIM_1(base, teoc_pio);
340 if (mode > 2) {
341 ATAPI_SET_CONTROL(base,
342 ATAPI_GET_CONTROL(base) | IORDY_EN);
343 } else {
344 ATAPI_SET_CONTROL(base,
345 ATAPI_GET_CONTROL(base) & ~IORDY_EN);
346 }
347
348 /* Disable host ATAPI PIO interrupts */
349 ATAPI_SET_INT_MASK(base, ATAPI_GET_INT_MASK(base)
350 & ~(PIO_DONE_MASK | HOST_TERM_XFER_MASK));
351 SSYNC();
352 }
353}
354
355/**
356 * bfin_set_dmamode - Initialize host controller PATA DMA timings
357 * @ap: Port whose timings we are configuring
358 * @adev: um
Sonic Zhangd830d172007-08-21 13:12:31 +0800359 *
360 * Set UDMA mode for device.
361 *
362 * LOCKING:
363 * None (inherited from caller).
364 */
365
366static void bfin_set_dmamode(struct ata_port *ap, struct ata_device *adev)
367{
368 int mode;
369 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
370 unsigned long fsclk = get_sclk();
371 unsigned short tenv, tack, tcyc_tdvs, tdvs, tmli, tss, trp, tzah;
372 unsigned short tm, td, tkr, tkw, teoc, th;
373 unsigned short n0, nf, tfmin = 5;
374 unsigned short nmin, tcyc;
375
376 mode = adev->dma_mode - XFER_UDMA_0;
377 if (mode >= 0 && mode <= 5) {
Bryan Wu9f24e822008-01-30 16:43:28 +0800378 dev_dbg(adev->link->ap->dev, "set udmamode: mode=%d\n", mode);
Sonic Zhangd830d172007-08-21 13:12:31 +0800379 /* the most restrictive timing value is t6 and tc,
380 * the DIOW - data hold. If one SCLK pulse is longer
381 * than this minimum value then register
382 * transfers cannot be supported at this frequency.
383 */
384 while (mode > 0 && udma_fsclk[mode] > fsclk)
385 mode--;
386
387 nmin = num_clocks_min(udma_tmin[mode], fsclk);
388 if (nmin >= 1) {
389 /* calculate the timing values for Ultra DMA. */
390 tdvs = num_clocks_min(udma_tdvsmin[mode], fsclk);
391 tcyc = num_clocks_min(udma_tcycmin[mode], fsclk);
392 tcyc_tdvs = 2;
393
394 /* increase tcyc - tdvs (tcyc_tdvs) until we meed
395 * the minimum cycle length
396 */
397 if (tdvs + tcyc_tdvs < tcyc)
398 tcyc_tdvs = tcyc - tdvs;
399
400 /* Mow assign the values required for the timing
401 * registers
402 */
403 if (tcyc_tdvs < 2)
404 tcyc_tdvs = 2;
405
406 if (tdvs < 2)
407 tdvs = 2;
408
409 tack = num_clocks_min(udma_tackmin, fsclk);
410 tss = num_clocks_min(udma_tssmin, fsclk);
411 tmli = num_clocks_min(udma_tmlimin, fsclk);
412 tzah = num_clocks_min(udma_tzahmin, fsclk);
413 trp = num_clocks_min(udma_trpmin[mode], fsclk);
414 tenv = num_clocks_min(udma_tenvmin, fsclk);
415 if (tenv <= udma_tenvmax[mode]) {
416 ATAPI_SET_ULTRA_TIM_0(base, (tenv<<8 | tack));
417 ATAPI_SET_ULTRA_TIM_1(base,
418 (tcyc_tdvs<<8 | tdvs));
419 ATAPI_SET_ULTRA_TIM_2(base, (tmli<<8 | tss));
420 ATAPI_SET_ULTRA_TIM_3(base, (trp<<8 | tzah));
Sonic Zhangd830d172007-08-21 13:12:31 +0800421 }
422 }
423 }
424
425 mode = adev->dma_mode - XFER_MW_DMA_0;
426 if (mode >= 0 && mode <= 2) {
Bryan Wu9f24e822008-01-30 16:43:28 +0800427 dev_dbg(adev->link->ap->dev, "set mdmamode: mode=%d\n", mode);
Sonic Zhangd830d172007-08-21 13:12:31 +0800428 /* the most restrictive timing value is tf, the DMACK to
429 * read data released. If one SCLK pulse is longer than
430 * this maximum value then the MDMA mode
431 * cannot be supported at this frequency.
432 */
433 while (mode > 0 && mdma_fsclk[mode] > fsclk)
434 mode--;
435
436 nf = num_clocks_min(tfmin, fsclk);
437 if (nf >= 1) {
438 /* calculate the timing values for Multi-word DMA. */
439
440 /* DIOR/DIOW asserted pulse width */
441 td = num_clocks_min(mdma_tdmin[mode], fsclk);
442
443 /* DIOR negated pulse width */
444 tkw = num_clocks_min(mdma_tkwmin[mode], fsclk);
445
446 /* Cycle Time */
447 n0 = num_clocks_min(mdma_t0min[mode], fsclk);
448
449 /* increase tk until we meed the minimum cycle length */
450 if (tkw + td < n0)
451 tkw = n0 - td;
452
453 /* DIOR negated pulse width - read */
454 tkr = num_clocks_min(mdma_tkrmin[mode], fsclk);
455 /* CS{1:0] valid to DIOR/DIOW */
456 tm = num_clocks_min(mdma_tmmin[mode], fsclk);
457 /* DIOR/DIOW to DMACK hold */
458 teoc = num_clocks_min(mdma_tjmin[mode], fsclk);
459 /* DIOW Data hold */
460 th = num_clocks_min(mdma_thmin[mode], fsclk);
461
462 ATAPI_SET_MULTI_TIM_0(base, (tm<<8 | td));
463 ATAPI_SET_MULTI_TIM_1(base, (tkr<<8 | tkw));
464 ATAPI_SET_MULTI_TIM_2(base, (teoc<<8 | th));
Sonic Zhangd830d172007-08-21 13:12:31 +0800465 SSYNC();
466 }
467 }
468 return;
469}
470
471/**
472 *
473 * Function: wait_complete
474 *
475 * Description: Waits the interrupt from device
476 *
477 */
478static inline void wait_complete(void __iomem *base, unsigned short mask)
479{
480 unsigned short status;
481 unsigned int i = 0;
482
483#define PATA_BF54X_WAIT_TIMEOUT 10000
484
485 for (i = 0; i < PATA_BF54X_WAIT_TIMEOUT; i++) {
486 status = ATAPI_GET_INT_STATUS(base) & mask;
487 if (status)
488 break;
489 }
490
491 ATAPI_SET_INT_STATUS(base, mask);
492}
493
494/**
495 *
496 * Function: write_atapi_register
497 *
498 * Description: Writes to ATA Device Resgister
499 *
500 */
501
502static void write_atapi_register(void __iomem *base,
503 unsigned long ata_reg, unsigned short value)
504{
505 /* Program the ATA_DEV_TXBUF register with write data (to be
506 * written into the device).
507 */
508 ATAPI_SET_DEV_TXBUF(base, value);
509
510 /* Program the ATA_DEV_ADDR register with address of the
511 * device register (0x01 to 0x0F).
512 */
513 ATAPI_SET_DEV_ADDR(base, ata_reg);
514
515 /* Program the ATA_CTRL register with dir set to write (1)
516 */
517 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | XFER_DIR));
518
519 /* ensure PIO DMA is not set */
520 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA));
521
522 /* and start the transfer */
523 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START));
524
525 /* Wait for the interrupt to indicate the end of the transfer.
526 * (We need to wait on and clear rhe ATA_DEV_INT interrupt status)
527 */
528 wait_complete(base, PIO_DONE_INT);
529}
530
531/**
532 *
533 * Function: read_atapi_register
534 *
535 *Description: Reads from ATA Device Resgister
536 *
537 */
538
539static unsigned short read_atapi_register(void __iomem *base,
540 unsigned long ata_reg)
541{
542 /* Program the ATA_DEV_ADDR register with address of the
543 * device register (0x01 to 0x0F).
544 */
545 ATAPI_SET_DEV_ADDR(base, ata_reg);
546
547 /* Program the ATA_CTRL register with dir set to read (0) and
548 */
549 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~XFER_DIR));
550
551 /* ensure PIO DMA is not set */
552 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA));
553
554 /* and start the transfer */
555 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START));
556
557 /* Wait for the interrupt to indicate the end of the transfer.
558 * (PIO_DONE interrupt is set and it doesn't seem to matter
559 * that we don't clear it)
560 */
561 wait_complete(base, PIO_DONE_INT);
562
563 /* Read the ATA_DEV_RXBUF register with write data (to be
564 * written into the device).
565 */
566 return ATAPI_GET_DEV_RXBUF(base);
567}
568
569/**
570 *
571 * Function: write_atapi_register_data
572 *
573 * Description: Writes to ATA Device Resgister
574 *
575 */
576
577static void write_atapi_data(void __iomem *base,
578 int len, unsigned short *buf)
579{
580 int i;
581
582 /* Set transfer length to 1 */
583 ATAPI_SET_XFER_LEN(base, 1);
584
585 /* Program the ATA_DEV_ADDR register with address of the
586 * ATA_REG_DATA
587 */
588 ATAPI_SET_DEV_ADDR(base, ATA_REG_DATA);
589
590 /* Program the ATA_CTRL register with dir set to write (1)
591 */
592 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | XFER_DIR));
593
594 /* ensure PIO DMA is not set */
595 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA));
596
597 for (i = 0; i < len; i++) {
598 /* Program the ATA_DEV_TXBUF register with write data (to be
599 * written into the device).
600 */
601 ATAPI_SET_DEV_TXBUF(base, buf[i]);
602
603 /* and start the transfer */
604 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START));
605
606 /* Wait for the interrupt to indicate the end of the transfer.
607 * (We need to wait on and clear rhe ATA_DEV_INT
608 * interrupt status)
609 */
610 wait_complete(base, PIO_DONE_INT);
611 }
612}
613
614/**
615 *
616 * Function: read_atapi_register_data
617 *
618 * Description: Reads from ATA Device Resgister
619 *
620 */
621
622static void read_atapi_data(void __iomem *base,
623 int len, unsigned short *buf)
624{
625 int i;
626
627 /* Set transfer length to 1 */
628 ATAPI_SET_XFER_LEN(base, 1);
629
630 /* Program the ATA_DEV_ADDR register with address of the
631 * ATA_REG_DATA
632 */
633 ATAPI_SET_DEV_ADDR(base, ATA_REG_DATA);
634
635 /* Program the ATA_CTRL register with dir set to read (0) and
636 */
637 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~XFER_DIR));
638
639 /* ensure PIO DMA is not set */
640 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) & ~PIO_USE_DMA));
641
642 for (i = 0; i < len; i++) {
643 /* and start the transfer */
644 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base) | PIO_START));
645
646 /* Wait for the interrupt to indicate the end of the transfer.
647 * (PIO_DONE interrupt is set and it doesn't seem to matter
648 * that we don't clear it)
649 */
650 wait_complete(base, PIO_DONE_INT);
651
652 /* Read the ATA_DEV_RXBUF register with write data (to be
653 * written into the device).
654 */
655 buf[i] = ATAPI_GET_DEV_RXBUF(base);
656 }
657}
658
659/**
660 * bfin_tf_load - send taskfile registers to host controller
661 * @ap: Port to which output is sent
662 * @tf: ATA taskfile register set
663 *
Tejun Heo9363c382008-04-07 22:47:16 +0900664 * Note: Original code is ata_sff_tf_load().
Sonic Zhangd830d172007-08-21 13:12:31 +0800665 */
666
667static void bfin_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
668{
669 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
670 unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
671
672 if (tf->ctl != ap->last_ctl) {
673 write_atapi_register(base, ATA_REG_CTRL, tf->ctl);
674 ap->last_ctl = tf->ctl;
675 ata_wait_idle(ap);
676 }
677
678 if (is_addr) {
679 if (tf->flags & ATA_TFLAG_LBA48) {
680 write_atapi_register(base, ATA_REG_FEATURE,
681 tf->hob_feature);
682 write_atapi_register(base, ATA_REG_NSECT,
683 tf->hob_nsect);
684 write_atapi_register(base, ATA_REG_LBAL, tf->hob_lbal);
685 write_atapi_register(base, ATA_REG_LBAM, tf->hob_lbam);
686 write_atapi_register(base, ATA_REG_LBAH, tf->hob_lbah);
Sonic Zhangf9204112008-01-30 16:43:26 +0800687 dev_dbg(ap->dev, "hob: feat 0x%X nsect 0x%X, lba 0x%X "
Sonic Zhangd830d172007-08-21 13:12:31 +0800688 "0x%X 0x%X\n",
689 tf->hob_feature,
690 tf->hob_nsect,
691 tf->hob_lbal,
692 tf->hob_lbam,
693 tf->hob_lbah);
694 }
695
696 write_atapi_register(base, ATA_REG_FEATURE, tf->feature);
697 write_atapi_register(base, ATA_REG_NSECT, tf->nsect);
698 write_atapi_register(base, ATA_REG_LBAL, tf->lbal);
699 write_atapi_register(base, ATA_REG_LBAM, tf->lbam);
700 write_atapi_register(base, ATA_REG_LBAH, tf->lbah);
Sonic Zhangf9204112008-01-30 16:43:26 +0800701 dev_dbg(ap->dev, "feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
Sonic Zhangd830d172007-08-21 13:12:31 +0800702 tf->feature,
703 tf->nsect,
704 tf->lbal,
705 tf->lbam,
706 tf->lbah);
707 }
708
709 if (tf->flags & ATA_TFLAG_DEVICE) {
710 write_atapi_register(base, ATA_REG_DEVICE, tf->device);
Sonic Zhangf9204112008-01-30 16:43:26 +0800711 dev_dbg(ap->dev, "device 0x%X\n", tf->device);
Sonic Zhangd830d172007-08-21 13:12:31 +0800712 }
713
714 ata_wait_idle(ap);
715}
716
717/**
718 * bfin_check_status - Read device status reg & clear interrupt
719 * @ap: port where the device is
720 *
721 * Note: Original code is ata_check_status().
722 */
723
724static u8 bfin_check_status(struct ata_port *ap)
725{
726 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
727 return read_atapi_register(base, ATA_REG_STATUS);
728}
729
730/**
731 * bfin_tf_read - input device's ATA taskfile shadow registers
732 * @ap: Port from which input is read
733 * @tf: ATA taskfile register set for storing input
734 *
Tejun Heo9363c382008-04-07 22:47:16 +0900735 * Note: Original code is ata_sff_tf_read().
Sonic Zhangd830d172007-08-21 13:12:31 +0800736 */
737
738static void bfin_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
739{
740 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
741
742 tf->command = bfin_check_status(ap);
743 tf->feature = read_atapi_register(base, ATA_REG_ERR);
744 tf->nsect = read_atapi_register(base, ATA_REG_NSECT);
745 tf->lbal = read_atapi_register(base, ATA_REG_LBAL);
746 tf->lbam = read_atapi_register(base, ATA_REG_LBAM);
747 tf->lbah = read_atapi_register(base, ATA_REG_LBAH);
748 tf->device = read_atapi_register(base, ATA_REG_DEVICE);
749
750 if (tf->flags & ATA_TFLAG_LBA48) {
751 write_atapi_register(base, ATA_REG_CTRL, tf->ctl | ATA_HOB);
752 tf->hob_feature = read_atapi_register(base, ATA_REG_ERR);
753 tf->hob_nsect = read_atapi_register(base, ATA_REG_NSECT);
754 tf->hob_lbal = read_atapi_register(base, ATA_REG_LBAL);
755 tf->hob_lbam = read_atapi_register(base, ATA_REG_LBAM);
756 tf->hob_lbah = read_atapi_register(base, ATA_REG_LBAH);
757 }
758}
759
760/**
761 * bfin_exec_command - issue ATA command to host controller
762 * @ap: port to which command is being issued
763 * @tf: ATA taskfile register set
764 *
Tejun Heo9363c382008-04-07 22:47:16 +0900765 * Note: Original code is ata_sff_exec_command().
Sonic Zhangd830d172007-08-21 13:12:31 +0800766 */
767
768static void bfin_exec_command(struct ata_port *ap,
769 const struct ata_taskfile *tf)
770{
771 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
Sonic Zhangf9204112008-01-30 16:43:26 +0800772 dev_dbg(ap->dev, "ata%u: cmd 0x%X\n", ap->print_id, tf->command);
Sonic Zhangd830d172007-08-21 13:12:31 +0800773
774 write_atapi_register(base, ATA_REG_CMD, tf->command);
Tejun Heo9363c382008-04-07 22:47:16 +0900775 ata_sff_pause(ap);
Sonic Zhangd830d172007-08-21 13:12:31 +0800776}
777
778/**
779 * bfin_check_altstatus - Read device alternate status reg
780 * @ap: port where the device is
781 */
782
783static u8 bfin_check_altstatus(struct ata_port *ap)
784{
785 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
786 return read_atapi_register(base, ATA_REG_ALTSTATUS);
787}
788
789/**
Tejun Heo9363c382008-04-07 22:47:16 +0900790 * bfin_dev_select - Select device 0/1 on ATA bus
Sonic Zhangd830d172007-08-21 13:12:31 +0800791 * @ap: ATA channel to manipulate
792 * @device: ATA device (numbered from zero) to select
793 *
Tejun Heo9363c382008-04-07 22:47:16 +0900794 * Note: Original code is ata_sff_dev_select().
Sonic Zhangd830d172007-08-21 13:12:31 +0800795 */
796
Tejun Heo9363c382008-04-07 22:47:16 +0900797static void bfin_dev_select(struct ata_port *ap, unsigned int device)
Sonic Zhangd830d172007-08-21 13:12:31 +0800798{
799 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
800 u8 tmp;
801
802 if (device == 0)
803 tmp = ATA_DEVICE_OBS;
804 else
805 tmp = ATA_DEVICE_OBS | ATA_DEV1;
806
807 write_atapi_register(base, ATA_REG_DEVICE, tmp);
Tejun Heo9363c382008-04-07 22:47:16 +0900808 ata_sff_pause(ap);
Sonic Zhangd830d172007-08-21 13:12:31 +0800809}
810
811/**
Sergei Shtylyov41dec292010-05-07 22:47:50 +0400812 * bfin_set_devctl - Write device control reg
813 * @ap: port where the device is
814 * @ctl: value to write
815 */
816
Mike Frysingerc0695732010-10-21 04:00:40 -0400817static void bfin_set_devctl(struct ata_port *ap, u8 ctl)
Sergei Shtylyov41dec292010-05-07 22:47:50 +0400818{
819 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
820 write_atapi_register(base, ATA_REG_CTRL, ctl);
821}
822
823/**
Sonic Zhangd830d172007-08-21 13:12:31 +0800824 * bfin_bmdma_setup - Set up IDE DMA transaction
825 * @qc: Info associated with this ATA transaction.
826 *
827 * Note: Original code is ata_bmdma_setup().
828 */
829
830static void bfin_bmdma_setup(struct ata_queued_cmd *qc)
831{
832 unsigned short config = WDSIZE_16;
833 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900834 unsigned int si;
Sonic Zhangd830d172007-08-21 13:12:31 +0800835
Sonic Zhangf9204112008-01-30 16:43:26 +0800836 dev_dbg(qc->ap->dev, "in atapi dma setup\n");
Sonic Zhangd830d172007-08-21 13:12:31 +0800837 /* Program the ATA_CTRL register with dir */
838 if (qc->tf.flags & ATA_TFLAG_WRITE) {
839 /* fill the ATAPI DMA controller */
840 set_dma_config(CH_ATAPI_TX, config);
841 set_dma_x_modify(CH_ATAPI_TX, 2);
Tejun Heoff2aeb12007-12-05 16:43:11 +0900842 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Sonic Zhangd830d172007-08-21 13:12:31 +0800843 set_dma_start_addr(CH_ATAPI_TX, sg_dma_address(sg));
844 set_dma_x_count(CH_ATAPI_TX, sg_dma_len(sg) >> 1);
845 }
846 } else {
847 config |= WNR;
848 /* fill the ATAPI DMA controller */
849 set_dma_config(CH_ATAPI_RX, config);
850 set_dma_x_modify(CH_ATAPI_RX, 2);
Tejun Heoff2aeb12007-12-05 16:43:11 +0900851 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Sonic Zhangd830d172007-08-21 13:12:31 +0800852 set_dma_start_addr(CH_ATAPI_RX, sg_dma_address(sg));
853 set_dma_x_count(CH_ATAPI_RX, sg_dma_len(sg) >> 1);
854 }
855 }
856}
857
858/**
859 * bfin_bmdma_start - Start an IDE DMA transaction
860 * @qc: Info associated with this ATA transaction.
861 *
862 * Note: Original code is ata_bmdma_start().
863 */
864
865static void bfin_bmdma_start(struct ata_queued_cmd *qc)
866{
867 struct ata_port *ap = qc->ap;
868 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
869 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900870 unsigned int si;
Sonic Zhangd830d172007-08-21 13:12:31 +0800871
Sonic Zhangf9204112008-01-30 16:43:26 +0800872 dev_dbg(qc->ap->dev, "in atapi dma start\n");
Sonic Zhangd830d172007-08-21 13:12:31 +0800873 if (!(ap->udma_mask || ap->mwdma_mask))
874 return;
875
876 /* start ATAPI DMA controller*/
877 if (qc->tf.flags & ATA_TFLAG_WRITE) {
878 /*
879 * On blackfin arch, uncacheable memory is not
880 * allocated with flag GFP_DMA. DMA buffer from
881 * common kenel code should be flushed if WB
882 * data cache is enabled. Otherwise, this loop
883 * is an empty loop and optimized out.
884 */
Tejun Heoff2aeb12007-12-05 16:43:11 +0900885 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Sonic Zhangd830d172007-08-21 13:12:31 +0800886 flush_dcache_range(sg_dma_address(sg),
887 sg_dma_address(sg) + sg_dma_len(sg));
888 }
889 enable_dma(CH_ATAPI_TX);
Sonic Zhangf9204112008-01-30 16:43:26 +0800890 dev_dbg(qc->ap->dev, "enable udma write\n");
Sonic Zhangd830d172007-08-21 13:12:31 +0800891
892 /* Send ATA DMA write command */
893 bfin_exec_command(ap, &qc->tf);
894
895 /* set ATA DMA write direction */
896 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base)
897 | XFER_DIR));
898 } else {
899 enable_dma(CH_ATAPI_RX);
Sonic Zhangf9204112008-01-30 16:43:26 +0800900 dev_dbg(qc->ap->dev, "enable udma read\n");
Sonic Zhangd830d172007-08-21 13:12:31 +0800901
902 /* Send ATA DMA read command */
903 bfin_exec_command(ap, &qc->tf);
904
905 /* set ATA DMA read direction */
906 ATAPI_SET_CONTROL(base, (ATAPI_GET_CONTROL(base)
907 & ~XFER_DIR));
908 }
909
910 /* Reset all transfer count */
911 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) | TFRCNT_RST);
912
Sonic Zhangb6e7b442008-05-12 12:12:16 +0800913 /* Set ATAPI state machine contorl in terminate sequence */
914 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) | END_ON_TERM);
915
916 /* Set transfer length to buffer len */
Tejun Heoff2aeb12007-12-05 16:43:11 +0900917 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Sonic Zhangd830d172007-08-21 13:12:31 +0800918 ATAPI_SET_XFER_LEN(base, (sg_dma_len(sg) >> 1));
919 }
920
921 /* Enable ATA DMA operation*/
922 if (ap->udma_mask)
923 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base)
924 | ULTRA_START);
925 else
926 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base)
927 | MULTI_START);
928}
929
930/**
931 * bfin_bmdma_stop - Stop IDE DMA transfer
932 * @qc: Command we are ending DMA for
933 */
934
935static void bfin_bmdma_stop(struct ata_queued_cmd *qc)
936{
937 struct ata_port *ap = qc->ap;
938 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900939 unsigned int si;
Sonic Zhangd830d172007-08-21 13:12:31 +0800940
Sonic Zhangf9204112008-01-30 16:43:26 +0800941 dev_dbg(qc->ap->dev, "in atapi dma stop\n");
Sonic Zhangd830d172007-08-21 13:12:31 +0800942 if (!(ap->udma_mask || ap->mwdma_mask))
943 return;
944
945 /* stop ATAPI DMA controller*/
946 if (qc->tf.flags & ATA_TFLAG_WRITE)
947 disable_dma(CH_ATAPI_TX);
948 else {
949 disable_dma(CH_ATAPI_RX);
950 if (ap->hsm_task_state & HSM_ST_LAST) {
951 /*
952 * On blackfin arch, uncacheable memory is not
953 * allocated with flag GFP_DMA. DMA buffer from
954 * common kenel code should be invalidated if
955 * data cache is enabled. Otherwise, this loop
956 * is an empty loop and optimized out.
957 */
Tejun Heoff2aeb12007-12-05 16:43:11 +0900958 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Sonic Zhangd830d172007-08-21 13:12:31 +0800959 invalidate_dcache_range(
960 sg_dma_address(sg),
961 sg_dma_address(sg)
962 + sg_dma_len(sg));
963 }
964 }
965 }
966}
967
968/**
969 * bfin_devchk - PATA device presence detection
970 * @ap: ATA channel to examine
971 * @device: Device to examine (starting at zero)
972 *
973 * Note: Original code is ata_devchk().
974 */
975
976static unsigned int bfin_devchk(struct ata_port *ap,
977 unsigned int device)
978{
979 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
980 u8 nsect, lbal;
981
Tejun Heo9363c382008-04-07 22:47:16 +0900982 bfin_dev_select(ap, device);
Sonic Zhangd830d172007-08-21 13:12:31 +0800983
984 write_atapi_register(base, ATA_REG_NSECT, 0x55);
985 write_atapi_register(base, ATA_REG_LBAL, 0xaa);
986
987 write_atapi_register(base, ATA_REG_NSECT, 0xaa);
988 write_atapi_register(base, ATA_REG_LBAL, 0x55);
989
990 write_atapi_register(base, ATA_REG_NSECT, 0x55);
991 write_atapi_register(base, ATA_REG_LBAL, 0xaa);
992
993 nsect = read_atapi_register(base, ATA_REG_NSECT);
994 lbal = read_atapi_register(base, ATA_REG_LBAL);
995
996 if ((nsect == 0x55) && (lbal == 0xaa))
997 return 1; /* we found a device */
998
999 return 0; /* nothing found */
1000}
1001
1002/**
1003 * bfin_bus_post_reset - PATA device post reset
1004 *
1005 * Note: Original code is ata_bus_post_reset().
1006 */
1007
1008static void bfin_bus_post_reset(struct ata_port *ap, unsigned int devmask)
1009{
1010 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
1011 unsigned int dev0 = devmask & (1 << 0);
1012 unsigned int dev1 = devmask & (1 << 1);
Tejun Heo341c2c92008-05-20 02:17:51 +09001013 unsigned long deadline;
Sonic Zhangd830d172007-08-21 13:12:31 +08001014
1015 /* if device 0 was found in ata_devchk, wait for its
1016 * BSY bit to clear
1017 */
1018 if (dev0)
Tejun Heo9363c382008-04-07 22:47:16 +09001019 ata_sff_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
Sonic Zhangd830d172007-08-21 13:12:31 +08001020
1021 /* if device 1 was found in ata_devchk, wait for
1022 * register access, then wait for BSY to clear
1023 */
Tejun Heo341c2c92008-05-20 02:17:51 +09001024 deadline = ata_deadline(jiffies, ATA_TMOUT_BOOT);
Sonic Zhangd830d172007-08-21 13:12:31 +08001025 while (dev1) {
1026 u8 nsect, lbal;
1027
Tejun Heo9363c382008-04-07 22:47:16 +09001028 bfin_dev_select(ap, 1);
Sonic Zhangd830d172007-08-21 13:12:31 +08001029 nsect = read_atapi_register(base, ATA_REG_NSECT);
1030 lbal = read_atapi_register(base, ATA_REG_LBAL);
1031 if ((nsect == 1) && (lbal == 1))
1032 break;
Tejun Heo341c2c92008-05-20 02:17:51 +09001033 if (time_after(jiffies, deadline)) {
Sonic Zhangd830d172007-08-21 13:12:31 +08001034 dev1 = 0;
1035 break;
1036 }
Tejun Heo97750ce2010-09-06 17:56:29 +02001037 ata_msleep(ap, 50); /* give drive a breather */
Sonic Zhangd830d172007-08-21 13:12:31 +08001038 }
1039 if (dev1)
Tejun Heo9363c382008-04-07 22:47:16 +09001040 ata_sff_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
Sonic Zhangd830d172007-08-21 13:12:31 +08001041
1042 /* is all this really necessary? */
Tejun Heo9363c382008-04-07 22:47:16 +09001043 bfin_dev_select(ap, 0);
Sonic Zhangd830d172007-08-21 13:12:31 +08001044 if (dev1)
Tejun Heo9363c382008-04-07 22:47:16 +09001045 bfin_dev_select(ap, 1);
Sonic Zhangd830d172007-08-21 13:12:31 +08001046 if (dev0)
Tejun Heo9363c382008-04-07 22:47:16 +09001047 bfin_dev_select(ap, 0);
Sonic Zhangd830d172007-08-21 13:12:31 +08001048}
1049
1050/**
1051 * bfin_bus_softreset - PATA device software reset
1052 *
1053 * Note: Original code is ata_bus_softreset().
1054 */
1055
1056static unsigned int bfin_bus_softreset(struct ata_port *ap,
1057 unsigned int devmask)
1058{
1059 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
1060
1061 /* software reset. causes dev0 to be selected */
1062 write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
1063 udelay(20);
1064 write_atapi_register(base, ATA_REG_CTRL, ap->ctl | ATA_SRST);
1065 udelay(20);
1066 write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
1067
1068 /* spec mandates ">= 2ms" before checking status.
1069 * We wait 150ms, because that was the magic delay used for
1070 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
1071 * between when the ATA command register is written, and then
1072 * status is checked. Because waiting for "a while" before
1073 * checking status is fine, post SRST, we perform this magic
1074 * delay here as well.
1075 *
1076 * Old drivers/ide uses the 2mS rule and then waits for ready
1077 */
Tejun Heo97750ce2010-09-06 17:56:29 +02001078 ata_msleep(ap, 150);
Sonic Zhangd830d172007-08-21 13:12:31 +08001079
1080 /* Before we perform post reset processing we want to see if
1081 * the bus shows 0xFF because the odd clown forgets the D7
1082 * pulldown resistor.
1083 */
1084 if (bfin_check_status(ap) == 0xFF)
1085 return 0;
1086
1087 bfin_bus_post_reset(ap, devmask);
1088
1089 return 0;
1090}
1091
1092/**
Tejun Heo9363c382008-04-07 22:47:16 +09001093 * bfin_softreset - reset host port via ATA SRST
Sonic Zhangd830d172007-08-21 13:12:31 +08001094 * @ap: port to reset
1095 * @classes: resulting classes of attached devices
1096 *
Tejun Heo9363c382008-04-07 22:47:16 +09001097 * Note: Original code is ata_sff_softreset().
Sonic Zhangd830d172007-08-21 13:12:31 +08001098 */
1099
Tejun Heo9363c382008-04-07 22:47:16 +09001100static int bfin_softreset(struct ata_link *link, unsigned int *classes,
1101 unsigned long deadline)
Sonic Zhangd830d172007-08-21 13:12:31 +08001102{
Sonic Zhang858c9c42007-10-16 16:43:27 +08001103 struct ata_port *ap = link->ap;
Sonic Zhangd830d172007-08-21 13:12:31 +08001104 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
1105 unsigned int devmask = 0, err_mask;
1106 u8 err;
1107
Sonic Zhangd830d172007-08-21 13:12:31 +08001108 /* determine if device 0/1 are present */
1109 if (bfin_devchk(ap, 0))
1110 devmask |= (1 << 0);
1111 if (slave_possible && bfin_devchk(ap, 1))
1112 devmask |= (1 << 1);
1113
1114 /* select device 0 again */
Tejun Heo9363c382008-04-07 22:47:16 +09001115 bfin_dev_select(ap, 0);
Sonic Zhangd830d172007-08-21 13:12:31 +08001116
1117 /* issue bus reset */
1118 err_mask = bfin_bus_softreset(ap, devmask);
1119 if (err_mask) {
Joe Perchesa9a79df2011-04-15 15:51:59 -07001120 ata_port_err(ap, "SRST failed (err_mask=0x%x)\n",
Sonic Zhangd830d172007-08-21 13:12:31 +08001121 err_mask);
1122 return -EIO;
1123 }
1124
1125 /* determine by signature whether we have ATA or ATAPI devices */
Tejun Heo9363c382008-04-07 22:47:16 +09001126 classes[0] = ata_sff_dev_classify(&ap->link.device[0],
Sonic Zhang858c9c42007-10-16 16:43:27 +08001127 devmask & (1 << 0), &err);
Sonic Zhangd830d172007-08-21 13:12:31 +08001128 if (slave_possible && err != 0x81)
Tejun Heo9363c382008-04-07 22:47:16 +09001129 classes[1] = ata_sff_dev_classify(&ap->link.device[1],
Sonic Zhang858c9c42007-10-16 16:43:27 +08001130 devmask & (1 << 1), &err);
Sonic Zhangd830d172007-08-21 13:12:31 +08001131
Sonic Zhangd830d172007-08-21 13:12:31 +08001132 return 0;
1133}
1134
1135/**
1136 * bfin_bmdma_status - Read IDE DMA status
1137 * @ap: Port associated with this ATA transaction.
1138 */
1139
1140static unsigned char bfin_bmdma_status(struct ata_port *ap)
1141{
1142 unsigned char host_stat = 0;
1143 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
Sonic Zhangd830d172007-08-21 13:12:31 +08001144
Sergei Shtylyov909fefc2012-01-06 20:45:45 +03001145 if (ATAPI_GET_STATUS(base) & (MULTI_XFER_ON | ULTRA_XFER_ON))
sonic zhangdc86f6d2007-11-26 17:50:56 +08001146 host_stat |= ATA_DMA_ACTIVE;
Sergei Shtylyov909fefc2012-01-06 20:45:45 +03001147 if (ATAPI_GET_INT_STATUS(base) & ATAPI_DEV_INT)
sonic zhangdc86f6d2007-11-26 17:50:56 +08001148 host_stat |= ATA_DMA_INTR;
Sonic Zhangd830d172007-08-21 13:12:31 +08001149
Sonic Zhangf9204112008-01-30 16:43:26 +08001150 dev_dbg(ap->dev, "ATAPI: host_stat=0x%x\n", host_stat);
1151
Sonic Zhangd830d172007-08-21 13:12:31 +08001152 return host_stat;
1153}
1154
1155/**
1156 * bfin_data_xfer - Transfer data by PIO
1157 * @adev: device for this I/O
1158 * @buf: data buffer
1159 * @buflen: buffer length
1160 * @write_data: read/write
1161 *
Tejun Heo9363c382008-04-07 22:47:16 +09001162 * Note: Original code is ata_sff_data_xfer().
Sonic Zhangd830d172007-08-21 13:12:31 +08001163 */
1164
Tejun Heo55dba312007-12-05 16:43:07 +09001165static unsigned int bfin_data_xfer(struct ata_device *dev, unsigned char *buf,
1166 unsigned int buflen, int rw)
Sonic Zhangd830d172007-08-21 13:12:31 +08001167{
Tejun Heo55dba312007-12-05 16:43:07 +09001168 struct ata_port *ap = dev->link->ap;
Sonic Zhangd830d172007-08-21 13:12:31 +08001169 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
Tejun Heo55dba312007-12-05 16:43:07 +09001170 unsigned int words = buflen >> 1;
1171 unsigned short *buf16 = (u16 *)buf;
Sonic Zhangd830d172007-08-21 13:12:31 +08001172
1173 /* Transfer multiple of 2 bytes */
Tejun Heo55dba312007-12-05 16:43:07 +09001174 if (rw == READ)
Sonic Zhangd830d172007-08-21 13:12:31 +08001175 read_atapi_data(base, words, buf16);
Tejun Heo55dba312007-12-05 16:43:07 +09001176 else
1177 write_atapi_data(base, words, buf16);
Sonic Zhangd830d172007-08-21 13:12:31 +08001178
1179 /* Transfer trailing 1 byte, if any. */
1180 if (unlikely(buflen & 0x01)) {
1181 unsigned short align_buf[1] = { 0 };
1182 unsigned char *trailing_buf = buf + buflen - 1;
1183
Tejun Heo55dba312007-12-05 16:43:07 +09001184 if (rw == READ) {
Sonic Zhangd830d172007-08-21 13:12:31 +08001185 read_atapi_data(base, 1, align_buf);
1186 memcpy(trailing_buf, align_buf, 1);
Tejun Heo55dba312007-12-05 16:43:07 +09001187 } else {
1188 memcpy(align_buf, trailing_buf, 1);
1189 write_atapi_data(base, 1, align_buf);
Sonic Zhangd830d172007-08-21 13:12:31 +08001190 }
Tejun Heo55dba312007-12-05 16:43:07 +09001191 words++;
Sonic Zhangd830d172007-08-21 13:12:31 +08001192 }
Tejun Heo55dba312007-12-05 16:43:07 +09001193
1194 return words << 1;
Sonic Zhangd830d172007-08-21 13:12:31 +08001195}
1196
1197/**
1198 * bfin_irq_clear - Clear ATAPI interrupt.
1199 * @ap: Port associated with this ATA transaction.
1200 *
Tejun Heo37f65b82010-05-19 22:10:20 +02001201 * Note: Original code is ata_bmdma_irq_clear().
Sonic Zhangd830d172007-08-21 13:12:31 +08001202 */
1203
1204static void bfin_irq_clear(struct ata_port *ap)
1205{
1206 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
1207
Sonic Zhangf9204112008-01-30 16:43:26 +08001208 dev_dbg(ap->dev, "in atapi irq clear\n");
Sonic Zhang858c9c42007-10-16 16:43:27 +08001209 ATAPI_SET_INT_STATUS(base, ATAPI_GET_INT_STATUS(base)|ATAPI_DEV_INT
1210 | MULTI_DONE_INT | UDMAIN_DONE_INT | UDMAOUT_DONE_INT
1211 | MULTI_TERM_INT | UDMAIN_TERM_INT | UDMAOUT_TERM_INT);
Sonic Zhangd830d172007-08-21 13:12:31 +08001212}
1213
1214/**
Tejun Heo9363c382008-04-07 22:47:16 +09001215 * bfin_thaw - Thaw DMA controller port
Sonic Zhangd830d172007-08-21 13:12:31 +08001216 * @ap: port to thaw
1217 *
Tejun Heo9363c382008-04-07 22:47:16 +09001218 * Note: Original code is ata_sff_thaw().
Sonic Zhangd830d172007-08-21 13:12:31 +08001219 */
1220
Tejun Heo9363c382008-04-07 22:47:16 +09001221void bfin_thaw(struct ata_port *ap)
Sonic Zhangd830d172007-08-21 13:12:31 +08001222{
Sonic Zhang65c0d4e2008-04-25 17:19:25 +08001223 dev_dbg(ap->dev, "in atapi dma thaw\n");
Sonic Zhangd830d172007-08-21 13:12:31 +08001224 bfin_check_status(ap);
Sergei Shtylyove42a5422010-05-07 22:49:02 +04001225 ata_sff_irq_on(ap);
Sonic Zhangd830d172007-08-21 13:12:31 +08001226}
1227
1228/**
Tejun Heo9363c382008-04-07 22:47:16 +09001229 * bfin_postreset - standard postreset callback
Sonic Zhangd830d172007-08-21 13:12:31 +08001230 * @ap: the target ata_port
1231 * @classes: classes of attached devices
1232 *
Tejun Heo9363c382008-04-07 22:47:16 +09001233 * Note: Original code is ata_sff_postreset().
Sonic Zhangd830d172007-08-21 13:12:31 +08001234 */
1235
Tejun Heo9363c382008-04-07 22:47:16 +09001236static void bfin_postreset(struct ata_link *link, unsigned int *classes)
Sonic Zhangd830d172007-08-21 13:12:31 +08001237{
Sonic Zhang858c9c42007-10-16 16:43:27 +08001238 struct ata_port *ap = link->ap;
Sonic Zhangd830d172007-08-21 13:12:31 +08001239 void __iomem *base = (void __iomem *)ap->ioaddr.ctl_addr;
1240
1241 /* re-enable interrupts */
Sergei Shtylyove42a5422010-05-07 22:49:02 +04001242 ata_sff_irq_on(ap);
Sonic Zhangd830d172007-08-21 13:12:31 +08001243
1244 /* is double-select really necessary? */
1245 if (classes[0] != ATA_DEV_NONE)
Tejun Heo9363c382008-04-07 22:47:16 +09001246 bfin_dev_select(ap, 1);
Sonic Zhangd830d172007-08-21 13:12:31 +08001247 if (classes[1] != ATA_DEV_NONE)
Tejun Heo9363c382008-04-07 22:47:16 +09001248 bfin_dev_select(ap, 0);
Sonic Zhangd830d172007-08-21 13:12:31 +08001249
1250 /* bail out if no device is present */
1251 if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
1252 return;
1253 }
1254
1255 /* set up device control */
1256 write_atapi_register(base, ATA_REG_CTRL, ap->ctl);
1257}
1258
Sonic Zhangd830d172007-08-21 13:12:31 +08001259static void bfin_port_stop(struct ata_port *ap)
1260{
Sonic Zhangf9204112008-01-30 16:43:26 +08001261 dev_dbg(ap->dev, "in atapi port stop\n");
Sonic Zhangd830d172007-08-21 13:12:31 +08001262 if (ap->udma_mask != 0 || ap->mwdma_mask != 0) {
1263 free_dma(CH_ATAPI_RX);
1264 free_dma(CH_ATAPI_TX);
1265 }
1266}
1267
1268static int bfin_port_start(struct ata_port *ap)
1269{
Sonic Zhangf9204112008-01-30 16:43:26 +08001270 dev_dbg(ap->dev, "in atapi port start\n");
Sonic Zhangd830d172007-08-21 13:12:31 +08001271 if (!(ap->udma_mask || ap->mwdma_mask))
1272 return 0;
1273
1274 if (request_dma(CH_ATAPI_RX, "BFIN ATAPI RX DMA") >= 0) {
1275 if (request_dma(CH_ATAPI_TX,
1276 "BFIN ATAPI TX DMA") >= 0)
1277 return 0;
1278
1279 free_dma(CH_ATAPI_RX);
1280 }
1281
1282 ap->udma_mask = 0;
1283 ap->mwdma_mask = 0;
1284 dev_err(ap->dev, "Unable to request ATAPI DMA!"
1285 " Continue in PIO mode.\n");
1286
1287 return 0;
1288}
1289
Sonic Zhang65c0d4e2008-04-25 17:19:25 +08001290static unsigned int bfin_ata_host_intr(struct ata_port *ap,
1291 struct ata_queued_cmd *qc)
1292{
1293 struct ata_eh_info *ehi = &ap->link.eh_info;
1294 u8 status, host_stat = 0;
1295
1296 VPRINTK("ata%u: protocol %d task_state %d\n",
1297 ap->print_id, qc->tf.protocol, ap->hsm_task_state);
1298
1299 /* Check whether we are expecting interrupt in this state */
1300 switch (ap->hsm_task_state) {
1301 case HSM_ST_FIRST:
1302 /* Some pre-ATAPI-4 devices assert INTRQ
1303 * at this state when ready to receive CDB.
1304 */
1305
1306 /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
1307 * The flag was turned on only for atapi devices.
1308 * No need to check is_atapi_taskfile(&qc->tf) again.
1309 */
1310 if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
1311 goto idle_irq;
1312 break;
1313 case HSM_ST_LAST:
1314 if (qc->tf.protocol == ATA_PROT_DMA ||
1315 qc->tf.protocol == ATAPI_PROT_DMA) {
1316 /* check status of DMA engine */
1317 host_stat = ap->ops->bmdma_status(ap);
1318 VPRINTK("ata%u: host_stat 0x%X\n",
1319 ap->print_id, host_stat);
1320
1321 /* if it's not our irq... */
1322 if (!(host_stat & ATA_DMA_INTR))
1323 goto idle_irq;
1324
1325 /* before we do anything else, clear DMA-Start bit */
1326 ap->ops->bmdma_stop(qc);
1327
1328 if (unlikely(host_stat & ATA_DMA_ERR)) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001329 /* error when transferring data to/from memory */
Sonic Zhang65c0d4e2008-04-25 17:19:25 +08001330 qc->err_mask |= AC_ERR_HOST_BUS;
1331 ap->hsm_task_state = HSM_ST_ERR;
1332 }
1333 }
1334 break;
1335 case HSM_ST:
1336 break;
1337 default:
1338 goto idle_irq;
1339 }
1340
1341 /* check altstatus */
1342 status = ap->ops->sff_check_altstatus(ap);
1343 if (status & ATA_BUSY)
1344 goto busy_ata;
1345
1346 /* check main status, clearing INTRQ */
1347 status = ap->ops->sff_check_status(ap);
1348 if (unlikely(status & ATA_BUSY))
1349 goto busy_ata;
1350
1351 /* ack bmdma irq events */
1352 ap->ops->sff_irq_clear(ap);
1353
1354 ata_sff_hsm_move(ap, qc, status, 0);
1355
1356 if (unlikely(qc->err_mask) && (qc->tf.protocol == ATA_PROT_DMA ||
1357 qc->tf.protocol == ATAPI_PROT_DMA))
1358 ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat);
1359
1360busy_ata:
1361 return 1; /* irq handled */
1362
1363idle_irq:
1364 ap->stats.idle_irq++;
1365
1366#ifdef ATA_IRQ_TRAP
1367 if ((ap->stats.idle_irq % 1000) == 0) {
1368 ap->ops->irq_ack(ap, 0); /* debug trap */
Joe Perchesa9a79df2011-04-15 15:51:59 -07001369 ata_port_warn(ap, "irq trap\n");
Sonic Zhang65c0d4e2008-04-25 17:19:25 +08001370 return 1;
1371 }
1372#endif
1373 return 0; /* irq not handled */
1374}
1375
1376static irqreturn_t bfin_ata_interrupt(int irq, void *dev_instance)
1377{
1378 struct ata_host *host = dev_instance;
1379 unsigned int i;
1380 unsigned int handled = 0;
1381 unsigned long flags;
1382
1383 /* TODO: make _irqsave conditional on x86 PCI IDE legacy mode */
1384 spin_lock_irqsave(&host->lock, flags);
1385
1386 for (i = 0; i < host->n_ports; i++) {
Tejun Heo3e4ec342010-05-10 21:41:30 +02001387 struct ata_port *ap = host->ports[i];
1388 struct ata_queued_cmd *qc;
Sonic Zhang65c0d4e2008-04-25 17:19:25 +08001389
Tejun Heo3e4ec342010-05-10 21:41:30 +02001390 qc = ata_qc_from_tag(ap, ap->link.active_tag);
1391 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
1392 handled |= bfin_ata_host_intr(ap, qc);
Sonic Zhang65c0d4e2008-04-25 17:19:25 +08001393 }
1394
1395 spin_unlock_irqrestore(&host->lock, flags);
1396
1397 return IRQ_RETVAL(handled);
1398}
1399
1400
Sonic Zhangd830d172007-08-21 13:12:31 +08001401static struct scsi_host_template bfin_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +09001402 ATA_BASE_SHT(DRV_NAME),
Sonic Zhangd830d172007-08-21 13:12:31 +08001403 .sg_tablesize = SG_NONE,
Sonic Zhangd830d172007-08-21 13:12:31 +08001404 .dma_boundary = ATA_DMA_BOUNDARY,
Sonic Zhangd830d172007-08-21 13:12:31 +08001405};
1406
Sonic Zhang65c0d4e2008-04-25 17:19:25 +08001407static struct ata_port_operations bfin_pata_ops = {
Tejun Heo8930ff22010-05-10 21:41:33 +02001408 .inherits = &ata_bmdma_port_ops,
Tejun Heo029cfd62008-03-25 12:22:49 +09001409
Sonic Zhangd830d172007-08-21 13:12:31 +08001410 .set_piomode = bfin_set_piomode,
1411 .set_dmamode = bfin_set_dmamode,
1412
Tejun Heo5682ed32008-04-07 22:47:16 +09001413 .sff_tf_load = bfin_tf_load,
1414 .sff_tf_read = bfin_tf_read,
1415 .sff_exec_command = bfin_exec_command,
1416 .sff_check_status = bfin_check_status,
1417 .sff_check_altstatus = bfin_check_altstatus,
1418 .sff_dev_select = bfin_dev_select,
Sergei Shtylyov41dec292010-05-07 22:47:50 +04001419 .sff_set_devctl = bfin_set_devctl,
Sonic Zhangd830d172007-08-21 13:12:31 +08001420
1421 .bmdma_setup = bfin_bmdma_setup,
1422 .bmdma_start = bfin_bmdma_start,
1423 .bmdma_stop = bfin_bmdma_stop,
1424 .bmdma_status = bfin_bmdma_status,
Tejun Heo5682ed32008-04-07 22:47:16 +09001425 .sff_data_xfer = bfin_data_xfer,
Sonic Zhangd830d172007-08-21 13:12:31 +08001426
1427 .qc_prep = ata_noop_qc_prep,
Sonic Zhangd830d172007-08-21 13:12:31 +08001428
Tejun Heo9363c382008-04-07 22:47:16 +09001429 .thaw = bfin_thaw,
1430 .softreset = bfin_softreset,
1431 .postreset = bfin_postreset,
Sonic Zhangd830d172007-08-21 13:12:31 +08001432
Tejun Heo5682ed32008-04-07 22:47:16 +09001433 .sff_irq_clear = bfin_irq_clear,
Sonic Zhangd830d172007-08-21 13:12:31 +08001434
1435 .port_start = bfin_port_start,
1436 .port_stop = bfin_port_stop,
1437};
1438
1439static struct ata_port_info bfin_port_info[] = {
1440 {
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +03001441 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +01001442 .pio_mask = ATA_PIO4,
Sonic Zhangd830d172007-08-21 13:12:31 +08001443 .mwdma_mask = 0,
Sonic Zhangd830d172007-08-21 13:12:31 +08001444 .udma_mask = 0,
Sonic Zhangd830d172007-08-21 13:12:31 +08001445 .port_ops = &bfin_pata_ops,
1446 },
1447};
1448
1449/**
1450 * bfin_reset_controller - initialize BF54x ATAPI controller.
1451 */
1452
1453static int bfin_reset_controller(struct ata_host *host)
1454{
1455 void __iomem *base = (void __iomem *)host->ports[0]->ioaddr.ctl_addr;
1456 int count;
1457 unsigned short status;
1458
1459 /* Disable all ATAPI interrupts */
1460 ATAPI_SET_INT_MASK(base, 0);
1461 SSYNC();
1462
1463 /* Assert the RESET signal 25us*/
1464 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) | DEV_RST);
1465 udelay(30);
1466
1467 /* Negate the RESET signal for 2ms*/
1468 ATAPI_SET_CONTROL(base, ATAPI_GET_CONTROL(base) & ~DEV_RST);
1469 msleep(2);
1470
1471 /* Wait on Busy flag to clear */
1472 count = 10000000;
1473 do {
1474 status = read_atapi_register(base, ATA_REG_STATUS);
Roel Kluinf9d42492008-04-25 11:37:54 +08001475 } while (--count && (status & ATA_BUSY));
Sonic Zhangd830d172007-08-21 13:12:31 +08001476
1477 /* Enable only ATAPI Device interrupt */
1478 ATAPI_SET_INT_MASK(base, 1);
1479 SSYNC();
1480
1481 return (!count);
1482}
1483
1484/**
1485 * atapi_io_port - define atapi peripheral port pins.
1486 */
1487static unsigned short atapi_io_port[] = {
1488 P_ATAPI_RESET,
1489 P_ATAPI_DIOR,
1490 P_ATAPI_DIOW,
1491 P_ATAPI_CS0,
1492 P_ATAPI_CS1,
1493 P_ATAPI_DMACK,
1494 P_ATAPI_DMARQ,
1495 P_ATAPI_INTRQ,
1496 P_ATAPI_IORDY,
Sonic Zhang3439d652009-07-14 13:39:47 -04001497 P_ATAPI_D0A,
1498 P_ATAPI_D1A,
1499 P_ATAPI_D2A,
1500 P_ATAPI_D3A,
1501 P_ATAPI_D4A,
1502 P_ATAPI_D5A,
1503 P_ATAPI_D6A,
1504 P_ATAPI_D7A,
1505 P_ATAPI_D8A,
1506 P_ATAPI_D9A,
1507 P_ATAPI_D10A,
1508 P_ATAPI_D11A,
1509 P_ATAPI_D12A,
1510 P_ATAPI_D13A,
1511 P_ATAPI_D14A,
1512 P_ATAPI_D15A,
1513 P_ATAPI_A0A,
1514 P_ATAPI_A1A,
1515 P_ATAPI_A2A,
Sonic Zhangd830d172007-08-21 13:12:31 +08001516 0
1517};
1518
1519/**
1520 * bfin_atapi_probe - attach a bfin atapi interface
1521 * @pdev: platform device
1522 *
1523 * Register a bfin atapi interface.
1524 *
1525 *
1526 * Platform devices are expected to contain 2 resources per port:
1527 *
1528 * - I/O Base (IORESOURCE_IO)
1529 * - IRQ (IORESOURCE_IRQ)
1530 *
1531 */
1532static int __devinit bfin_atapi_probe(struct platform_device *pdev)
1533{
1534 int board_idx = 0;
1535 struct resource *res;
1536 struct ata_host *host;
sonic zhangf88c4802007-11-27 12:47:39 +08001537 unsigned int fsclk = get_sclk();
1538 int udma_mode = 5;
Sonic Zhangd830d172007-08-21 13:12:31 +08001539 const struct ata_port_info *ppi[] =
1540 { &bfin_port_info[board_idx], NULL };
1541
1542 /*
1543 * Simple resource validation ..
1544 */
1545 if (unlikely(pdev->num_resources != 2)) {
1546 dev_err(&pdev->dev, "invalid number of resources\n");
1547 return -EINVAL;
1548 }
1549
1550 /*
1551 * Get the register base first
1552 */
1553 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1554 if (res == NULL)
1555 return -EINVAL;
1556
Andrew Mortoned722d32008-01-10 14:33:08 -08001557 while (bfin_port_info[board_idx].udma_mask > 0 &&
1558 udma_fsclk[udma_mode] > fsclk) {
sonic zhangf88c4802007-11-27 12:47:39 +08001559 udma_mode--;
1560 bfin_port_info[board_idx].udma_mask >>= 1;
1561 }
1562
Sonic Zhangd830d172007-08-21 13:12:31 +08001563 /*
1564 * Now that that's out of the way, wire up the port..
1565 */
1566 host = ata_host_alloc_pinfo(&pdev->dev, ppi, 1);
1567 if (!host)
1568 return -ENOMEM;
1569
1570 host->ports[0]->ioaddr.ctl_addr = (void *)res->start;
1571
1572 if (peripheral_request_list(atapi_io_port, "atapi-io-port")) {
Paul Bolle426d3102010-08-07 12:30:03 +02001573 dev_err(&pdev->dev, "Requesting Peripherals failed\n");
Sonic Zhangd830d172007-08-21 13:12:31 +08001574 return -EFAULT;
1575 }
1576
1577 if (bfin_reset_controller(host)) {
1578 peripheral_free_list(atapi_io_port);
1579 dev_err(&pdev->dev, "Fail to reset ATAPI device\n");
1580 return -EFAULT;
1581 }
1582
1583 if (ata_host_activate(host, platform_get_irq(pdev, 0),
Sonic Zhang65c0d4e2008-04-25 17:19:25 +08001584 bfin_ata_interrupt, IRQF_SHARED, &bfin_sht) != 0) {
Sonic Zhangd830d172007-08-21 13:12:31 +08001585 peripheral_free_list(atapi_io_port);
1586 dev_err(&pdev->dev, "Fail to attach ATAPI device\n");
1587 return -ENODEV;
1588 }
1589
Sonic Zhang67e3e222008-09-22 14:47:10 -07001590 dev_set_drvdata(&pdev->dev, host);
1591
Sonic Zhangd830d172007-08-21 13:12:31 +08001592 return 0;
1593}
1594
1595/**
1596 * bfin_atapi_remove - unplug a bfin atapi interface
1597 * @pdev: platform device
1598 *
1599 * A bfin atapi device has been unplugged. Perform the needed
1600 * cleanup. Also called on module unload for any active devices.
1601 */
1602static int __devexit bfin_atapi_remove(struct platform_device *pdev)
1603{
1604 struct device *dev = &pdev->dev;
1605 struct ata_host *host = dev_get_drvdata(dev);
1606
1607 ata_host_detach(host);
Sonic Zhang67e3e222008-09-22 14:47:10 -07001608 dev_set_drvdata(&pdev->dev, NULL);
Sonic Zhangd830d172007-08-21 13:12:31 +08001609
1610 peripheral_free_list(atapi_io_port);
1611
1612 return 0;
1613}
1614
1615#ifdef CONFIG_PM
Sonic Zhang67e3e222008-09-22 14:47:10 -07001616static int bfin_atapi_suspend(struct platform_device *pdev, pm_message_t state)
Sonic Zhangd830d172007-08-21 13:12:31 +08001617{
Sonic Zhang67e3e222008-09-22 14:47:10 -07001618 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1619 if (host)
1620 return ata_host_suspend(host, state);
1621 else
1622 return 0;
Sonic Zhangd830d172007-08-21 13:12:31 +08001623}
1624
Sonic Zhang67e3e222008-09-22 14:47:10 -07001625static int bfin_atapi_resume(struct platform_device *pdev)
Sonic Zhangd830d172007-08-21 13:12:31 +08001626{
Sonic Zhang67e3e222008-09-22 14:47:10 -07001627 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1628 int ret;
1629
1630 if (host) {
1631 ret = bfin_reset_controller(host);
1632 if (ret) {
1633 printk(KERN_ERR DRV_NAME ": Error during HW init\n");
1634 return ret;
1635 }
1636 ata_host_resume(host);
1637 }
1638
Sonic Zhangd830d172007-08-21 13:12:31 +08001639 return 0;
1640}
Sonic Zhang67e3e222008-09-22 14:47:10 -07001641#else
1642#define bfin_atapi_suspend NULL
1643#define bfin_atapi_resume NULL
Sonic Zhangd830d172007-08-21 13:12:31 +08001644#endif
1645
1646static struct platform_driver bfin_atapi_driver = {
1647 .probe = bfin_atapi_probe,
1648 .remove = __devexit_p(bfin_atapi_remove),
Sonic Zhang67e3e222008-09-22 14:47:10 -07001649 .suspend = bfin_atapi_suspend,
1650 .resume = bfin_atapi_resume,
Sonic Zhangd830d172007-08-21 13:12:31 +08001651 .driver = {
1652 .name = DRV_NAME,
1653 .owner = THIS_MODULE,
Sonic Zhangd830d172007-08-21 13:12:31 +08001654 },
1655};
1656
Sonic Zhang858c9c42007-10-16 16:43:27 +08001657#define ATAPI_MODE_SIZE 10
1658static char bfin_atapi_mode[ATAPI_MODE_SIZE];
1659
Sonic Zhangd830d172007-08-21 13:12:31 +08001660static int __init bfin_atapi_init(void)
1661{
1662 pr_info("register bfin atapi driver\n");
Sonic Zhang858c9c42007-10-16 16:43:27 +08001663
1664 switch(bfin_atapi_mode[0]) {
1665 case 'p':
1666 case 'P':
1667 break;
1668 case 'm':
1669 case 'M':
1670 bfin_port_info[0].mwdma_mask = ATA_MWDMA2;
1671 break;
1672 default:
1673 bfin_port_info[0].udma_mask = ATA_UDMA5;
1674 };
1675
Sonic Zhangd830d172007-08-21 13:12:31 +08001676 return platform_driver_register(&bfin_atapi_driver);
1677}
1678
1679static void __exit bfin_atapi_exit(void)
1680{
1681 platform_driver_unregister(&bfin_atapi_driver);
1682}
1683
1684module_init(bfin_atapi_init);
1685module_exit(bfin_atapi_exit);
Sonic Zhang858c9c42007-10-16 16:43:27 +08001686/*
1687 * ATAPI mode:
1688 * pio/PIO
1689 * udma/UDMA (default)
1690 * mwdma/MWDMA
1691 */
1692module_param_string(bfin_atapi_mode, bfin_atapi_mode, ATAPI_MODE_SIZE, 0);
Sonic Zhangd830d172007-08-21 13:12:31 +08001693
1694MODULE_AUTHOR("Sonic Zhang <sonic.zhang@analog.com>");
1695MODULE_DESCRIPTION("PATA driver for blackfin 54x ATAPI controller");
1696MODULE_LICENSE("GPL");
1697MODULE_VERSION(DRV_VERSION);
Kay Sievers458622f2008-04-18 13:41:57 -07001698MODULE_ALIAS("platform:" DRV_NAME);