blob: 7c3be5e45748e4abdaa2605b70c68fe851c50b21 [file] [log] [blame]
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +11001/*
2 * Device Tree Source for AMCC Katmai eval board
3 *
4 * Copyright (c) 2006, 2007 IBM Corp.
5 * Benjamin Herrenschmidt <benh@kernel.crashing.org>
6 *
7 * Copyright (c) 2006, 2007 IBM Corp.
8 * Josh Boyer <jwboyer@linux.vnet.ibm.com>
9 *
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without
12 * any warranty of any kind, whether express or implied.
13 */
14
David Gibson71f34972008-05-15 16:46:39 +100015/dts-v1/;
16
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110017/ {
18 #address-cells = <2>;
Stefan Roese59e1d492009-10-22 21:14:03 +000019 #size-cells = <2>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110020 model = "amcc,katmai";
21 compatible = "amcc,katmai";
David Gibson71f34972008-05-15 16:46:39 +100022 dcr-parent = <&{/cpus/cpu@0}>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110023
Stefan Roese8aaed982007-12-15 18:55:16 +110024 aliases {
25 ethernet0 = &EMAC0;
26 serial0 = &UART0;
27 serial1 = &UART1;
28 serial2 = &UART2;
29 };
30
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110031 cpus {
32 #address-cells = <1>;
33 #size-cells = <0>;
34
Josh Boyer72fda112007-12-06 13:20:05 -060035 cpu@0 {
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110036 device_type = "cpu";
Josh Boyer72fda112007-12-06 13:20:05 -060037 model = "PowerPC,440SPe";
David Gibson71f34972008-05-15 16:46:39 +100038 reg = <0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110039 clock-frequency = <0>; /* Filled in by zImage */
40 timebase-frequency = <0>; /* Filled in by zImage */
David Gibson71f34972008-05-15 16:46:39 +100041 i-cache-line-size = <32>;
42 d-cache-line-size = <32>;
43 i-cache-size = <32768>;
44 d-cache-size = <32768>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110045 dcr-controller;
46 dcr-access-method = "native";
Stefan Roese499f4902010-05-06 21:43:43 +000047 reset-type = <2>; /* Use chip-reset */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110048 };
49 };
50
51 memory {
52 device_type = "memory";
Stefan Roese59e1d492009-10-22 21:14:03 +000053 reg = <0x0 0x00000000 0x0 0x00000000>; /* Filled in by U-Boot */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110054 };
55
56 UIC0: interrupt-controller0 {
57 compatible = "ibm,uic-440spe","ibm,uic";
58 interrupt-controller;
59 cell-index = <0>;
David Gibson71f34972008-05-15 16:46:39 +100060 dcr-reg = <0x0c0 0x009>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110061 #address-cells = <0>;
62 #size-cells = <0>;
63 #interrupt-cells = <2>;
64 };
65
66 UIC1: interrupt-controller1 {
67 compatible = "ibm,uic-440spe","ibm,uic";
68 interrupt-controller;
69 cell-index = <1>;
David Gibson71f34972008-05-15 16:46:39 +100070 dcr-reg = <0x0d0 0x009>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110071 #address-cells = <0>;
72 #size-cells = <0>;
73 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100074 interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110075 interrupt-parent = <&UIC0>;
76 };
77
78 UIC2: interrupt-controller2 {
79 compatible = "ibm,uic-440spe","ibm,uic";
80 interrupt-controller;
81 cell-index = <2>;
David Gibson71f34972008-05-15 16:46:39 +100082 dcr-reg = <0x0e0 0x009>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110083 #address-cells = <0>;
84 #size-cells = <0>;
85 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100086 interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110087 interrupt-parent = <&UIC0>;
88 };
89
90 UIC3: interrupt-controller3 {
91 compatible = "ibm,uic-440spe","ibm,uic";
92 interrupt-controller;
93 cell-index = <3>;
David Gibson71f34972008-05-15 16:46:39 +100094 dcr-reg = <0x0f0 0x009>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110095 #address-cells = <0>;
96 #size-cells = <0>;
97 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100098 interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +110099 interrupt-parent = <&UIC0>;
100 };
101
102 SDR0: sdr {
103 compatible = "ibm,sdr-440spe";
David Gibson71f34972008-05-15 16:46:39 +1000104 dcr-reg = <0x00e 0x002>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100105 };
106
107 CPR0: cpr {
108 compatible = "ibm,cpr-440spe";
David Gibson71f34972008-05-15 16:46:39 +1000109 dcr-reg = <0x00c 0x002>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100110 };
111
Anatolij Gustschin070bae12009-12-11 03:39:53 +0000112 MQ0: mq {
113 compatible = "ibm,mq-440spe";
114 dcr-reg = <0x040 0x020>;
115 };
116
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100117 plb {
118 compatible = "ibm,plb-440spe", "ibm,plb-440gp", "ibm,plb4";
119 #address-cells = <2>;
120 #size-cells = <1>;
Stefan Roese59e1d492009-10-22 21:14:03 +0000121 /* addr-child addr-parent size */
Anatolij Gustschin070bae12009-12-11 03:39:53 +0000122 ranges = <0x4 0x00100000 0x4 0x00100000 0x00001000
123 0x4 0x00200000 0x4 0x00200000 0x00000400
124 0x4 0xe0000000 0x4 0xe0000000 0x20000000
Stefan Roese59e1d492009-10-22 21:14:03 +0000125 0xc 0x00000000 0xc 0x00000000 0x20000000
126 0xd 0x00000000 0xd 0x00000000 0x80000000
127 0xd 0x80000000 0xd 0x80000000 0x80000000
128 0xe 0x00000000 0xe 0x00000000 0x80000000
129 0xe 0x80000000 0xe 0x80000000 0x80000000
130 0xf 0x00000000 0xf 0x00000000 0x80000000
131 0xf 0x80000000 0xf 0x80000000 0x80000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100132 clock-frequency = <0>; /* Filled in by zImage */
133
134 SDRAM0: sdram {
135 compatible = "ibm,sdram-440spe", "ibm,sdram-405gp";
David Gibson71f34972008-05-15 16:46:39 +1000136 dcr-reg = <0x010 0x002>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100137 };
138
139 MAL0: mcmal {
140 compatible = "ibm,mcmal-440spe", "ibm,mcmal2";
David Gibson71f34972008-05-15 16:46:39 +1000141 dcr-reg = <0x180 0x062>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100142 num-tx-chans = <2>;
143 num-rx-chans = <1>;
144 interrupt-parent = <&MAL0>;
David Gibson71f34972008-05-15 16:46:39 +1000145 interrupts = <0x0 0x1 0x2 0x3 0x4>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100146 #interrupt-cells = <1>;
147 #address-cells = <0>;
148 #size-cells = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000149 interrupt-map = </*TXEOB*/ 0x0 &UIC1 0x6 0x4
150 /*RXEOB*/ 0x1 &UIC1 0x7 0x4
151 /*SERR*/ 0x2 &UIC1 0x1 0x4
152 /*TXDE*/ 0x3 &UIC1 0x2 0x4
153 /*RXDE*/ 0x4 &UIC1 0x3 0x4>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100154 };
155
156 POB0: opb {
Stefan Roese3db3ba02008-02-22 02:21:37 +1100157 compatible = "ibm,opb-440spe", "ibm,opb-440gp", "ibm,opb";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100158 #address-cells = <1>;
159 #size-cells = <1>;
Stefan Roese036f2902010-01-26 05:56:30 +0000160 ranges = <0xe0000000 0x00000004 0xe0000000 0x20000000>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100161 clock-frequency = <0>; /* Filled in by zImage */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100162
163 EBC0: ebc {
164 compatible = "ibm,ebc-440spe", "ibm,ebc-440gp", "ibm,ebc";
David Gibson71f34972008-05-15 16:46:39 +1000165 dcr-reg = <0x012 0x002>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100166 #address-cells = <2>;
167 #size-cells = <1>;
168 clock-frequency = <0>; /* Filled in by zImage */
Stefan Roese036f2902010-01-26 05:56:30 +0000169 /* ranges property is supplied by U-Boot */
David Gibson71f34972008-05-15 16:46:39 +1000170 interrupts = <0x5 0x1>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100171 interrupt-parent = <&UIC1>;
Stefan Roese036f2902010-01-26 05:56:30 +0000172
173 nor_flash@0,0 {
174 compatible = "cfi-flash";
175 bank-width = <2>;
176 reg = <0x00000000 0x00000000 0x01000000>;
177 #address-cells = <1>;
178 #size-cells = <1>;
179 partition@0 {
180 label = "kernel";
181 reg = <0x00000000 0x001e0000>;
182 };
183 partition@1e0000 {
184 label = "dtb";
185 reg = <0x001e0000 0x00020000>;
186 };
187 partition@200000 {
188 label = "root";
189 reg = <0x00200000 0x00200000>;
190 };
191 partition@400000 {
192 label = "user";
193 reg = <0x00400000 0x00b60000>;
194 };
195 partition@f60000 {
196 label = "env";
197 reg = <0x00f60000 0x00040000>;
198 };
199 partition@fa0000 {
200 label = "u-boot";
201 reg = <0x00fa0000 0x00060000>;
202 };
203 };
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100204 };
205
Stefan Roese036f2902010-01-26 05:56:30 +0000206 UART0: serial@f0000200 {
Stefan Roese3db3ba02008-02-22 02:21:37 +1100207 device_type = "serial";
208 compatible = "ns16550";
Stefan Roese036f2902010-01-26 05:56:30 +0000209 reg = <0xf0000200 0x00000008>;
David Gibson71f34972008-05-15 16:46:39 +1000210 virtual-reg = <0xa0000200>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100211 clock-frequency = <0>; /* Filled in by zImage */
David Gibson71f34972008-05-15 16:46:39 +1000212 current-speed = <115200>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100213 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000214 interrupts = <0x0 0x4>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100215 };
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100216
Stefan Roese036f2902010-01-26 05:56:30 +0000217 UART1: serial@f0000300 {
Stefan Roese3db3ba02008-02-22 02:21:37 +1100218 device_type = "serial";
219 compatible = "ns16550";
Stefan Roese036f2902010-01-26 05:56:30 +0000220 reg = <0xf0000300 0x00000008>;
David Gibson71f34972008-05-15 16:46:39 +1000221 virtual-reg = <0xa0000300>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100222 clock-frequency = <0>;
223 current-speed = <0>;
224 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000225 interrupts = <0x1 0x4>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100226 };
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100227
228
Stefan Roese036f2902010-01-26 05:56:30 +0000229 UART2: serial@f0000600 {
Stefan Roese3db3ba02008-02-22 02:21:37 +1100230 device_type = "serial";
231 compatible = "ns16550";
Stefan Roese036f2902010-01-26 05:56:30 +0000232 reg = <0xf0000600 0x00000008>;
David Gibson71f34972008-05-15 16:46:39 +1000233 virtual-reg = <0xa0000600>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100234 clock-frequency = <0>;
235 current-speed = <0>;
236 interrupt-parent = <&UIC1>;
David Gibson71f34972008-05-15 16:46:39 +1000237 interrupts = <0x5 0x4>;
Stefan Roese3db3ba02008-02-22 02:21:37 +1100238 };
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100239
Stefan Roese036f2902010-01-26 05:56:30 +0000240 IIC0: i2c@f0000400 {
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100241 compatible = "ibm,iic-440spe", "ibm,iic-440gp", "ibm,iic";
Stefan Roese036f2902010-01-26 05:56:30 +0000242 reg = <0xf0000400 0x00000014>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100243 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000244 interrupts = <0x2 0x4>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100245 };
246
Stefan Roese036f2902010-01-26 05:56:30 +0000247 IIC1: i2c@f0000500 {
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100248 compatible = "ibm,iic-440spe", "ibm,iic-440gp", "ibm,iic";
Stefan Roese036f2902010-01-26 05:56:30 +0000249 reg = <0xf0000500 0x00000014>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100250 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000251 interrupts = <0x3 0x4>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100252 };
253
Stefan Roese036f2902010-01-26 05:56:30 +0000254 EMAC0: ethernet@f0000800 {
David Gibson71f34972008-05-15 16:46:39 +1000255 linux,network-index = <0x0>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100256 device_type = "network";
257 compatible = "ibm,emac-440spe", "ibm,emac4";
258 interrupt-parent = <&UIC1>;
David Gibson71f34972008-05-15 16:46:39 +1000259 interrupts = <0x1c 0x4 0x1d 0x4>;
Stefan Roese036f2902010-01-26 05:56:30 +0000260 reg = <0xf0000800 0x00000074>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100261 local-mac-address = [000000000000];
262 mal-device = <&MAL0>;
263 mal-tx-channel = <0>;
264 mal-rx-channel = <0>;
265 cell-index = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000266 max-frame-size = <9000>;
267 rx-fifo-size = <4096>;
268 tx-fifo-size = <2048>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100269 phy-mode = "gmii";
David Gibson71f34972008-05-15 16:46:39 +1000270 phy-map = <0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100271 has-inverted-stacr-oc;
272 has-new-stacr-staopc;
273 };
274 };
275
276 PCIX0: pci@c0ec00000 {
277 device_type = "pci";
278 #interrupt-cells = <1>;
279 #size-cells = <2>;
280 #address-cells = <3>;
281 compatible = "ibm,plb-pcix-440spe", "ibm,plb-pcix";
282 primary;
283 large-inbound-windows;
284 enable-msi-hole;
Stefan Roese036f2902010-01-26 05:56:30 +0000285 reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */
286 0x00000000 0x00000000 0x00000000 /* no IACK cycles */
287 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */
288 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */
289 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100290
291 /* Outbound ranges, one memory and one IO,
292 * later cannot be changed
293 */
David Gibson71f34972008-05-15 16:46:39 +1000294 ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
295 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100296
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000297 /* Inbound 4GB range starting at 0 */
298 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100299
300 /* This drives busses 0 to 0xf */
David Gibson71f34972008-05-15 16:46:39 +1000301 bus-range = <0x0 0xf>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100302
303 /*
304 * On Katmai, the following PCI-X interrupts signals
305 * have to be enabled via jumpers (only INTA is
306 * enabled per default):
307 *
308 * INTB: J3: 1-2
309 * INTC: J2: 1-2
310 * INTD: J1: 1-2
311 */
David Gibson71f34972008-05-15 16:46:39 +1000312 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100313 interrupt-map = <
314 /* IDSEL 1 */
David Gibson71f34972008-05-15 16:46:39 +1000315 0x800 0x0 0x0 0x1 &UIC1 0x14 0x8
316 0x800 0x0 0x0 0x2 &UIC1 0x13 0x8
317 0x800 0x0 0x0 0x3 &UIC1 0x12 0x8
318 0x800 0x0 0x0 0x4 &UIC1 0x11 0x8
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100319 >;
320 };
321
322 PCIE0: pciex@d00000000 {
323 device_type = "pci";
324 #interrupt-cells = <1>;
325 #size-cells = <2>;
326 #address-cells = <3>;
Stefan Roeseaccf5ef2007-12-21 15:39:38 +1100327 compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100328 primary;
David Gibson71f34972008-05-15 16:46:39 +1000329 port = <0x0>; /* port number */
330 reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */
331 0x0000000c 0x10000000 0x00001000>; /* Registers */
332 dcr-reg = <0x100 0x020>;
333 sdr-base = <0x300>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100334
335 /* Outbound ranges, one memory and one IO,
336 * later cannot be changed
337 */
David Gibson71f34972008-05-15 16:46:39 +1000338 ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
339 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100340
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000341 /* Inbound 4GB range starting at 0 */
342 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100343
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000344 /* This drives busses 0x10 to 0x1f */
David Gibson71f34972008-05-15 16:46:39 +1000345 bus-range = <0x10 0x1f>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100346
347 /* Legacy interrupts (note the weird polarity, the bridge seems
348 * to invert PCIe legacy interrupts).
349 * We are de-swizzling here because the numbers are actually for
350 * port of the root complex virtual P2P bridge. But I want
351 * to avoid putting a node for it in the tree, so the numbers
352 * below are basically de-swizzled numbers.
353 * The real slot is on idsel 0, so the swizzling is 1:1
354 */
David Gibson71f34972008-05-15 16:46:39 +1000355 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100356 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000357 0x0 0x0 0x0 0x1 &UIC3 0x0 0x4 /* swizzled int A */
358 0x0 0x0 0x0 0x2 &UIC3 0x1 0x4 /* swizzled int B */
359 0x0 0x0 0x0 0x3 &UIC3 0x2 0x4 /* swizzled int C */
360 0x0 0x0 0x0 0x4 &UIC3 0x3 0x4 /* swizzled int D */>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100361 };
362
363 PCIE1: pciex@d20000000 {
364 device_type = "pci";
365 #interrupt-cells = <1>;
366 #size-cells = <2>;
367 #address-cells = <3>;
Stefan Roeseaccf5ef2007-12-21 15:39:38 +1100368 compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100369 primary;
David Gibson71f34972008-05-15 16:46:39 +1000370 port = <0x1>; /* port number */
371 reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */
372 0x0000000c 0x10001000 0x00001000>; /* Registers */
373 dcr-reg = <0x120 0x020>;
374 sdr-base = <0x340>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100375
376 /* Outbound ranges, one memory and one IO,
377 * later cannot be changed
378 */
David Gibson71f34972008-05-15 16:46:39 +1000379 ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
380 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100381
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000382 /* Inbound 4GB range starting at 0 */
383 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100384
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000385 /* This drives busses 0x20 to 0x2f */
David Gibson71f34972008-05-15 16:46:39 +1000386 bus-range = <0x20 0x2f>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100387
388 /* Legacy interrupts (note the weird polarity, the bridge seems
389 * to invert PCIe legacy interrupts).
390 * We are de-swizzling here because the numbers are actually for
391 * port of the root complex virtual P2P bridge. But I want
392 * to avoid putting a node for it in the tree, so the numbers
393 * below are basically de-swizzled numbers.
394 * The real slot is on idsel 0, so the swizzling is 1:1
395 */
David Gibson71f34972008-05-15 16:46:39 +1000396 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100397 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000398 0x0 0x0 0x0 0x1 &UIC3 0x4 0x4 /* swizzled int A */
399 0x0 0x0 0x0 0x2 &UIC3 0x5 0x4 /* swizzled int B */
400 0x0 0x0 0x0 0x3 &UIC3 0x6 0x4 /* swizzled int C */
401 0x0 0x0 0x0 0x4 &UIC3 0x7 0x4 /* swizzled int D */>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100402 };
403
404 PCIE2: pciex@d40000000 {
405 device_type = "pci";
406 #interrupt-cells = <1>;
407 #size-cells = <2>;
408 #address-cells = <3>;
Stefan Roeseaccf5ef2007-12-21 15:39:38 +1100409 compatible = "ibm,plb-pciex-440spe", "ibm,plb-pciex";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100410 primary;
David Gibson71f34972008-05-15 16:46:39 +1000411 port = <0x2>; /* port number */
412 reg = <0x0000000d 0x40000000 0x20000000 /* Config space access */
413 0x0000000c 0x10002000 0x00001000>; /* Registers */
414 dcr-reg = <0x140 0x020>;
415 sdr-base = <0x370>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100416
417 /* Outbound ranges, one memory and one IO,
418 * later cannot be changed
419 */
David Gibson71f34972008-05-15 16:46:39 +1000420 ranges = <0x02000000 0x00000000 0x80000000 0x0000000f 0x00000000 0x00000000 0x80000000
421 0x01000000 0x00000000 0x00000000 0x0000000f 0x80020000 0x00000000 0x00010000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100422
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000423 /* Inbound 4GB range starting at 0 */
424 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x1 0x00000000>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100425
pbathija@amcc.com2e991cf2009-11-23 13:06:13 +0000426 /* This drives busses 0x30 to 0x3f */
David Gibson71f34972008-05-15 16:46:39 +1000427 bus-range = <0x30 0x3f>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100428
429 /* Legacy interrupts (note the weird polarity, the bridge seems
430 * to invert PCIe legacy interrupts).
431 * We are de-swizzling here because the numbers are actually for
432 * port of the root complex virtual P2P bridge. But I want
433 * to avoid putting a node for it in the tree, so the numbers
434 * below are basically de-swizzled numbers.
435 * The real slot is on idsel 0, so the swizzling is 1:1
436 */
David Gibson71f34972008-05-15 16:46:39 +1000437 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100438 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000439 0x0 0x0 0x0 0x1 &UIC3 0x8 0x4 /* swizzled int A */
440 0x0 0x0 0x0 0x2 &UIC3 0x9 0x4 /* swizzled int B */
441 0x0 0x0 0x0 0x3 &UIC3 0xa 0x4 /* swizzled int C */
442 0x0 0x0 0x0 0x4 &UIC3 0xb 0x4 /* swizzled int D */>;
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100443 };
Anatolij Gustschin070bae12009-12-11 03:39:53 +0000444
445 I2O: i2o@400100000 {
446 compatible = "ibm,i2o-440spe";
447 reg = <0x00000004 0x00100000 0x100>;
448 dcr-reg = <0x060 0x020>;
449 };
450
451 DMA0: dma0@400100100 {
452 compatible = "ibm,dma-440spe";
453 cell-index = <0>;
454 reg = <0x00000004 0x00100100 0x100>;
455 dcr-reg = <0x060 0x020>;
456 interrupt-parent = <&DMA0>;
457 interrupts = <0 1>;
458 #interrupt-cells = <1>;
459 #address-cells = <0>;
460 #size-cells = <0>;
461 interrupt-map = <
462 0 &UIC0 0x14 4
463 1 &UIC1 0x16 4>;
464 };
465
466 DMA1: dma1@400100200 {
467 compatible = "ibm,dma-440spe";
468 cell-index = <1>;
469 reg = <0x00000004 0x00100200 0x100>;
470 dcr-reg = <0x060 0x020>;
471 interrupt-parent = <&DMA1>;
472 interrupts = <0 1>;
473 #interrupt-cells = <1>;
474 #address-cells = <0>;
475 #size-cells = <0>;
476 interrupt-map = <
477 0 &UIC0 0x16 4
478 1 &UIC1 0x16 4>;
479 };
480
481 xor-accel@400200000 {
482 compatible = "amcc,xor-accelerator";
483 reg = <0x00000004 0x00200000 0x400>;
484 interrupt-parent = <&UIC1>;
485 interrupts = <0x1f 4>;
486 };
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100487 };
488
489 chosen {
Stefan Roese036f2902010-01-26 05:56:30 +0000490 linux,stdout-path = "/plb/opb/serial@f0000200";
Benjamin Herrenschmidt3de9c9c2007-12-21 15:39:34 +1100491 };
492};