Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Low-level exception handling code |
| 3 | * |
| 4 | * Copyright (C) 2012 ARM Ltd. |
| 5 | * Authors: Catalin Marinas <catalin.marinas@arm.com> |
| 6 | * Will Deacon <will.deacon@arm.com> |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 19 | */ |
| 20 | |
| 21 | #include <linux/init.h> |
| 22 | #include <linux/linkage.h> |
| 23 | |
Marc Zyngier | 8d883b2 | 2015-06-01 10:47:41 +0100 | [diff] [blame] | 24 | #include <asm/alternative.h> |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 25 | #include <asm/assembler.h> |
| 26 | #include <asm/asm-offsets.h> |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 27 | #include <asm/cpufeature.h> |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 28 | #include <asm/errno.h> |
Marc Zyngier | 5c1ce6f | 2013-04-08 17:17:03 +0100 | [diff] [blame] | 29 | #include <asm/esr.h> |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 30 | #include <asm/irq.h> |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 31 | #include <asm/thread_info.h> |
| 32 | #include <asm/unistd.h> |
| 33 | |
| 34 | /* |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 35 | * Context tracking subsystem. Used to instrument transitions |
| 36 | * between user and kernel mode. |
| 37 | */ |
| 38 | .macro ct_user_exit, syscall = 0 |
| 39 | #ifdef CONFIG_CONTEXT_TRACKING |
| 40 | bl context_tracking_user_exit |
| 41 | .if \syscall == 1 |
| 42 | /* |
| 43 | * Save/restore needed during syscalls. Restore syscall arguments from |
| 44 | * the values already saved on stack during kernel_entry. |
| 45 | */ |
| 46 | ldp x0, x1, [sp] |
| 47 | ldp x2, x3, [sp, #S_X2] |
| 48 | ldp x4, x5, [sp, #S_X4] |
| 49 | ldp x6, x7, [sp, #S_X6] |
| 50 | .endif |
| 51 | #endif |
| 52 | .endm |
| 53 | |
| 54 | .macro ct_user_enter |
| 55 | #ifdef CONFIG_CONTEXT_TRACKING |
| 56 | bl context_tracking_user_enter |
| 57 | #endif |
| 58 | .endm |
| 59 | |
| 60 | /* |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 61 | * Bad Abort numbers |
| 62 | *----------------- |
| 63 | */ |
| 64 | #define BAD_SYNC 0 |
| 65 | #define BAD_IRQ 1 |
| 66 | #define BAD_FIQ 2 |
| 67 | #define BAD_ERROR 3 |
| 68 | |
| 69 | .macro kernel_entry, el, regsize = 64 |
Will Deacon | 63648dd | 2014-09-29 12:26:41 +0100 | [diff] [blame] | 70 | sub sp, sp, #S_FRAME_SIZE |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 71 | .if \regsize == 32 |
| 72 | mov w0, w0 // zero upper 32 bits of x0 |
| 73 | .endif |
Will Deacon | 63648dd | 2014-09-29 12:26:41 +0100 | [diff] [blame] | 74 | stp x0, x1, [sp, #16 * 0] |
| 75 | stp x2, x3, [sp, #16 * 1] |
| 76 | stp x4, x5, [sp, #16 * 2] |
| 77 | stp x6, x7, [sp, #16 * 3] |
| 78 | stp x8, x9, [sp, #16 * 4] |
| 79 | stp x10, x11, [sp, #16 * 5] |
| 80 | stp x12, x13, [sp, #16 * 6] |
| 81 | stp x14, x15, [sp, #16 * 7] |
| 82 | stp x16, x17, [sp, #16 * 8] |
| 83 | stp x18, x19, [sp, #16 * 9] |
| 84 | stp x20, x21, [sp, #16 * 10] |
| 85 | stp x22, x23, [sp, #16 * 11] |
| 86 | stp x24, x25, [sp, #16 * 12] |
| 87 | stp x26, x27, [sp, #16 * 13] |
| 88 | stp x28, x29, [sp, #16 * 14] |
| 89 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 90 | .if \el == 0 |
| 91 | mrs x21, sp_el0 |
Jungseok Lee | 6cdf9c7 | 2015-12-04 11:02:25 +0000 | [diff] [blame] | 92 | mov tsk, sp |
| 93 | and tsk, tsk, #~(THREAD_SIZE - 1) // Ensure MDSCR_EL1.SS is clear, |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 94 | ldr x19, [tsk, #TI_FLAGS] // since we can unmask debug |
| 95 | disable_step_tsk x19, x20 // exceptions when scheduling. |
James Morse | 49003a8 | 2015-12-10 10:22:41 +0000 | [diff] [blame] | 96 | |
| 97 | mov x29, xzr // fp pointed to user-space |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 98 | .else |
| 99 | add x21, sp, #S_FRAME_SIZE |
| 100 | .endif |
| 101 | mrs x22, elr_el1 |
| 102 | mrs x23, spsr_el1 |
| 103 | stp lr, x21, [sp, #S_LR] |
| 104 | stp x22, x23, [sp, #S_PC] |
| 105 | |
| 106 | /* |
| 107 | * Set syscallno to -1 by default (overridden later if real syscall). |
| 108 | */ |
| 109 | .if \el == 0 |
| 110 | mvn x21, xzr |
| 111 | str x21, [sp, #S_SYSCALLNO] |
| 112 | .endif |
| 113 | |
| 114 | /* |
Jungseok Lee | 6cdf9c7 | 2015-12-04 11:02:25 +0000 | [diff] [blame] | 115 | * Set sp_el0 to current thread_info. |
| 116 | */ |
| 117 | .if \el == 0 |
| 118 | msr sp_el0, tsk |
| 119 | .endif |
| 120 | |
| 121 | /* |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 122 | * Registers that may be useful after this macro is invoked: |
| 123 | * |
| 124 | * x21 - aborted SP |
| 125 | * x22 - aborted PC |
| 126 | * x23 - aborted PSTATE |
| 127 | */ |
| 128 | .endm |
| 129 | |
Will Deacon | 412fcb6 | 2015-08-19 15:57:09 +0100 | [diff] [blame] | 130 | .macro kernel_exit, el |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 131 | ldp x21, x22, [sp, #S_PC] // load ELR, SPSR |
| 132 | .if \el == 0 |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 133 | ct_user_enter |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 134 | ldr x23, [sp, #S_SP] // load return stack pointer |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 135 | msr sp_el0, x23 |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 136 | #ifdef CONFIG_ARM64_ERRATUM_845719 |
Daniel Thompson | e28cabf | 2015-07-22 12:21:03 +0100 | [diff] [blame] | 137 | alternative_if_not ARM64_WORKAROUND_845719 |
| 138 | nop |
| 139 | nop |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 140 | #ifdef CONFIG_PID_IN_CONTEXTIDR |
Daniel Thompson | e28cabf | 2015-07-22 12:21:03 +0100 | [diff] [blame] | 141 | nop |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 142 | #endif |
Daniel Thompson | e28cabf | 2015-07-22 12:21:03 +0100 | [diff] [blame] | 143 | alternative_else |
| 144 | tbz x22, #4, 1f |
| 145 | #ifdef CONFIG_PID_IN_CONTEXTIDR |
| 146 | mrs x29, contextidr_el1 |
| 147 | msr contextidr_el1, x29 |
| 148 | #else |
| 149 | msr contextidr_el1, xzr |
| 150 | #endif |
| 151 | 1: |
| 152 | alternative_endif |
Will Deacon | 905e8c5 | 2015-03-23 19:07:02 +0000 | [diff] [blame] | 153 | #endif |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 154 | .endif |
Will Deacon | 63648dd | 2014-09-29 12:26:41 +0100 | [diff] [blame] | 155 | msr elr_el1, x21 // set up the return data |
| 156 | msr spsr_el1, x22 |
Will Deacon | 63648dd | 2014-09-29 12:26:41 +0100 | [diff] [blame] | 157 | ldp x0, x1, [sp, #16 * 0] |
Will Deacon | 63648dd | 2014-09-29 12:26:41 +0100 | [diff] [blame] | 158 | ldp x2, x3, [sp, #16 * 1] |
| 159 | ldp x4, x5, [sp, #16 * 2] |
| 160 | ldp x6, x7, [sp, #16 * 3] |
| 161 | ldp x8, x9, [sp, #16 * 4] |
| 162 | ldp x10, x11, [sp, #16 * 5] |
| 163 | ldp x12, x13, [sp, #16 * 6] |
| 164 | ldp x14, x15, [sp, #16 * 7] |
| 165 | ldp x16, x17, [sp, #16 * 8] |
| 166 | ldp x18, x19, [sp, #16 * 9] |
| 167 | ldp x20, x21, [sp, #16 * 10] |
| 168 | ldp x22, x23, [sp, #16 * 11] |
| 169 | ldp x24, x25, [sp, #16 * 12] |
| 170 | ldp x26, x27, [sp, #16 * 13] |
| 171 | ldp x28, x29, [sp, #16 * 14] |
| 172 | ldr lr, [sp, #S_LR] |
| 173 | add sp, sp, #S_FRAME_SIZE // restore sp |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 174 | eret // return to kernel |
| 175 | .endm |
| 176 | |
| 177 | .macro get_thread_info, rd |
Jungseok Lee | 6cdf9c7 | 2015-12-04 11:02:25 +0000 | [diff] [blame] | 178 | mrs \rd, sp_el0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 179 | .endm |
| 180 | |
James Morse | 971c67c | 2015-12-15 11:21:25 +0000 | [diff] [blame] | 181 | .macro irq_stack_entry |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 182 | mov x19, sp // preserve the original sp |
| 183 | |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 184 | /* |
James Morse | d224a69 | 2015-12-18 16:01:47 +0000 | [diff] [blame] | 185 | * Compare sp with the current thread_info, if the top |
| 186 | * ~(THREAD_SIZE - 1) bits match, we are on a task stack, and |
| 187 | * should switch to the irq stack. |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 188 | */ |
James Morse | d224a69 | 2015-12-18 16:01:47 +0000 | [diff] [blame] | 189 | and x25, x19, #~(THREAD_SIZE - 1) |
| 190 | cmp x25, tsk |
| 191 | b.ne 9998f |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 192 | |
James Morse | d224a69 | 2015-12-18 16:01:47 +0000 | [diff] [blame] | 193 | this_cpu_ptr irq_stack, x25, x26 |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 194 | mov x26, #IRQ_STACK_START_SP |
| 195 | add x26, x25, x26 |
James Morse | d224a69 | 2015-12-18 16:01:47 +0000 | [diff] [blame] | 196 | |
| 197 | /* switch to the irq stack */ |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 198 | mov sp, x26 |
| 199 | |
James Morse | 971c67c | 2015-12-15 11:21:25 +0000 | [diff] [blame] | 200 | /* |
| 201 | * Add a dummy stack frame, this non-standard format is fixed up |
| 202 | * by unwind_frame() |
| 203 | */ |
| 204 | stp x29, x19, [sp, #-16]! |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 205 | mov x29, sp |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 206 | |
| 207 | 9998: |
| 208 | .endm |
| 209 | |
| 210 | /* |
| 211 | * x19 should be preserved between irq_stack_entry and |
| 212 | * irq_stack_exit. |
| 213 | */ |
| 214 | .macro irq_stack_exit |
| 215 | mov sp, x19 |
| 216 | .endm |
| 217 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 218 | /* |
| 219 | * These are the registers used in the syscall handler, and allow us to |
| 220 | * have in theory up to 7 arguments to a function - x0 to x6. |
| 221 | * |
| 222 | * x7 is reserved for the system call number in 32-bit mode. |
| 223 | */ |
| 224 | sc_nr .req x25 // number of system calls |
| 225 | scno .req x26 // syscall number |
| 226 | stbl .req x27 // syscall table pointer |
| 227 | tsk .req x28 // current thread_info |
| 228 | |
| 229 | /* |
| 230 | * Interrupt handling. |
| 231 | */ |
| 232 | .macro irq_handler |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 233 | ldr_l x1, handle_arch_irq |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 234 | mov x0, sp |
James Morse | 971c67c | 2015-12-15 11:21:25 +0000 | [diff] [blame] | 235 | irq_stack_entry |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 236 | blr x1 |
James Morse | 8e23dac | 2015-12-04 11:02:27 +0000 | [diff] [blame] | 237 | irq_stack_exit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 238 | .endm |
| 239 | |
| 240 | .text |
| 241 | |
| 242 | /* |
| 243 | * Exception vectors. |
| 244 | */ |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 245 | |
| 246 | .align 11 |
| 247 | ENTRY(vectors) |
| 248 | ventry el1_sync_invalid // Synchronous EL1t |
| 249 | ventry el1_irq_invalid // IRQ EL1t |
| 250 | ventry el1_fiq_invalid // FIQ EL1t |
| 251 | ventry el1_error_invalid // Error EL1t |
| 252 | |
| 253 | ventry el1_sync // Synchronous EL1h |
| 254 | ventry el1_irq // IRQ EL1h |
| 255 | ventry el1_fiq_invalid // FIQ EL1h |
| 256 | ventry el1_error_invalid // Error EL1h |
| 257 | |
| 258 | ventry el0_sync // Synchronous 64-bit EL0 |
| 259 | ventry el0_irq // IRQ 64-bit EL0 |
| 260 | ventry el0_fiq_invalid // FIQ 64-bit EL0 |
| 261 | ventry el0_error_invalid // Error 64-bit EL0 |
| 262 | |
| 263 | #ifdef CONFIG_COMPAT |
| 264 | ventry el0_sync_compat // Synchronous 32-bit EL0 |
| 265 | ventry el0_irq_compat // IRQ 32-bit EL0 |
| 266 | ventry el0_fiq_invalid_compat // FIQ 32-bit EL0 |
| 267 | ventry el0_error_invalid_compat // Error 32-bit EL0 |
| 268 | #else |
| 269 | ventry el0_sync_invalid // Synchronous 32-bit EL0 |
| 270 | ventry el0_irq_invalid // IRQ 32-bit EL0 |
| 271 | ventry el0_fiq_invalid // FIQ 32-bit EL0 |
| 272 | ventry el0_error_invalid // Error 32-bit EL0 |
| 273 | #endif |
| 274 | END(vectors) |
| 275 | |
| 276 | /* |
| 277 | * Invalid mode handlers |
| 278 | */ |
| 279 | .macro inv_entry, el, reason, regsize = 64 |
Ard Biesheuvel | b660950 | 2016-03-18 10:58:09 +0100 | [diff] [blame] | 280 | kernel_entry \el, \regsize |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 281 | mov x0, sp |
| 282 | mov x1, #\reason |
| 283 | mrs x2, esr_el1 |
| 284 | b bad_mode |
| 285 | .endm |
| 286 | |
| 287 | el0_sync_invalid: |
| 288 | inv_entry 0, BAD_SYNC |
| 289 | ENDPROC(el0_sync_invalid) |
| 290 | |
| 291 | el0_irq_invalid: |
| 292 | inv_entry 0, BAD_IRQ |
| 293 | ENDPROC(el0_irq_invalid) |
| 294 | |
| 295 | el0_fiq_invalid: |
| 296 | inv_entry 0, BAD_FIQ |
| 297 | ENDPROC(el0_fiq_invalid) |
| 298 | |
| 299 | el0_error_invalid: |
| 300 | inv_entry 0, BAD_ERROR |
| 301 | ENDPROC(el0_error_invalid) |
| 302 | |
| 303 | #ifdef CONFIG_COMPAT |
| 304 | el0_fiq_invalid_compat: |
| 305 | inv_entry 0, BAD_FIQ, 32 |
| 306 | ENDPROC(el0_fiq_invalid_compat) |
| 307 | |
| 308 | el0_error_invalid_compat: |
| 309 | inv_entry 0, BAD_ERROR, 32 |
| 310 | ENDPROC(el0_error_invalid_compat) |
| 311 | #endif |
| 312 | |
| 313 | el1_sync_invalid: |
| 314 | inv_entry 1, BAD_SYNC |
| 315 | ENDPROC(el1_sync_invalid) |
| 316 | |
| 317 | el1_irq_invalid: |
| 318 | inv_entry 1, BAD_IRQ |
| 319 | ENDPROC(el1_irq_invalid) |
| 320 | |
| 321 | el1_fiq_invalid: |
| 322 | inv_entry 1, BAD_FIQ |
| 323 | ENDPROC(el1_fiq_invalid) |
| 324 | |
| 325 | el1_error_invalid: |
| 326 | inv_entry 1, BAD_ERROR |
| 327 | ENDPROC(el1_error_invalid) |
| 328 | |
| 329 | /* |
| 330 | * EL1 mode handlers. |
| 331 | */ |
| 332 | .align 6 |
| 333 | el1_sync: |
| 334 | kernel_entry 1 |
| 335 | mrs x1, esr_el1 // read the syndrome register |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 336 | lsr x24, x1, #ESR_ELx_EC_SHIFT // exception class |
| 337 | cmp x24, #ESR_ELx_EC_DABT_CUR // data abort in EL1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 338 | b.eq el1_da |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 339 | cmp x24, #ESR_ELx_EC_SYS64 // configurable trap |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 340 | b.eq el1_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 341 | cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 342 | b.eq el1_sp_pc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 343 | cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 344 | b.eq el1_sp_pc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 345 | cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 346 | b.eq el1_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 347 | cmp x24, #ESR_ELx_EC_BREAKPT_CUR // debug exception in EL1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 348 | b.ge el1_dbg |
| 349 | b el1_inv |
| 350 | el1_da: |
| 351 | /* |
| 352 | * Data abort handling |
| 353 | */ |
| 354 | mrs x0, far_el1 |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 355 | enable_dbg |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 356 | // re-enable interrupts if they were enabled in the aborted context |
| 357 | tbnz x23, #7, 1f // PSR_I_BIT |
| 358 | enable_irq |
| 359 | 1: |
| 360 | mov x2, sp // struct pt_regs |
| 361 | bl do_mem_abort |
| 362 | |
| 363 | // disable interrupts before pulling preserved data off the stack |
| 364 | disable_irq |
| 365 | kernel_exit 1 |
| 366 | el1_sp_pc: |
| 367 | /* |
| 368 | * Stack or PC alignment exception handling |
| 369 | */ |
| 370 | mrs x0, far_el1 |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 371 | enable_dbg |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 372 | mov x2, sp |
| 373 | b do_sp_pc_abort |
| 374 | el1_undef: |
| 375 | /* |
| 376 | * Undefined instruction |
| 377 | */ |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 378 | enable_dbg |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 379 | mov x0, sp |
| 380 | b do_undefinstr |
| 381 | el1_dbg: |
| 382 | /* |
| 383 | * Debug exception handling |
| 384 | */ |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 385 | cmp x24, #ESR_ELx_EC_BRK64 // if BRK64 |
Sandeepa Prabhu | ee6214c | 2013-12-04 05:50:20 +0000 | [diff] [blame] | 386 | cinc x24, x24, eq // set bit '0' |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 387 | tbz x24, #0, el1_inv // EL1 only |
| 388 | mrs x0, far_el1 |
| 389 | mov x2, sp // struct pt_regs |
| 390 | bl do_debug_exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 391 | kernel_exit 1 |
| 392 | el1_inv: |
| 393 | // TODO: add support for undefined instructions in kernel mode |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 394 | enable_dbg |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 395 | mov x0, sp |
Mark Rutland | 1b42804 | 2015-07-07 18:00:49 +0100 | [diff] [blame] | 396 | mov x2, x1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 397 | mov x1, #BAD_SYNC |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 398 | b bad_mode |
| 399 | ENDPROC(el1_sync) |
| 400 | |
| 401 | .align 6 |
| 402 | el1_irq: |
| 403 | kernel_entry 1 |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 404 | enable_dbg |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 405 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 406 | bl trace_hardirqs_off |
| 407 | #endif |
Marc Zyngier | 6468178 | 2013-11-12 17:11:53 +0000 | [diff] [blame] | 408 | |
James Morse | d224a69 | 2015-12-18 16:01:47 +0000 | [diff] [blame] | 409 | get_thread_info tsk |
Marc Zyngier | 6468178 | 2013-11-12 17:11:53 +0000 | [diff] [blame] | 410 | irq_handler |
| 411 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 412 | #ifdef CONFIG_PREEMPT |
Neil Zhang | 883c057 | 2014-01-13 08:57:56 +0000 | [diff] [blame] | 413 | ldr w24, [tsk, #TI_PREEMPT] // get preempt count |
Marc Zyngier | 717321f | 2013-11-04 20:14:58 +0000 | [diff] [blame] | 414 | cbnz w24, 1f // preempt count != 0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 415 | ldr x0, [tsk, #TI_FLAGS] // get flags |
| 416 | tbz x0, #TIF_NEED_RESCHED, 1f // needs rescheduling? |
| 417 | bl el1_preempt |
| 418 | 1: |
| 419 | #endif |
| 420 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 421 | bl trace_hardirqs_on |
| 422 | #endif |
| 423 | kernel_exit 1 |
| 424 | ENDPROC(el1_irq) |
| 425 | |
| 426 | #ifdef CONFIG_PREEMPT |
| 427 | el1_preempt: |
| 428 | mov x24, lr |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 429 | 1: bl preempt_schedule_irq // irq en/disable is done inside |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 430 | ldr x0, [tsk, #TI_FLAGS] // get new tasks TI_FLAGS |
| 431 | tbnz x0, #TIF_NEED_RESCHED, 1b // needs rescheduling? |
| 432 | ret x24 |
| 433 | #endif |
| 434 | |
| 435 | /* |
| 436 | * EL0 mode handlers. |
| 437 | */ |
| 438 | .align 6 |
| 439 | el0_sync: |
| 440 | kernel_entry 0 |
| 441 | mrs x25, esr_el1 // read the syndrome register |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 442 | lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class |
| 443 | cmp x24, #ESR_ELx_EC_SVC64 // SVC in 64-bit state |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 444 | b.eq el0_svc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 445 | cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 446 | b.eq el0_da |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 447 | cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 448 | b.eq el0_ia |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 449 | cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 450 | b.eq el0_fpsimd_acc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 451 | cmp x24, #ESR_ELx_EC_FP_EXC64 // FP/ASIMD exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 452 | b.eq el0_fpsimd_exc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 453 | cmp x24, #ESR_ELx_EC_SYS64 // configurable trap |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 454 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 455 | cmp x24, #ESR_ELx_EC_SP_ALIGN // stack alignment exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 456 | b.eq el0_sp_pc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 457 | cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 458 | b.eq el0_sp_pc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 459 | cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 460 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 461 | cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 462 | b.ge el0_dbg |
| 463 | b el0_inv |
| 464 | |
| 465 | #ifdef CONFIG_COMPAT |
| 466 | .align 6 |
| 467 | el0_sync_compat: |
| 468 | kernel_entry 0, 32 |
| 469 | mrs x25, esr_el1 // read the syndrome register |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 470 | lsr x24, x25, #ESR_ELx_EC_SHIFT // exception class |
| 471 | cmp x24, #ESR_ELx_EC_SVC32 // SVC in 32-bit state |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 472 | b.eq el0_svc_compat |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 473 | cmp x24, #ESR_ELx_EC_DABT_LOW // data abort in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 474 | b.eq el0_da |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 475 | cmp x24, #ESR_ELx_EC_IABT_LOW // instruction abort in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 476 | b.eq el0_ia |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 477 | cmp x24, #ESR_ELx_EC_FP_ASIMD // FP/ASIMD access |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 478 | b.eq el0_fpsimd_acc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 479 | cmp x24, #ESR_ELx_EC_FP_EXC32 // FP/ASIMD exception |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 480 | b.eq el0_fpsimd_exc |
Mark Salyzyn | 77f3228f | 2015-10-13 14:30:51 -0700 | [diff] [blame] | 481 | cmp x24, #ESR_ELx_EC_PC_ALIGN // pc alignment exception |
| 482 | b.eq el0_sp_pc |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 483 | cmp x24, #ESR_ELx_EC_UNKNOWN // unknown exception in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 484 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 485 | cmp x24, #ESR_ELx_EC_CP15_32 // CP15 MRC/MCR trap |
Mark Rutland | 381cc2b | 2013-05-24 12:02:35 +0100 | [diff] [blame] | 486 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 487 | cmp x24, #ESR_ELx_EC_CP15_64 // CP15 MRRC/MCRR trap |
Mark Rutland | 381cc2b | 2013-05-24 12:02:35 +0100 | [diff] [blame] | 488 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 489 | cmp x24, #ESR_ELx_EC_CP14_MR // CP14 MRC/MCR trap |
Mark Rutland | 381cc2b | 2013-05-24 12:02:35 +0100 | [diff] [blame] | 490 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 491 | cmp x24, #ESR_ELx_EC_CP14_LS // CP14 LDC/STC trap |
Mark Rutland | 381cc2b | 2013-05-24 12:02:35 +0100 | [diff] [blame] | 492 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 493 | cmp x24, #ESR_ELx_EC_CP14_64 // CP14 MRRC/MCRR trap |
Mark Rutland | 381cc2b | 2013-05-24 12:02:35 +0100 | [diff] [blame] | 494 | b.eq el0_undef |
Mark Rutland | aed40e0 | 2014-11-24 12:31:40 +0000 | [diff] [blame] | 495 | cmp x24, #ESR_ELx_EC_BREAKPT_LOW // debug exception in EL0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 496 | b.ge el0_dbg |
| 497 | b el0_inv |
| 498 | el0_svc_compat: |
| 499 | /* |
| 500 | * AArch32 syscall handling |
| 501 | */ |
Catalin Marinas | 0156411 | 2015-01-06 16:42:32 +0000 | [diff] [blame] | 502 | adrp stbl, compat_sys_call_table // load compat syscall table pointer |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 503 | uxtw scno, w7 // syscall number in w7 (r7) |
| 504 | mov sc_nr, #__NR_compat_syscalls |
| 505 | b el0_svc_naked |
| 506 | |
| 507 | .align 6 |
| 508 | el0_irq_compat: |
| 509 | kernel_entry 0, 32 |
| 510 | b el0_irq_naked |
| 511 | #endif |
| 512 | |
| 513 | el0_da: |
| 514 | /* |
| 515 | * Data abort handling |
| 516 | */ |
Larry Bassel | 6ab6463 | 2014-05-30 20:34:14 +0100 | [diff] [blame] | 517 | mrs x26, far_el1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 518 | // enable interrupts before calling the main handler |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 519 | enable_dbg_and_irq |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 520 | ct_user_exit |
Larry Bassel | 6ab6463 | 2014-05-30 20:34:14 +0100 | [diff] [blame] | 521 | bic x0, x26, #(0xff << 56) |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 522 | mov x1, x25 |
| 523 | mov x2, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 524 | bl do_mem_abort |
| 525 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 526 | el0_ia: |
| 527 | /* |
| 528 | * Instruction abort handling |
| 529 | */ |
Larry Bassel | 6ab6463 | 2014-05-30 20:34:14 +0100 | [diff] [blame] | 530 | mrs x26, far_el1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 531 | // enable interrupts before calling the main handler |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 532 | enable_dbg_and_irq |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 533 | ct_user_exit |
Larry Bassel | 6ab6463 | 2014-05-30 20:34:14 +0100 | [diff] [blame] | 534 | mov x0, x26 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 535 | orr x1, x25, #1 << 24 // use reserved ISS bit for instruction aborts |
| 536 | mov x2, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 537 | bl do_mem_abort |
| 538 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 539 | el0_fpsimd_acc: |
| 540 | /* |
| 541 | * Floating Point or Advanced SIMD access |
| 542 | */ |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 543 | enable_dbg |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 544 | ct_user_exit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 545 | mov x0, x25 |
| 546 | mov x1, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 547 | bl do_fpsimd_acc |
| 548 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 549 | el0_fpsimd_exc: |
| 550 | /* |
| 551 | * Floating Point or Advanced SIMD exception |
| 552 | */ |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 553 | enable_dbg |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 554 | ct_user_exit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 555 | mov x0, x25 |
| 556 | mov x1, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 557 | bl do_fpsimd_exc |
| 558 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 559 | el0_sp_pc: |
| 560 | /* |
| 561 | * Stack or PC alignment exception handling |
| 562 | */ |
Larry Bassel | 6ab6463 | 2014-05-30 20:34:14 +0100 | [diff] [blame] | 563 | mrs x26, far_el1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 564 | // enable interrupts before calling the main handler |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 565 | enable_dbg_and_irq |
Mark Rutland | 46b0567 | 2015-06-15 16:40:27 +0100 | [diff] [blame] | 566 | ct_user_exit |
Larry Bassel | 6ab6463 | 2014-05-30 20:34:14 +0100 | [diff] [blame] | 567 | mov x0, x26 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 568 | mov x1, x25 |
| 569 | mov x2, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 570 | bl do_sp_pc_abort |
| 571 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 572 | el0_undef: |
| 573 | /* |
| 574 | * Undefined instruction |
| 575 | */ |
Catalin Marinas | 2600e13 | 2013-08-22 11:47:37 +0100 | [diff] [blame] | 576 | // enable interrupts before calling the main handler |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 577 | enable_dbg_and_irq |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 578 | ct_user_exit |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 579 | mov x0, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 580 | bl do_undefinstr |
| 581 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 582 | el0_dbg: |
| 583 | /* |
| 584 | * Debug exception handling |
| 585 | */ |
| 586 | tbnz x24, #0, el0_inv // EL0 only |
| 587 | mrs x0, far_el1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 588 | mov x1, x25 |
| 589 | mov x2, sp |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 590 | bl do_debug_exception |
| 591 | enable_dbg |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 592 | ct_user_exit |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 593 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 594 | el0_inv: |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 595 | enable_dbg |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 596 | ct_user_exit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 597 | mov x0, sp |
| 598 | mov x1, #BAD_SYNC |
Mark Rutland | 1b42804 | 2015-07-07 18:00:49 +0100 | [diff] [blame] | 599 | mov x2, x25 |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 600 | bl bad_mode |
| 601 | b ret_to_user |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 602 | ENDPROC(el0_sync) |
| 603 | |
| 604 | .align 6 |
| 605 | el0_irq: |
| 606 | kernel_entry 0 |
| 607 | el0_irq_naked: |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 608 | enable_dbg |
| 609 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 610 | bl trace_hardirqs_off |
| 611 | #endif |
Marc Zyngier | 6468178 | 2013-11-12 17:11:53 +0000 | [diff] [blame] | 612 | |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 613 | ct_user_exit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 614 | irq_handler |
Marc Zyngier | 6468178 | 2013-11-12 17:11:53 +0000 | [diff] [blame] | 615 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 616 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 617 | bl trace_hardirqs_on |
| 618 | #endif |
| 619 | b ret_to_user |
| 620 | ENDPROC(el0_irq) |
| 621 | |
| 622 | /* |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 623 | * Register switch for AArch64. The callee-saved registers need to be saved |
| 624 | * and restored. On entry: |
| 625 | * x0 = previous task_struct (must be preserved across the switch) |
| 626 | * x1 = next task_struct |
| 627 | * Previous and next are guaranteed not to be the same. |
| 628 | * |
| 629 | */ |
| 630 | ENTRY(cpu_switch_to) |
Will Deacon | c0d3fce | 2015-07-20 15:14:53 +0100 | [diff] [blame] | 631 | mov x10, #THREAD_CPU_CONTEXT |
| 632 | add x8, x0, x10 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 633 | mov x9, sp |
| 634 | stp x19, x20, [x8], #16 // store callee-saved registers |
| 635 | stp x21, x22, [x8], #16 |
| 636 | stp x23, x24, [x8], #16 |
| 637 | stp x25, x26, [x8], #16 |
| 638 | stp x27, x28, [x8], #16 |
| 639 | stp x29, x9, [x8], #16 |
| 640 | str lr, [x8] |
Will Deacon | c0d3fce | 2015-07-20 15:14:53 +0100 | [diff] [blame] | 641 | add x8, x1, x10 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 642 | ldp x19, x20, [x8], #16 // restore callee-saved registers |
| 643 | ldp x21, x22, [x8], #16 |
| 644 | ldp x23, x24, [x8], #16 |
| 645 | ldp x25, x26, [x8], #16 |
| 646 | ldp x27, x28, [x8], #16 |
| 647 | ldp x29, x9, [x8], #16 |
| 648 | ldr lr, [x8] |
| 649 | mov sp, x9 |
Jungseok Lee | 6cdf9c7 | 2015-12-04 11:02:25 +0000 | [diff] [blame] | 650 | and x9, x9, #~(THREAD_SIZE - 1) |
| 651 | msr sp_el0, x9 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 652 | ret |
| 653 | ENDPROC(cpu_switch_to) |
| 654 | |
| 655 | /* |
| 656 | * This is the fast syscall return path. We do as little as possible here, |
| 657 | * and this includes saving x0 back into the kernel stack. |
| 658 | */ |
| 659 | ret_fast_syscall: |
| 660 | disable_irq // disable interrupts |
Will Deacon | 412fcb6 | 2015-08-19 15:57:09 +0100 | [diff] [blame] | 661 | str x0, [sp, #S_X0] // returned x0 |
Josh Stone | 04d7e09 | 2015-06-05 14:28:03 -0700 | [diff] [blame] | 662 | ldr x1, [tsk, #TI_FLAGS] // re-check for syscall tracing |
| 663 | and x2, x1, #_TIF_SYSCALL_WORK |
| 664 | cbnz x2, ret_fast_syscall_trace |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 665 | and x2, x1, #_TIF_WORK_MASK |
Will Deacon | 412fcb6 | 2015-08-19 15:57:09 +0100 | [diff] [blame] | 666 | cbnz x2, work_pending |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 667 | enable_step_tsk x1, x2 |
Will Deacon | 412fcb6 | 2015-08-19 15:57:09 +0100 | [diff] [blame] | 668 | kernel_exit 0 |
Josh Stone | 04d7e09 | 2015-06-05 14:28:03 -0700 | [diff] [blame] | 669 | ret_fast_syscall_trace: |
| 670 | enable_irq // enable interrupts |
Will Deacon | 412fcb6 | 2015-08-19 15:57:09 +0100 | [diff] [blame] | 671 | b __sys_trace_return_skipped // we already saved x0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 672 | |
| 673 | /* |
| 674 | * Ok, we need to do extra processing, enter the slow path. |
| 675 | */ |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 676 | work_pending: |
| 677 | tbnz x1, #TIF_NEED_RESCHED, work_resched |
Ard Biesheuvel | 005f78c | 2014-05-08 11:20:23 +0200 | [diff] [blame] | 678 | /* TIF_SIGPENDING, TIF_NOTIFY_RESUME or TIF_FOREIGN_FPSTATE case */ |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 679 | mov x0, sp // 'regs' |
Catalin Marinas | 6916fd0 | 2012-10-08 18:04:21 +0100 | [diff] [blame] | 680 | enable_irq // enable interrupts for do_notify_resume() |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 681 | bl do_notify_resume |
| 682 | b ret_to_user |
| 683 | work_resched: |
Catalin Marinas | db3899a | 2015-12-04 12:42:29 +0000 | [diff] [blame] | 684 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 685 | bl trace_hardirqs_off // the IRQs are off here, inform the tracing code |
| 686 | #endif |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 687 | bl schedule |
| 688 | |
| 689 | /* |
| 690 | * "slow" syscall return path. |
| 691 | */ |
Catalin Marinas | 59dc67b | 2012-09-10 16:11:46 +0100 | [diff] [blame] | 692 | ret_to_user: |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 693 | disable_irq // disable interrupts |
| 694 | ldr x1, [tsk, #TI_FLAGS] |
| 695 | and x2, x1, #_TIF_WORK_MASK |
| 696 | cbnz x2, work_pending |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 697 | enable_step_tsk x1, x2 |
Will Deacon | 412fcb6 | 2015-08-19 15:57:09 +0100 | [diff] [blame] | 698 | kernel_exit 0 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 699 | ENDPROC(ret_to_user) |
| 700 | |
| 701 | /* |
| 702 | * This is how we return from a fork. |
| 703 | */ |
| 704 | ENTRY(ret_from_fork) |
| 705 | bl schedule_tail |
Catalin Marinas | c34501d | 2012-10-05 12:31:20 +0100 | [diff] [blame] | 706 | cbz x19, 1f // not a kernel thread |
| 707 | mov x0, x20 |
| 708 | blr x19 |
| 709 | 1: get_thread_info tsk |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 710 | b ret_to_user |
| 711 | ENDPROC(ret_from_fork) |
| 712 | |
| 713 | /* |
| 714 | * SVC handler. |
| 715 | */ |
| 716 | .align 6 |
| 717 | el0_svc: |
| 718 | adrp stbl, sys_call_table // load syscall table pointer |
| 719 | uxtw scno, w8 // syscall number in w8 |
| 720 | mov sc_nr, #__NR_syscalls |
| 721 | el0_svc_naked: // compat entry point |
| 722 | stp x0, scno, [sp, #S_ORIG_X0] // save the original x0 and syscall number |
Will Deacon | 2a28307 | 2014-04-29 19:04:06 +0100 | [diff] [blame] | 723 | enable_dbg_and_irq |
Larry Bassel | 6c81fe7 | 2014-05-30 12:34:15 -0700 | [diff] [blame] | 724 | ct_user_exit 1 |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 725 | |
AKASHI Takahiro | 449f81a | 2014-04-30 10:51:29 +0100 | [diff] [blame] | 726 | ldr x16, [tsk, #TI_FLAGS] // check for syscall hooks |
| 727 | tst x16, #_TIF_SYSCALL_WORK |
| 728 | b.ne __sys_trace |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 729 | cmp scno, sc_nr // check upper syscall limit |
| 730 | b.hs ni_sys |
| 731 | ldr x16, [stbl, scno, lsl #3] // address in the syscall table |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 732 | blr x16 // call sys_* routine |
| 733 | b ret_fast_syscall |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 734 | ni_sys: |
| 735 | mov x0, sp |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 736 | bl do_ni_syscall |
| 737 | b ret_fast_syscall |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 738 | ENDPROC(el0_svc) |
| 739 | |
| 740 | /* |
| 741 | * This is the really slow path. We're going to be doing context |
| 742 | * switches, and waiting for our parent to respond. |
| 743 | */ |
| 744 | __sys_trace: |
AKASHI Takahiro | 1014c81 | 2014-11-28 05:26:35 +0000 | [diff] [blame] | 745 | mov w0, #-1 // set default errno for |
| 746 | cmp scno, x0 // user-issued syscall(-1) |
| 747 | b.ne 1f |
| 748 | mov x0, #-ENOSYS |
| 749 | str x0, [sp, #S_X0] |
| 750 | 1: mov x0, sp |
AKASHI Takahiro | 3157858 | 2014-04-30 10:51:30 +0100 | [diff] [blame] | 751 | bl syscall_trace_enter |
AKASHI Takahiro | 1014c81 | 2014-11-28 05:26:35 +0000 | [diff] [blame] | 752 | cmp w0, #-1 // skip the syscall? |
| 753 | b.eq __sys_trace_return_skipped |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 754 | uxtw scno, w0 // syscall number (possibly new) |
| 755 | mov x1, sp // pointer to regs |
| 756 | cmp scno, sc_nr // check upper syscall limit |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 757 | b.hs __ni_sys_trace |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 758 | ldp x0, x1, [sp] // restore the syscall args |
| 759 | ldp x2, x3, [sp, #S_X2] |
| 760 | ldp x4, x5, [sp, #S_X4] |
| 761 | ldp x6, x7, [sp, #S_X6] |
| 762 | ldr x16, [stbl, scno, lsl #3] // address in the syscall table |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 763 | blr x16 // call sys_* routine |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 764 | |
| 765 | __sys_trace_return: |
AKASHI Takahiro | 1014c81 | 2014-11-28 05:26:35 +0000 | [diff] [blame] | 766 | str x0, [sp, #S_X0] // save returned x0 |
| 767 | __sys_trace_return_skipped: |
AKASHI Takahiro | 3157858 | 2014-04-30 10:51:30 +0100 | [diff] [blame] | 768 | mov x0, sp |
| 769 | bl syscall_trace_exit |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 770 | b ret_to_user |
| 771 | |
Will Deacon | d54e81f | 2014-09-29 11:44:01 +0100 | [diff] [blame] | 772 | __ni_sys_trace: |
| 773 | mov x0, sp |
| 774 | bl do_ni_syscall |
| 775 | b __sys_trace_return |
| 776 | |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 777 | /* |
| 778 | * Special system call wrappers. |
| 779 | */ |
Catalin Marinas | 60ffc30 | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 780 | ENTRY(sys_rt_sigreturn_wrapper) |
| 781 | mov x0, sp |
| 782 | b sys_rt_sigreturn |
| 783 | ENDPROC(sys_rt_sigreturn_wrapper) |