blob: ee67edf86fdd98929998276ad8e5ab02c93c333a [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_SPINLOCK_H
2#define _ASM_X86_SPINLOCK_H
Glauber de Oliveira Costa2fed0c52008-01-30 13:30:33 +01003
Arun Sharma600634972011-07-26 16:09:06 -07004#include <linux/atomic.h>
Thomas Gleixner1075cf72008-01-30 13:30:34 +01005#include <asm/page.h>
6#include <asm/processor.h>
Nick Piggin314cdbe2008-01-30 13:31:21 +01007#include <linux/compiler.h>
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -07008#include <asm/paravirt.h>
Thomas Gleixner1075cf72008-01-30 13:30:34 +01009/*
10 * Your basic SMP spinlocks, allowing only a single CPU anywhere
11 *
12 * Simple spin lock operations. There are two variants, one clears IRQ's
13 * on the local processor, one does not.
14 *
Nick Piggin314cdbe2008-01-30 13:31:21 +010015 * These are fair FIFO ticket locks, which are currently limited to 256
16 * CPUs.
Thomas Gleixner1075cf72008-01-30 13:30:34 +010017 *
18 * (the type definitions are in asm/spinlock_types.h)
19 */
20
Thomas Gleixner96a388d2007-10-11 11:20:03 +020021#ifdef CONFIG_X86_32
Thomas Gleixner1075cf72008-01-30 13:30:34 +010022# define LOCK_PTR_REG "a"
Jan Beulich74e91602008-09-05 13:27:45 +010023# define REG_PTR_MODE "k"
Thomas Gleixner96a388d2007-10-11 11:20:03 +020024#else
Thomas Gleixner1075cf72008-01-30 13:30:34 +010025# define LOCK_PTR_REG "D"
Jan Beulich74e91602008-09-05 13:27:45 +010026# define REG_PTR_MODE "q"
Thomas Gleixner96a388d2007-10-11 11:20:03 +020027#endif
Glauber de Oliveira Costa2fed0c52008-01-30 13:30:33 +010028
Nick Piggin3a556b22008-01-30 13:33:00 +010029#if defined(CONFIG_X86_32) && \
30 (defined(CONFIG_X86_OOSTORE) || defined(CONFIG_X86_PPRO_FENCE))
31/*
32 * On PPro SMP or if we are using OOSTORE, we use a locked operation to unlock
33 * (PPro errata 66, 92)
34 */
35# define UNLOCK_LOCK_PREFIX LOCK_PREFIX
36#else
37# define UNLOCK_LOCK_PREFIX
Nick Piggin314cdbe2008-01-30 13:31:21 +010038#endif
39
Nick Piggin3a556b22008-01-30 13:33:00 +010040/*
41 * Ticket locks are conceptually two parts, one indicating the current head of
42 * the queue, and the other indicating the current tail. The lock is acquired
43 * by atomically noting the tail and incrementing it by one (thus adding
44 * ourself to the queue and noting our position), then waiting until the head
45 * becomes equal to the the initial value of the tail.
46 *
47 * We use an xadd covering *both* parts of the lock, to increment the tail and
48 * also load the position of the head, which takes care of memory ordering
49 * issues and should be optimal for the uncontended case. Note the tail must be
50 * in the high part, because a wide xadd increment of the low part would carry
51 * up and contaminate the high part.
52 *
53 * With fewer than 2^8 possible CPUs, we can use x86's partial registers to
54 * save some instructions and make the code more elegant. There really isn't
55 * much between them in performance though, especially as locks are out of line.
56 */
57#if (NR_CPUS < 256)
Jan Beulich08f5fcb2008-09-05 13:26:39 +010058#define TICKET_SHIFT 8
Thomas Gleixner1075cf72008-01-30 13:30:34 +010059
Thomas Gleixner445c8952009-12-02 19:49:50 +010060static __always_inline void __ticket_spin_lock(arch_spinlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +010061{
Nick Piggin314cdbe2008-01-30 13:31:21 +010062 short inc = 0x0100;
63
Joe Perchesd3bf60a2008-03-23 01:03:31 -070064 asm volatile (
Nick Piggin314cdbe2008-01-30 13:31:21 +010065 LOCK_PREFIX "xaddw %w0, %1\n"
66 "1:\t"
67 "cmpb %h0, %b0\n\t"
68 "je 2f\n\t"
69 "rep ; nop\n\t"
70 "movb %1, %b0\n\t"
71 /* don't need lfence here, because loads are in-order */
Thomas Gleixner1075cf72008-01-30 13:30:34 +010072 "jmp 1b\n"
Nick Piggin314cdbe2008-01-30 13:31:21 +010073 "2:"
Joe Perchesd3bf60a2008-03-23 01:03:31 -070074 : "+Q" (inc), "+m" (lock->slock)
Nick Piggin314cdbe2008-01-30 13:31:21 +010075 :
Joe Perchesd3bf60a2008-03-23 01:03:31 -070076 : "memory", "cc");
Thomas Gleixner1075cf72008-01-30 13:30:34 +010077}
78
Thomas Gleixner445c8952009-12-02 19:49:50 +010079static __always_inline int __ticket_spin_trylock(arch_spinlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +010080{
Jan Beulich74e91602008-09-05 13:27:45 +010081 int tmp, new;
Thomas Gleixner1075cf72008-01-30 13:30:34 +010082
Jan Beulich74e91602008-09-05 13:27:45 +010083 asm volatile("movzwl %2, %0\n\t"
Joe Perchesd3bf60a2008-03-23 01:03:31 -070084 "cmpb %h0,%b0\n\t"
Jan Beulich74e91602008-09-05 13:27:45 +010085 "leal 0x100(%" REG_PTR_MODE "0), %1\n\t"
Joe Perchesd3bf60a2008-03-23 01:03:31 -070086 "jne 1f\n\t"
Mathieu Desnoyers5bbd4c32008-08-15 12:56:59 -040087 LOCK_PREFIX "cmpxchgw %w1,%2\n\t"
Joe Perchesd3bf60a2008-03-23 01:03:31 -070088 "1:"
89 "sete %b1\n\t"
90 "movzbl %b1,%0\n\t"
Jan Beulich74e91602008-09-05 13:27:45 +010091 : "=&a" (tmp), "=&q" (new), "+m" (lock->slock)
Joe Perchesd3bf60a2008-03-23 01:03:31 -070092 :
93 : "memory", "cc");
Thomas Gleixner1075cf72008-01-30 13:30:34 +010094
Nick Piggin314cdbe2008-01-30 13:31:21 +010095 return tmp;
Thomas Gleixner1075cf72008-01-30 13:30:34 +010096}
97
Thomas Gleixner445c8952009-12-02 19:49:50 +010098static __always_inline void __ticket_spin_unlock(arch_spinlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +010099{
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700100 asm volatile(UNLOCK_LOCK_PREFIX "incb %0"
101 : "+m" (lock->slock)
102 :
103 : "memory", "cc");
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100104}
Nick Piggin3a556b22008-01-30 13:33:00 +0100105#else
Jan Beulich08f5fcb2008-09-05 13:26:39 +0100106#define TICKET_SHIFT 16
Nick Piggin3a556b22008-01-30 13:33:00 +0100107
Thomas Gleixner445c8952009-12-02 19:49:50 +0100108static __always_inline void __ticket_spin_lock(arch_spinlock_t *lock)
Nick Piggin3a556b22008-01-30 13:33:00 +0100109{
110 int inc = 0x00010000;
111 int tmp;
112
Mathieu Desnoyers5bbd4c32008-08-15 12:56:59 -0400113 asm volatile(LOCK_PREFIX "xaddl %0, %1\n"
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700114 "movzwl %w0, %2\n\t"
115 "shrl $16, %0\n\t"
116 "1:\t"
117 "cmpl %0, %2\n\t"
118 "je 2f\n\t"
119 "rep ; nop\n\t"
120 "movzwl %1, %2\n\t"
121 /* don't need lfence here, because loads are in-order */
122 "jmp 1b\n"
123 "2:"
Jan Beulichef1f3412008-09-05 13:26:39 +0100124 : "+r" (inc), "+m" (lock->slock), "=&r" (tmp)
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700125 :
126 : "memory", "cc");
Nick Piggin3a556b22008-01-30 13:33:00 +0100127}
128
Thomas Gleixner445c8952009-12-02 19:49:50 +0100129static __always_inline int __ticket_spin_trylock(arch_spinlock_t *lock)
Nick Piggin3a556b22008-01-30 13:33:00 +0100130{
131 int tmp;
132 int new;
133
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700134 asm volatile("movl %2,%0\n\t"
135 "movl %0,%1\n\t"
136 "roll $16, %0\n\t"
137 "cmpl %0,%1\n\t"
Jan Beulich74e91602008-09-05 13:27:45 +0100138 "leal 0x00010000(%" REG_PTR_MODE "0), %1\n\t"
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700139 "jne 1f\n\t"
Mathieu Desnoyers5bbd4c32008-08-15 12:56:59 -0400140 LOCK_PREFIX "cmpxchgl %1,%2\n\t"
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700141 "1:"
142 "sete %b1\n\t"
143 "movzbl %b1,%0\n\t"
Jan Beulichef1f3412008-09-05 13:26:39 +0100144 : "=&a" (tmp), "=&q" (new), "+m" (lock->slock)
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700145 :
146 : "memory", "cc");
Nick Piggin3a556b22008-01-30 13:33:00 +0100147
148 return tmp;
149}
150
Thomas Gleixner445c8952009-12-02 19:49:50 +0100151static __always_inline void __ticket_spin_unlock(arch_spinlock_t *lock)
Nick Piggin3a556b22008-01-30 13:33:00 +0100152{
Joe Perchesd3bf60a2008-03-23 01:03:31 -0700153 asm volatile(UNLOCK_LOCK_PREFIX "incw %0"
154 : "+m" (lock->slock)
155 :
156 : "memory", "cc");
Nick Piggin3a556b22008-01-30 13:33:00 +0100157}
158#endif
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100159
Thomas Gleixner445c8952009-12-02 19:49:50 +0100160static inline int __ticket_spin_is_locked(arch_spinlock_t *lock)
Jan Beulich08f5fcb2008-09-05 13:26:39 +0100161{
162 int tmp = ACCESS_ONCE(lock->slock);
163
164 return !!(((tmp >> TICKET_SHIFT) ^ tmp) & ((1 << TICKET_SHIFT) - 1));
165}
166
Thomas Gleixner445c8952009-12-02 19:49:50 +0100167static inline int __ticket_spin_is_contended(arch_spinlock_t *lock)
Jan Beulich08f5fcb2008-09-05 13:26:39 +0100168{
169 int tmp = ACCESS_ONCE(lock->slock);
170
171 return (((tmp >> TICKET_SHIFT) - tmp) & ((1 << TICKET_SHIFT) - 1)) > 1;
172}
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700173
Jeremy Fitzhardingeb4ecc122009-05-13 17:16:55 -0700174#ifndef CONFIG_PARAVIRT_SPINLOCKS
Jeremy Fitzhardinge8efcbab2008-07-07 12:07:51 -0700175
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100176static inline int arch_spin_is_locked(arch_spinlock_t *lock)
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700177{
178 return __ticket_spin_is_locked(lock);
179}
180
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100181static inline int arch_spin_is_contended(arch_spinlock_t *lock)
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700182{
183 return __ticket_spin_is_contended(lock);
184}
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100185#define arch_spin_is_contended arch_spin_is_contended
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700186
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100187static __always_inline void arch_spin_lock(arch_spinlock_t *lock)
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700188{
189 __ticket_spin_lock(lock);
190}
191
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100192static __always_inline int arch_spin_trylock(arch_spinlock_t *lock)
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700193{
194 return __ticket_spin_trylock(lock);
195}
196
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100197static __always_inline void arch_spin_unlock(arch_spinlock_t *lock)
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700198{
199 __ticket_spin_unlock(lock);
200}
Jeremy Fitzhardinge63d3a752008-08-19 13:19:36 -0700201
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100202static __always_inline void arch_spin_lock_flags(arch_spinlock_t *lock,
Jeremy Fitzhardinge63d3a752008-08-19 13:19:36 -0700203 unsigned long flags)
204{
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100205 arch_spin_lock(lock);
Jeremy Fitzhardinge63d3a752008-08-19 13:19:36 -0700206}
207
Jeremy Fitzhardingeb4ecc122009-05-13 17:16:55 -0700208#endif /* CONFIG_PARAVIRT_SPINLOCKS */
Jeremy Fitzhardinge74d4aff2008-07-07 12:07:50 -0700209
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100210static inline void arch_spin_unlock_wait(arch_spinlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100211{
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100212 while (arch_spin_is_locked(lock))
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100213 cpu_relax();
214}
215
216/*
217 * Read-write spinlocks, allowing multiple readers
218 * but only one writer.
219 *
220 * NOTE! it is quite common to have readers in interrupts
221 * but no interrupt writers. For those circumstances we
222 * can "mix" irq-safe locks - any writer needs to get a
223 * irq-safe write-lock, but readers can get non-irqsafe
224 * read-locks.
225 *
226 * On x86, we implement read-write locks as a 32-bit counter
227 * with the high bit (sign) being the "contended" bit.
228 */
229
Nick Piggin314cdbe2008-01-30 13:31:21 +0100230/**
231 * read_can_lock - would read_trylock() succeed?
232 * @lock: the rwlock in question.
233 */
Thomas Gleixnere5931942009-12-03 20:08:46 +0100234static inline int arch_read_can_lock(arch_rwlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100235{
Jan Beulicha7500362011-07-19 13:00:45 +0100236 return lock->lock > 0;
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100237}
238
Nick Piggin314cdbe2008-01-30 13:31:21 +0100239/**
240 * write_can_lock - would write_trylock() succeed?
241 * @lock: the rwlock in question.
242 */
Thomas Gleixnere5931942009-12-03 20:08:46 +0100243static inline int arch_write_can_lock(arch_rwlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100244{
Jan Beulicha7500362011-07-19 13:00:45 +0100245 return lock->write == WRITE_LOCK_CMP;
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100246}
247
Thomas Gleixnere5931942009-12-03 20:08:46 +0100248static inline void arch_read_lock(arch_rwlock_t *rw)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100249{
Jan Beulicha7500362011-07-19 13:00:45 +0100250 asm volatile(LOCK_PREFIX READ_LOCK_SIZE(dec) " (%0)\n\t"
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100251 "jns 1f\n"
252 "call __read_lock_failed\n\t"
253 "1:\n"
254 ::LOCK_PTR_REG (rw) : "memory");
255}
256
Thomas Gleixnere5931942009-12-03 20:08:46 +0100257static inline void arch_write_lock(arch_rwlock_t *rw)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100258{
Jan Beulicha7500362011-07-19 13:00:45 +0100259 asm volatile(LOCK_PREFIX WRITE_LOCK_SUB(%1) "(%0)\n\t"
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100260 "jz 1f\n"
261 "call __write_lock_failed\n\t"
262 "1:\n"
Jan Beulicha7500362011-07-19 13:00:45 +0100263 ::LOCK_PTR_REG (&rw->write), "i" (RW_LOCK_BIAS)
264 : "memory");
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100265}
266
Thomas Gleixnere5931942009-12-03 20:08:46 +0100267static inline int arch_read_trylock(arch_rwlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100268{
Jan Beulicha7500362011-07-19 13:00:45 +0100269 READ_LOCK_ATOMIC(t) *count = (READ_LOCK_ATOMIC(t) *)lock;
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100270
Jan Beulicha7500362011-07-19 13:00:45 +0100271 if (READ_LOCK_ATOMIC(dec_return)(count) >= 0)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100272 return 1;
Jan Beulicha7500362011-07-19 13:00:45 +0100273 READ_LOCK_ATOMIC(inc)(count);
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100274 return 0;
275}
276
Thomas Gleixnere5931942009-12-03 20:08:46 +0100277static inline int arch_write_trylock(arch_rwlock_t *lock)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100278{
Jan Beulicha7500362011-07-19 13:00:45 +0100279 atomic_t *count = (atomic_t *)&lock->write;
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100280
Jan Beulicha7500362011-07-19 13:00:45 +0100281 if (atomic_sub_and_test(WRITE_LOCK_CMP, count))
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100282 return 1;
Jan Beulicha7500362011-07-19 13:00:45 +0100283 atomic_add(WRITE_LOCK_CMP, count);
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100284 return 0;
285}
286
Thomas Gleixnere5931942009-12-03 20:08:46 +0100287static inline void arch_read_unlock(arch_rwlock_t *rw)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100288{
Jan Beulicha7500362011-07-19 13:00:45 +0100289 asm volatile(LOCK_PREFIX READ_LOCK_SIZE(inc) " %0"
290 :"+m" (rw->lock) : : "memory");
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100291}
292
Thomas Gleixnere5931942009-12-03 20:08:46 +0100293static inline void arch_write_unlock(arch_rwlock_t *rw)
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100294{
Jan Beulicha7500362011-07-19 13:00:45 +0100295 asm volatile(LOCK_PREFIX WRITE_LOCK_ADD(%1) "%0"
296 : "+m" (rw->write) : "i" (RW_LOCK_BIAS) : "memory");
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100297}
298
Thomas Gleixnere5931942009-12-03 20:08:46 +0100299#define arch_read_lock_flags(lock, flags) arch_read_lock(lock)
300#define arch_write_lock_flags(lock, flags) arch_write_lock(lock)
Robin Holtf5f7eac2009-04-02 16:59:46 -0700301
Jan Beulicha7500362011-07-19 13:00:45 +0100302#undef READ_LOCK_SIZE
303#undef READ_LOCK_ATOMIC
304#undef WRITE_LOCK_ADD
305#undef WRITE_LOCK_SUB
306#undef WRITE_LOCK_CMP
307
Thomas Gleixner0199c4e2009-12-02 20:01:25 +0100308#define arch_spin_relax(lock) cpu_relax()
309#define arch_read_relax(lock) cpu_relax()
310#define arch_write_relax(lock) cpu_relax()
Thomas Gleixner1075cf72008-01-30 13:30:34 +0100311
Jiri Olsaad462762009-07-08 12:10:31 +0000312/* The {read|write|spin}_lock() on x86 are full memory barriers. */
313static inline void smp_mb__after_lock(void) { }
314#define ARCH_HAS_SMP_MB_AFTER_LOCK
315
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700316#endif /* _ASM_X86_SPINLOCK_H */