blob: 7a7a934a7757e58426fe1fb81bc4ecdbb63cb3ab [file] [log] [blame]
Mika Westerbergd16a5aa2014-03-20 22:04:23 +08001/*
2 * Intel Low Power Subsystem PWM controller driver
3 *
4 * Copyright (C) 2014, Intel Corporation
5 * Author: Mika Westerberg <mika.westerberg@linux.intel.com>
6 * Author: Chew Kean Ho <kean.ho.chew@intel.com>
7 * Author: Chang Rebecca Swee Fun <rebecca.swee.fun.chang@intel.com>
8 * Author: Chew Chiau Ee <chiau.ee.chew@intel.com>
Alan Cox093e00b2014-04-18 19:17:40 +08009 * Author: Alan Cox <alan@linux.intel.com>
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Thierry Redinge0c86a32014-08-23 00:22:45 +020016#include <linux/io.h>
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080017#include <linux/kernel.h>
18#include <linux/module.h>
Alan Cox093e00b2014-04-18 19:17:40 +080019
Andy Shevchenkoc558e392014-08-19 19:17:35 +030020#include "pwm-lpss.h"
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080021
22#define PWM 0x00000000
23#define PWM_ENABLE BIT(31)
24#define PWM_SW_UPDATE BIT(30)
25#define PWM_BASE_UNIT_SHIFT 8
26#define PWM_BASE_UNIT_MASK 0x00ffff00
27#define PWM_ON_TIME_DIV_MASK 0x000000ff
28#define PWM_DIVISION_CORRECTION 0x2
29#define PWM_LIMIT (0x8000 + PWM_DIVISION_CORRECTION)
30#define NSECS_PER_SEC 1000000000UL
31
32struct pwm_lpss_chip {
33 struct pwm_chip chip;
34 void __iomem *regs;
Alan Cox093e00b2014-04-18 19:17:40 +080035 unsigned long clk_rate;
36};
37
Alan Cox093e00b2014-04-18 19:17:40 +080038/* BayTrail */
Andy Shevchenkoc558e392014-08-19 19:17:35 +030039const struct pwm_lpss_boardinfo pwm_lpss_byt_info = {
Alan Cox093e00b2014-04-18 19:17:40 +080040 25000000
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080041};
Andy Shevchenkoc558e392014-08-19 19:17:35 +030042EXPORT_SYMBOL_GPL(pwm_lpss_byt_info);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080043
Alan Cox373c5782014-08-19 17:18:29 +030044/* Braswell */
Andy Shevchenkoc558e392014-08-19 19:17:35 +030045const struct pwm_lpss_boardinfo pwm_lpss_bsw_info = {
Alan Cox373c5782014-08-19 17:18:29 +030046 19200000
47};
Andy Shevchenkoc558e392014-08-19 19:17:35 +030048EXPORT_SYMBOL_GPL(pwm_lpss_bsw_info);
Alan Cox373c5782014-08-19 17:18:29 +030049
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080050static inline struct pwm_lpss_chip *to_lpwm(struct pwm_chip *chip)
51{
52 return container_of(chip, struct pwm_lpss_chip, chip);
53}
54
55static int pwm_lpss_config(struct pwm_chip *chip, struct pwm_device *pwm,
56 int duty_ns, int period_ns)
57{
58 struct pwm_lpss_chip *lpwm = to_lpwm(chip);
59 u8 on_time_div;
60 unsigned long c;
61 unsigned long long base_unit, freq = NSECS_PER_SEC;
62 u32 ctrl;
63
64 do_div(freq, period_ns);
65
66 /* The equation is: base_unit = ((freq / c) * 65536) + correction */
67 base_unit = freq * 65536;
68
Alan Cox093e00b2014-04-18 19:17:40 +080069 c = lpwm->clk_rate;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080070 if (!c)
71 return -EINVAL;
72
73 do_div(base_unit, c);
74 base_unit += PWM_DIVISION_CORRECTION;
75 if (base_unit > PWM_LIMIT)
76 return -EINVAL;
77
78 if (duty_ns <= 0)
79 duty_ns = 1;
80 on_time_div = 255 - (255 * duty_ns / period_ns);
81
82 ctrl = readl(lpwm->regs + PWM);
83 ctrl &= ~(PWM_BASE_UNIT_MASK | PWM_ON_TIME_DIV_MASK);
84 ctrl |= (u16) base_unit << PWM_BASE_UNIT_SHIFT;
85 ctrl |= on_time_div;
86 /* request PWM to update on next cycle */
87 ctrl |= PWM_SW_UPDATE;
88 writel(ctrl, lpwm->regs + PWM);
89
90 return 0;
91}
92
93static int pwm_lpss_enable(struct pwm_chip *chip, struct pwm_device *pwm)
94{
95 struct pwm_lpss_chip *lpwm = to_lpwm(chip);
96 u32 ctrl;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +080097
98 ctrl = readl(lpwm->regs + PWM);
99 writel(ctrl | PWM_ENABLE, lpwm->regs + PWM);
100
101 return 0;
102}
103
104static void pwm_lpss_disable(struct pwm_chip *chip, struct pwm_device *pwm)
105{
106 struct pwm_lpss_chip *lpwm = to_lpwm(chip);
107 u32 ctrl;
108
109 ctrl = readl(lpwm->regs + PWM);
110 writel(ctrl & ~PWM_ENABLE, lpwm->regs + PWM);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800111}
112
113static const struct pwm_ops pwm_lpss_ops = {
114 .config = pwm_lpss_config,
115 .enable = pwm_lpss_enable,
116 .disable = pwm_lpss_disable,
117 .owner = THIS_MODULE,
118};
119
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300120struct pwm_lpss_chip *pwm_lpss_probe(struct device *dev, struct resource *r,
121 const struct pwm_lpss_boardinfo *info)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800122{
123 struct pwm_lpss_chip *lpwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800124 int ret;
125
Alan Cox093e00b2014-04-18 19:17:40 +0800126 lpwm = devm_kzalloc(dev, sizeof(*lpwm), GFP_KERNEL);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800127 if (!lpwm)
Alan Cox093e00b2014-04-18 19:17:40 +0800128 return ERR_PTR(-ENOMEM);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800129
Alan Cox093e00b2014-04-18 19:17:40 +0800130 lpwm->regs = devm_ioremap_resource(dev, r);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800131 if (IS_ERR(lpwm->regs))
Thierry Reding89c03392014-05-07 10:27:57 +0200132 return ERR_CAST(lpwm->regs);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800133
Heikki Krogerus65accd82014-05-09 11:35:21 +0300134 lpwm->clk_rate = info->clk_rate;
Alan Cox093e00b2014-04-18 19:17:40 +0800135 lpwm->chip.dev = dev;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800136 lpwm->chip.ops = &pwm_lpss_ops;
137 lpwm->chip.base = -1;
138 lpwm->chip.npwm = 1;
139
140 ret = pwmchip_add(&lpwm->chip);
141 if (ret) {
Alan Cox093e00b2014-04-18 19:17:40 +0800142 dev_err(dev, "failed to add PWM chip: %d\n", ret);
143 return ERR_PTR(ret);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800144 }
145
Alan Cox093e00b2014-04-18 19:17:40 +0800146 return lpwm;
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800147}
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300148EXPORT_SYMBOL_GPL(pwm_lpss_probe);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800149
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300150int pwm_lpss_remove(struct pwm_lpss_chip *lpwm)
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800151{
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800152 u32 ctrl;
153
154 ctrl = readl(lpwm->regs + PWM);
155 writel(ctrl & ~PWM_ENABLE, lpwm->regs + PWM);
156
157 return pwmchip_remove(&lpwm->chip);
158}
Andy Shevchenkoc558e392014-08-19 19:17:35 +0300159EXPORT_SYMBOL_GPL(pwm_lpss_remove);
Mika Westerbergd16a5aa2014-03-20 22:04:23 +0800160
161MODULE_DESCRIPTION("PWM driver for Intel LPSS");
162MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
163MODULE_LICENSE("GPL v2");