blob: d694ce289668ecf4a3e1bdb71712b9b9ad6b30bd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/irq.c
3 *
eric miaoe3630db2008-03-04 11:42:26 +08004 * Generic PXA IRQ handling
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15#include <linux/init.h>
16#include <linux/module.h>
17#include <linux/interrupt.h>
eric miaoc01655042008-01-28 23:00:02 +000018#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/irq.h>
22#include <asm/mach/irq.h>
Eric Miaoa58fbcd2009-01-06 17:37:37 +080023#include <mach/gpio.h>
Eric Miao5bf3df32009-01-20 11:04:16 +080024#include <mach/regs-intc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include "generic.h"
27
eric miaof6fb7af2008-03-04 13:53:05 +080028#define IRQ_BIT(n) (((n) - PXA_IRQ(0)) & 0x1f)
29#define _ICMR(n) (*((((n) - PXA_IRQ(0)) & ~0x1f) ? &ICMR2 : &ICMR))
30#define _ICLR(n) (*((((n) - PXA_IRQ(0)) & ~0x1f) ? &ICLR2 : &ICLR))
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32/*
33 * This is for peripheral IRQs internal to the PXA chip.
34 */
35
eric miaof6fb7af2008-03-04 13:53:05 +080036static int pxa_internal_irq_nr;
37
38static void pxa_mask_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039{
eric miaof6fb7af2008-03-04 13:53:05 +080040 _ICMR(irq) &= ~(1 << IRQ_BIT(irq));
Linus Torvalds1da177e2005-04-16 15:20:36 -070041}
42
eric miaof6fb7af2008-03-04 13:53:05 +080043static void pxa_unmask_irq(unsigned int irq)
Linus Torvalds1da177e2005-04-16 15:20:36 -070044{
eric miaof6fb7af2008-03-04 13:53:05 +080045 _ICMR(irq) |= 1 << IRQ_BIT(irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -070046}
47
eric miaof6fb7af2008-03-04 13:53:05 +080048static struct irq_chip pxa_internal_irq_chip = {
David Brownell38c677c2006-08-01 22:26:25 +010049 .name = "SC",
eric miaof6fb7af2008-03-04 13:53:05 +080050 .ack = pxa_mask_irq,
51 .mask = pxa_mask_irq,
52 .unmask = pxa_unmask_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -070053};
54
Eric Miaoa58fbcd2009-01-06 17:37:37 +080055/*
56 * GPIO IRQs for GPIO 0 and 1
57 */
58static int pxa_set_low_gpio_type(unsigned int irq, unsigned int type)
59{
60 int gpio = irq - IRQ_GPIO0;
61
62 if (__gpio_is_occupied(gpio)) {
63 pr_err("%s failed: GPIO is configured\n", __func__);
64 return -EINVAL;
65 }
66
67 if (type & IRQ_TYPE_EDGE_RISING)
68 GRER0 |= GPIO_bit(gpio);
69 else
70 GRER0 &= ~GPIO_bit(gpio);
71
72 if (type & IRQ_TYPE_EDGE_FALLING)
73 GFER0 |= GPIO_bit(gpio);
74 else
75 GFER0 &= ~GPIO_bit(gpio);
76
77 return 0;
78}
79
80static void pxa_ack_low_gpio(unsigned int irq)
81{
82 GEDR0 = (1 << (irq - IRQ_GPIO0));
83}
84
85static void pxa_mask_low_gpio(unsigned int irq)
86{
87 ICMR &= ~(1 << (irq - PXA_IRQ(0)));
88}
89
90static void pxa_unmask_low_gpio(unsigned int irq)
91{
92 ICMR |= 1 << (irq - PXA_IRQ(0));
93}
94
95static struct irq_chip pxa_low_gpio_chip = {
96 .name = "GPIO-l",
97 .ack = pxa_ack_low_gpio,
98 .mask = pxa_mask_low_gpio,
99 .unmask = pxa_unmask_low_gpio,
100 .set_type = pxa_set_low_gpio_type,
101};
102
103static void __init pxa_init_low_gpio_irq(set_wake_t fn)
104{
105 int irq;
106
107 /* clear edge detection on GPIO 0 and 1 */
108 GFER0 &= ~0x3;
109 GRER0 &= ~0x3;
110 GEDR0 = 0x3;
111
112 for (irq = IRQ_GPIO0; irq <= IRQ_GPIO1; irq++) {
113 set_irq_chip(irq, &pxa_low_gpio_chip);
114 set_irq_handler(irq, handle_edge_irq);
115 set_irq_flags(irq, IRQF_VALID);
116 }
117
118 pxa_low_gpio_chip.set_wake = fn;
119}
120
eric miaob9e25ac2008-03-04 14:19:58 +0800121void __init pxa_init_irq(int irq_nr, set_wake_t fn)
Eric Miao53665a52007-06-06 06:36:04 +0100122{
Haojian Zhuangd2c37062009-08-19 19:49:31 +0800123 int irq, i;
Eric Miao53665a52007-06-06 06:36:04 +0100124
eric miaof6fb7af2008-03-04 13:53:05 +0800125 pxa_internal_irq_nr = irq_nr;
Eric Miao53665a52007-06-06 06:36:04 +0100126
Marc Zyngier57a7a622008-09-01 13:03:32 +0100127 for (irq = PXA_IRQ(0); irq < PXA_IRQ(irq_nr); irq += 32) {
eric miaof6fb7af2008-03-04 13:53:05 +0800128 _ICMR(irq) = 0; /* disable all IRQs */
129 _ICLR(irq) = 0; /* all IRQs are IRQ, not FIQ */
130 }
Eric Miao53665a52007-06-06 06:36:04 +0100131
Haojian Zhuangd2c37062009-08-19 19:49:31 +0800132 /* initialize interrupt priority */
133 if (cpu_is_pxa27x() || cpu_is_pxa3xx()) {
134 for (i = 0; i < irq_nr; i++)
135 IPR(i) = i | (1 << 31);
136 }
137
Eric Miao53665a52007-06-06 06:36:04 +0100138 /* only unmasked interrupts kick us out of idle */
139 ICCR = 1;
140
eric miaof6fb7af2008-03-04 13:53:05 +0800141 for (irq = PXA_IRQ(0); irq < PXA_IRQ(irq_nr); irq++) {
142 set_irq_chip(irq, &pxa_internal_irq_chip);
Eric Miao53665a52007-06-06 06:36:04 +0100143 set_irq_handler(irq, handle_level_irq);
144 set_irq_flags(irq, IRQF_VALID);
145 }
Eric Miao53665a52007-06-06 06:36:04 +0100146
eric miaob9e25ac2008-03-04 14:19:58 +0800147 pxa_internal_irq_chip.set_wake = fn;
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800148 pxa_init_low_gpio_irq(fn);
eric miaoc95530c2007-08-29 10:22:17 +0100149}
eric miaoc01655042008-01-28 23:00:02 +0000150
151#ifdef CONFIG_PM
152static unsigned long saved_icmr[2];
153
154static int pxa_irq_suspend(struct sys_device *dev, pm_message_t state)
155{
eric miaof6fb7af2008-03-04 13:53:05 +0800156 int i, irq = PXA_IRQ(0);
157
158 for (i = 0; irq < PXA_IRQ(pxa_internal_irq_nr); i++, irq += 32) {
159 saved_icmr[i] = _ICMR(irq);
160 _ICMR(irq) = 0;
eric miaoc01655042008-01-28 23:00:02 +0000161 }
162
163 return 0;
164}
165
166static int pxa_irq_resume(struct sys_device *dev)
167{
eric miaof6fb7af2008-03-04 13:53:05 +0800168 int i, irq = PXA_IRQ(0);
169
170 for (i = 0; irq < PXA_IRQ(pxa_internal_irq_nr); i++, irq += 32) {
171 _ICMR(irq) = saved_icmr[i];
172 _ICLR(irq) = 0;
eric miaoc01655042008-01-28 23:00:02 +0000173 }
174
eric miaof6fb7af2008-03-04 13:53:05 +0800175 ICCR = 1;
eric miaoc01655042008-01-28 23:00:02 +0000176 return 0;
177}
178#else
179#define pxa_irq_suspend NULL
180#define pxa_irq_resume NULL
181#endif
182
183struct sysdev_class pxa_irq_sysclass = {
184 .name = "irq",
185 .suspend = pxa_irq_suspend,
186 .resume = pxa_irq_resume,
187};
188
189static int __init pxa_irq_init(void)
190{
191 return sysdev_class_register(&pxa_irq_sysclass);
192}
193
194core_initcall(pxa_irq_init);