blob: 18b192784877d9f8f9da3bc46174d9d07acce5bb [file] [log] [blame]
Pete Popovbdf21b12005-07-14 17:47:57 +00001/*
2 * Copyright 2001, 2002, 2003 MontaVista Software Inc.
3 * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
Ralf Baechle4b550482007-10-11 23:46:08 +01004 * Copyright (C) 2007 Ralf Baechle (ralf@linux-mips.org)
Pete Popovbdf21b12005-07-14 17:47:57 +00005 *
6 * Common time service routines for MIPS machines. See
7 * Documents/MIPS/README.txt.
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the
11 * Free Software Foundation; either version 2 of the License, or (at your
12 * option) any later version.
13 */
14#include <linux/types.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/sched.h>
18#include <linux/param.h>
19#include <linux/time.h>
20#include <linux/timer.h>
21#include <linux/smp.h>
22#include <linux/kernel_stat.h>
23#include <linux/spinlock.h>
24#include <linux/interrupt.h>
Pete Popovbdf21b12005-07-14 17:47:57 +000025
26#include <asm/bootinfo.h>
27#include <asm/cpu.h>
28#include <asm/time.h>
29#include <asm/hardirq.h>
30#include <asm/div64.h>
31#include <asm/debug.h>
32
33#include <int.h>
34#include <cm.h>
35
Vitaly Wool2dbda7d2006-12-28 17:14:05 +030036static unsigned long cpj;
37
Magnus Damm8e196082009-04-21 12:24:00 -070038static cycle_t hpt_read(struct clocksource *cs)
Vitaly Wool2dbda7d2006-12-28 17:14:05 +030039{
40 return read_c0_count2();
41}
42
Vitaly Wool1b1c5f02008-01-10 17:10:05 +030043static struct clocksource pnx_clocksource = {
44 .name = "pnx8xxx",
45 .rating = 200,
46 .read = hpt_read,
47 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
48};
49
Vitaly Wool1b1c5f02008-01-10 17:10:05 +030050static irqreturn_t pnx8xxx_timer_interrupt(int irq, void *dev_id)
51{
52 struct clock_event_device *c = dev_id;
53
54 /* clear MATCH, signal the event */
55 c->event_handler(c);
56
57 return IRQ_HANDLED;
58}
59
60static struct irqaction pnx8xxx_timer_irq = {
61 .handler = pnx8xxx_timer_interrupt,
62 .flags = IRQF_DISABLED | IRQF_PERCPU,
63 .name = "pnx8xxx_timer",
64};
65
66static irqreturn_t monotonic_interrupt(int irq, void *dev_id)
67{
68 /* Timer 2 clear interrupt */
69 write_c0_compare2(-1);
70 return IRQ_HANDLED;
71}
72
73static struct irqaction monotonic_irqaction = {
74 .handler = monotonic_interrupt,
75 .flags = IRQF_DISABLED,
76 .name = "Monotonic timer",
77};
78
79static int pnx8xxx_set_next_event(unsigned long delta,
80 struct clock_event_device *evt)
81{
82 write_c0_compare(delta);
83 return 0;
84}
85
86static struct clock_event_device pnx8xxx_clockevent = {
87 .name = "pnx8xxx_clockevent",
88 .features = CLOCK_EVT_FEAT_ONESHOT,
89 .set_next_event = pnx8xxx_set_next_event,
90};
91
Vitaly Wool99004852008-01-12 16:03:40 +030092static inline void timer_ack(void)
93{
94 write_c0_compare(cpj);
95}
Pete Popovbdf21b12005-07-14 17:47:57 +000096
Ralf Baechle4b550482007-10-11 23:46:08 +010097__init void plat_time_init(void)
Pete Popovbdf21b12005-07-14 17:47:57 +000098{
Vitaly Wool99004852008-01-12 16:03:40 +030099 unsigned int configPR;
100 unsigned int n;
101 unsigned int m;
102 unsigned int p;
103 unsigned int pow2p;
Pete Popovbdf21b12005-07-14 17:47:57 +0000104
Rusty Russell320ab2b2008-12-13 21:20:26 +1030105 pnx8xxx_clockevent.cpumask = cpu_none_mask;
Vitaly Wool1b1c5f02008-01-10 17:10:05 +0300106 clockevents_register_device(&pnx8xxx_clockevent);
107 clocksource_register(&pnx_clocksource);
108
Vitaly Wool1b1c5f02008-01-10 17:10:05 +0300109 /* Timer 1 start */
110 configPR = read_c0_config7();
111 configPR &= ~0x00000008;
112 write_c0_config7(configPR);
113
114 /* Timer 2 start */
115 configPR = read_c0_config7();
116 configPR &= ~0x00000010;
117 write_c0_config7(configPR);
118
119 /* Timer 3 stop */
120 configPR = read_c0_config7();
121 configPR |= 0x00000020;
122 write_c0_config7(configPR);
123
124
Pete Popovbdf21b12005-07-14 17:47:57 +0000125 /* PLL0 sets MIPS clock (PLL1 <=> TM1, PLL6 <=> TM2, PLL5 <=> mem) */
126 /* (but only if CLK_MIPS_CTL select value [bits 3:1] is 1: FIXME) */
127
128 n = (PNX8550_CM_PLL0_CTL & PNX8550_CM_PLL_N_MASK) >> 16;
129 m = (PNX8550_CM_PLL0_CTL & PNX8550_CM_PLL_M_MASK) >> 8;
130 p = (PNX8550_CM_PLL0_CTL & PNX8550_CM_PLL_P_MASK) >> 2;
131 pow2p = (1 << p);
132
133 db_assert(m != 0 && pow2p != 0);
134
135 /*
136 * Compute the frequency as in the PNX8550 User Manual 1.0, p.186
137 * (a.k.a. 8-10). Divide by HZ for a timer offset that results in
138 * HZ timer interrupts per second.
139 */
140 mips_hpt_frequency = 27UL * ((1000000UL * n)/(m * pow2p));
Julia Lawall64f18152009-08-02 10:48:08 +0200141 cpj = DIV_ROUND_CLOSEST(mips_hpt_frequency, HZ);
Atsushi Nemoto6b4cd272007-01-09 10:23:00 +0900142 write_c0_count(0);
Vitaly Wool2dbda7d2006-12-28 17:14:05 +0300143 timer_ack();
144
145 /* Setup Timer 2 */
146 write_c0_count2(0);
147 write_c0_compare2(0xffffffff);
148
Vitaly Wool99004852008-01-12 16:03:40 +0300149 setup_irq(PNX8550_INT_TIMER1, &pnx8xxx_timer_irq);
150 setup_irq(PNX8550_INT_TIMER2, &monotonic_irqaction);
Pete Popovbdf21b12005-07-14 17:47:57 +0000151}