blob: 814466f455d9ccc34ffb83c61fbf6f06e9f6c4d5 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
8 *
9 * Authors:
10 * Dor Laor <dor.laor@qumranet.com>
11 * Gregory Haskins <ghaskins@novell.com>
12 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
13 *
14 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 */
19
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030021#include <linux/kvm.h>
22#include <linux/mm.h>
23#include <linux/highmem.h>
24#include <linux/smp.h>
25#include <linux/hrtimer.h>
26#include <linux/io.h>
27#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070028#include <linux/math64.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030029#include <asm/processor.h>
30#include <asm/msr.h>
31#include <asm/page.h>
32#include <asm/current.h>
33#include <asm/apicdef.h>
34#include <asm/atomic.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030036#include "irq.h"
37
Marcelo Tosattib682b812009-02-10 20:41:41 -020038#ifndef CONFIG_X86_64
39#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
40#else
41#define mod_64(x, y) ((x) % (y))
42#endif
43
Eddie Dong97222cc2007-09-12 10:58:04 +030044#define PRId64 "d"
45#define PRIx64 "llx"
46#define PRIu64 "u"
47#define PRIo64 "o"
48
49#define APIC_BUS_CYCLE_NS 1
50
51/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
52#define apic_debug(fmt, arg...)
53
54#define APIC_LVT_NUM 6
55/* 14 is the version for Xeon and Pentium 8.4.8*/
56#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
57#define LAPIC_MMIO_LENGTH (1 << 12)
58/* followed define is not in apicdef.h */
59#define APIC_SHORT_MASK 0xc0000
60#define APIC_DEST_NOSHORT 0x0
61#define APIC_DEST_MASK 0x800
62#define MAX_APIC_VECTOR 256
63
64#define VEC_POS(v) ((v) & (32 - 1))
65#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080066
Eddie Dong97222cc2007-09-12 10:58:04 +030067static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
68{
69 return *((u32 *) (apic->regs + reg_off));
70}
71
72static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
73{
74 *((u32 *) (apic->regs + reg_off)) = val;
75}
76
77static inline int apic_test_and_set_vector(int vec, void *bitmap)
78{
79 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
80}
81
82static inline int apic_test_and_clear_vector(int vec, void *bitmap)
83{
84 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85}
86
87static inline void apic_set_vector(int vec, void *bitmap)
88{
89 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
90}
91
92static inline void apic_clear_vector(int vec, void *bitmap)
93{
94 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
95}
96
97static inline int apic_hw_enabled(struct kvm_lapic *apic)
98{
Zhang Xiantaoad312c72007-12-13 23:50:52 +080099 return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300100}
101
102static inline int apic_sw_enabled(struct kvm_lapic *apic)
103{
104 return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
105}
106
107static inline int apic_enabled(struct kvm_lapic *apic)
108{
109 return apic_sw_enabled(apic) && apic_hw_enabled(apic);
110}
111
112#define LVT_MASK \
113 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
114
115#define LINT_MASK \
116 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
117 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
118
119static inline int kvm_apic_id(struct kvm_lapic *apic)
120{
121 return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
122}
123
124static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
125{
126 return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
127}
128
129static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
130{
131 return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
132}
133
134static inline int apic_lvtt_period(struct kvm_lapic *apic)
135{
136 return apic_get_reg(apic, APIC_LVTT) & APIC_LVT_TIMER_PERIODIC;
137}
138
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200139static inline int apic_lvt_nmi_mode(u32 lvt_val)
140{
141 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
142}
143
Eddie Dong97222cc2007-09-12 10:58:04 +0300144static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
145 LVT_MASK | APIC_LVT_TIMER_PERIODIC, /* LVTT */
146 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
147 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
148 LINT_MASK, LINT_MASK, /* LVT0-1 */
149 LVT_MASK /* LVTERR */
150};
151
152static int find_highest_vector(void *bitmap)
153{
154 u32 *word = bitmap;
155 int word_offset = MAX_APIC_VECTOR >> 5;
156
157 while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
158 continue;
159
160 if (likely(!word_offset && !word[0]))
161 return -1;
162 else
163 return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
164}
165
166static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
167{
168 return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
169}
170
171static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
172{
173 apic_clear_vector(vec, apic->regs + APIC_IRR);
174}
175
176static inline int apic_find_highest_irr(struct kvm_lapic *apic)
177{
178 int result;
179
180 result = find_highest_vector(apic->regs + APIC_IRR);
181 ASSERT(result == -1 || result >= 16);
182
183 return result;
184}
185
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800186int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
187{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800188 struct kvm_lapic *apic = vcpu->arch.apic;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800189 int highest_irr;
190
191 if (!apic)
192 return 0;
193 highest_irr = apic_find_highest_irr(apic);
194
195 return highest_irr;
196}
197EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
198
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200199static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
200 int vector, int level, int trig_mode);
201
202int kvm_apic_set_irq(struct kvm_vcpu *vcpu, u8 vec, u8 dmode, u8 trig)
Eddie Dong97222cc2007-09-12 10:58:04 +0300203{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800204 struct kvm_lapic *apic = vcpu->arch.apic;
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200205 int lapic_dmode;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800206
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200207 switch (dmode) {
208 case IOAPIC_LOWEST_PRIORITY:
209 lapic_dmode = APIC_DM_LOWEST;
210 break;
211 case IOAPIC_FIXED:
212 lapic_dmode = APIC_DM_FIXED;
213 break;
214 case IOAPIC_NMI:
215 lapic_dmode = APIC_DM_NMI;
216 break;
217 default:
218 printk(KERN_DEBUG"Ignoring delivery mode %d\n", dmode);
219 return 0;
220 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300221 }
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200222 return __apic_accept_irq(apic, lapic_dmode, vec, 1, trig);
Eddie Dong97222cc2007-09-12 10:58:04 +0300223}
224
225static inline int apic_find_highest_isr(struct kvm_lapic *apic)
226{
227 int result;
228
229 result = find_highest_vector(apic->regs + APIC_ISR);
230 ASSERT(result == -1 || result >= 16);
231
232 return result;
233}
234
235static void apic_update_ppr(struct kvm_lapic *apic)
236{
237 u32 tpr, isrv, ppr;
238 int isr;
239
240 tpr = apic_get_reg(apic, APIC_TASKPRI);
241 isr = apic_find_highest_isr(apic);
242 isrv = (isr != -1) ? isr : 0;
243
244 if ((tpr & 0xf0) >= (isrv & 0xf0))
245 ppr = tpr & 0xff;
246 else
247 ppr = isrv & 0xf0;
248
249 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
250 apic, ppr, isr, isrv);
251
252 apic_set_reg(apic, APIC_PROCPRI, ppr);
253}
254
255static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
256{
257 apic_set_reg(apic, APIC_TASKPRI, tpr);
258 apic_update_ppr(apic);
259}
260
261int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
262{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200263 return dest == 0xff || kvm_apic_id(apic) == dest;
Eddie Dong97222cc2007-09-12 10:58:04 +0300264}
265
266int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
267{
268 int result = 0;
269 u8 logical_id;
270
271 logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
272
273 switch (apic_get_reg(apic, APIC_DFR)) {
274 case APIC_DFR_FLAT:
275 if (logical_id & mda)
276 result = 1;
277 break;
278 case APIC_DFR_CLUSTER:
279 if (((logical_id >> 4) == (mda >> 0x4))
280 && (logical_id & mda & 0xf))
281 result = 1;
282 break;
283 default:
284 printk(KERN_WARNING "Bad DFR vcpu %d: %08x\n",
285 apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
286 break;
287 }
288
289 return result;
290}
291
Gleb Natapov343f94f2009-03-05 16:34:54 +0200292int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Eddie Dong97222cc2007-09-12 10:58:04 +0300293 int short_hand, int dest, int dest_mode)
294{
295 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800296 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300297
298 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200299 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300300 target, source, dest, dest_mode, short_hand);
301
302 ASSERT(!target);
303 switch (short_hand) {
304 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200305 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300306 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200307 result = kvm_apic_match_physical_addr(target, dest);
308 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300309 /* Logical mode. */
310 result = kvm_apic_match_logical_addr(target, dest);
311 break;
312 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200313 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300314 break;
315 case APIC_DEST_ALLINC:
316 result = 1;
317 break;
318 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200319 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300320 break;
321 default:
322 printk(KERN_WARNING "Bad dest shorthand value %x\n",
323 short_hand);
324 break;
325 }
326
327 return result;
328}
329
330/*
331 * Add a pending IRQ into lapic.
332 * Return 1 if successfully added and 0 if discarded.
333 */
334static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
335 int vector, int level, int trig_mode)
336{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200337 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300338 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300339
340 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300341 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200342 vcpu->arch.apic_arb_prio++;
343 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300344 /* FIXME add logic for vcpu on reset */
345 if (unlikely(!apic_enabled(apic)))
346 break;
347
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200348 result = !apic_test_and_set_irr(vector, apic);
349 if (!result) {
350 if (trig_mode)
351 apic_debug("level trig mode repeatedly for "
352 "vector %d", vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300353 break;
354 }
355
356 if (trig_mode) {
357 apic_debug("level trig mode for vector %d", vector);
358 apic_set_vector(vector, apic->regs + APIC_TMR);
359 } else
360 apic_clear_vector(vector, apic->regs + APIC_TMR);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300361 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300362 break;
363
364 case APIC_DM_REMRD:
365 printk(KERN_DEBUG "Ignoring delivery mode 3\n");
366 break;
367
368 case APIC_DM_SMI:
369 printk(KERN_DEBUG "Ignoring guest SMI\n");
370 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800371
Eddie Dong97222cc2007-09-12 10:58:04 +0300372 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200373 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800374 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200375 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300376 break;
377
378 case APIC_DM_INIT:
He, Qingc5ec1532007-09-03 17:07:41 +0300379 if (level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200380 result = 1;
Avi Kivitya4535292008-04-13 17:54:35 +0300381 if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
He, Qingc5ec1532007-09-03 17:07:41 +0300382 printk(KERN_DEBUG
383 "INIT on a runnable vcpu %d\n",
384 vcpu->vcpu_id);
Avi Kivitya4535292008-04-13 17:54:35 +0300385 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
He, Qingc5ec1532007-09-03 17:07:41 +0300386 kvm_vcpu_kick(vcpu);
387 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200388 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
389 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300390 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300391 break;
392
393 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200394 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
395 vcpu->vcpu_id, vector);
Avi Kivitya4535292008-04-13 17:54:35 +0300396 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200397 result = 1;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800398 vcpu->arch.sipi_vector = vector;
Avi Kivitya4535292008-04-13 17:54:35 +0300399 vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
Marcelo Tosattid7690172008-09-08 15:23:48 -0300400 kvm_vcpu_kick(vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300401 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300402 break;
403
Jan Kiszka23930f92008-09-26 09:30:52 +0200404 case APIC_DM_EXTINT:
405 /*
406 * Should only be called by kvm_apic_local_deliver() with LVT0,
407 * before NMI watchdog was enabled. Already handled by
408 * kvm_apic_accept_pic_intr().
409 */
410 break;
411
Eddie Dong97222cc2007-09-12 10:58:04 +0300412 default:
413 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
414 delivery_mode);
415 break;
416 }
417 return result;
418}
419
Gleb Natapove1035712009-03-05 16:34:59 +0200420int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300421{
Gleb Natapove1035712009-03-05 16:34:59 +0200422 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800423}
424
Eddie Dong97222cc2007-09-12 10:58:04 +0300425static void apic_set_eoi(struct kvm_lapic *apic)
426{
427 int vector = apic_find_highest_isr(apic);
Marcelo Tosattif5244722008-07-26 17:01:00 -0300428 int trigger_mode;
Eddie Dong97222cc2007-09-12 10:58:04 +0300429 /*
430 * Not every write EOI will has corresponding ISR,
431 * one example is when Kernel check timer on setup_IO_APIC
432 */
433 if (vector == -1)
434 return;
435
436 apic_clear_vector(vector, apic->regs + APIC_ISR);
437 apic_update_ppr(apic);
438
439 if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
Marcelo Tosattif5244722008-07-26 17:01:00 -0300440 trigger_mode = IOAPIC_LEVEL_TRIG;
441 else
442 trigger_mode = IOAPIC_EDGE_TRIG;
443 kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
Eddie Dong97222cc2007-09-12 10:58:04 +0300444}
445
446static void apic_send_ipi(struct kvm_lapic *apic)
447{
448 u32 icr_low = apic_get_reg(apic, APIC_ICR);
449 u32 icr_high = apic_get_reg(apic, APIC_ICR2);
450
451 unsigned int dest = GET_APIC_DEST_FIELD(icr_high);
452 unsigned int short_hand = icr_low & APIC_SHORT_MASK;
453 unsigned int trig_mode = icr_low & APIC_INT_LEVELTRIG;
454 unsigned int level = icr_low & APIC_INT_ASSERT;
455 unsigned int dest_mode = icr_low & APIC_DEST_MASK;
456 unsigned int delivery_mode = icr_low & APIC_MODE_MASK;
457 unsigned int vector = icr_low & APIC_VECTOR_MASK;
458
Gleb Natapov343f94f2009-03-05 16:34:54 +0200459 DECLARE_BITMAP(deliver_bitmask, KVM_MAX_VCPUS);
Eddie Dong97222cc2007-09-12 10:58:04 +0300460 int i;
461
462 apic_debug("icr_high 0x%x, icr_low 0x%x, "
463 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
464 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
465 icr_high, icr_low, short_hand, dest,
466 trig_mode, level, dest_mode, delivery_mode, vector);
467
Gleb Natapov343f94f2009-03-05 16:34:54 +0200468 kvm_get_intr_delivery_bitmask(apic->vcpu->kvm, apic, dest, dest_mode,
469 delivery_mode == APIC_DM_LOWEST, short_hand,
470 deliver_bitmask);
Eddie Dong97222cc2007-09-12 10:58:04 +0300471
Gleb Natapov343f94f2009-03-05 16:34:54 +0200472 while ((i = find_first_bit(deliver_bitmask, KVM_MAX_VCPUS))
473 < KVM_MAX_VCPUS) {
474 struct kvm_vcpu *vcpu = apic->vcpu->kvm->vcpus[i];
475 __clear_bit(i, deliver_bitmask);
476 if (vcpu)
477 __apic_accept_irq(vcpu->arch.apic, delivery_mode,
478 vector, level, trig_mode);
Eddie Dong97222cc2007-09-12 10:58:04 +0300479 }
480}
481
482static u32 apic_get_tmcct(struct kvm_lapic *apic)
483{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200484 ktime_t remaining;
485 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200486 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300487
488 ASSERT(apic != NULL);
489
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200490 /* if initial count is 0, current count should also be 0 */
Marcelo Tosattib682b812009-02-10 20:41:41 -0200491 if (apic_get_reg(apic, APIC_TMICT) == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200492 return 0;
493
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300494 remaining = hrtimer_expires_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200495 if (ktime_to_ns(remaining) < 0)
496 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300497
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300498 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
499 tmcct = div64_u64(ns,
500 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300501
502 return tmcct;
503}
504
Avi Kivityb209749f2007-10-22 16:50:39 +0200505static void __report_tpr_access(struct kvm_lapic *apic, bool write)
506{
507 struct kvm_vcpu *vcpu = apic->vcpu;
508 struct kvm_run *run = vcpu->run;
509
510 set_bit(KVM_REQ_REPORT_TPR_ACCESS, &vcpu->requests);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300511 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200512 run->tpr_access.is_write = write;
513}
514
515static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
516{
517 if (apic->vcpu->arch.tpr_access_reporting)
518 __report_tpr_access(apic, write);
519}
520
Eddie Dong97222cc2007-09-12 10:58:04 +0300521static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
522{
523 u32 val = 0;
524
Joerg Roedelc7bf23b2008-04-30 17:55:59 +0200525 KVMTRACE_1D(APIC_ACCESS, apic->vcpu, (u32)offset, handler);
526
Eddie Dong97222cc2007-09-12 10:58:04 +0300527 if (offset >= LAPIC_MMIO_LENGTH)
528 return 0;
529
530 switch (offset) {
531 case APIC_ARBPRI:
532 printk(KERN_WARNING "Access APIC ARBPRI register "
533 "which is for P6\n");
534 break;
535
536 case APIC_TMCCT: /* Timer CCR */
537 val = apic_get_tmcct(apic);
538 break;
539
Avi Kivityb209749f2007-10-22 16:50:39 +0200540 case APIC_TASKPRI:
541 report_tpr_access(apic, false);
542 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300543 default:
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800544 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300545 val = apic_get_reg(apic, offset);
546 break;
547 }
548
549 return val;
550}
551
552static void apic_mmio_read(struct kvm_io_device *this,
553 gpa_t address, int len, void *data)
554{
555 struct kvm_lapic *apic = (struct kvm_lapic *)this->private;
556 unsigned int offset = address - apic->base_address;
557 unsigned char alignment = offset & 0xf;
558 u32 result;
559
560 if ((alignment + len) > 4) {
561 printk(KERN_ERR "KVM_APIC_READ: alignment error %lx %d",
562 (unsigned long)address, len);
563 return;
564 }
565 result = __apic_read(apic, offset & ~0xf);
566
567 switch (len) {
568 case 1:
569 case 2:
570 case 4:
571 memcpy(data, (char *)&result + alignment, len);
572 break;
573 default:
574 printk(KERN_ERR "Local APIC read with len = %x, "
575 "should be 1,2, or 4 instead\n", len);
576 break;
577 }
578}
579
580static void update_divide_count(struct kvm_lapic *apic)
581{
582 u32 tmp1, tmp2, tdcr;
583
584 tdcr = apic_get_reg(apic, APIC_TDCR);
585 tmp1 = tdcr & 0xf;
586 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300587 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +0300588
589 apic_debug("timer divide count is 0x%x\n",
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300590 apic->lapic_timer.divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +0300591}
592
593static void start_apic_timer(struct kvm_lapic *apic)
594{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300595 ktime_t now = apic->lapic_timer.timer.base->get_time();
Eddie Dong97222cc2007-09-12 10:58:04 +0300596
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300597 apic->lapic_timer.period = apic_get_reg(apic, APIC_TMICT) *
598 APIC_BUS_CYCLE_NS * apic->divide_count;
599 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +0200600
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300601 if (!apic->lapic_timer.period)
Avi Kivity0b975a32008-02-24 14:37:50 +0200602 return;
603
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300604 hrtimer_start(&apic->lapic_timer.timer,
605 ktime_add_ns(now, apic->lapic_timer.period),
Eddie Dong97222cc2007-09-12 10:58:04 +0300606 HRTIMER_MODE_ABS);
607
608 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
609 PRIx64 ", "
610 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800611 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +0300612 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
613 apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300614 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +0300615 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300616 apic->lapic_timer.period)));
Eddie Dong97222cc2007-09-12 10:58:04 +0300617}
618
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200619static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
620{
621 int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
622
623 if (apic_lvt_nmi_mode(lvt0_val)) {
624 if (!nmi_wd_enabled) {
625 apic_debug("Receive NMI setting on APIC_LVT0 "
626 "for cpu %d\n", apic->vcpu->vcpu_id);
627 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
628 }
629 } else if (nmi_wd_enabled)
630 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
631}
632
Eddie Dong97222cc2007-09-12 10:58:04 +0300633static void apic_mmio_write(struct kvm_io_device *this,
634 gpa_t address, int len, const void *data)
635{
636 struct kvm_lapic *apic = (struct kvm_lapic *)this->private;
637 unsigned int offset = address - apic->base_address;
638 unsigned char alignment = offset & 0xf;
639 u32 val;
640
641 /*
642 * APIC register must be aligned on 128-bits boundary.
643 * 32/64/128 bits registers must be accessed thru 32 bits.
644 * Refer SDM 8.4.1
645 */
646 if (len != 4 || alignment) {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200647 /* Don't shout loud, $infamous_os would cause only noise. */
648 apic_debug("apic write: bad size=%d %lx\n",
649 len, (long)address);
Eddie Dong97222cc2007-09-12 10:58:04 +0300650 return;
651 }
652
653 val = *(u32 *) data;
654
655 /* too common printing */
656 if (offset != APIC_EOI)
657 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800658 "0x%x\n", __func__, offset, len, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300659
660 offset &= 0xff0;
661
Joerg Roedelc7bf23b2008-04-30 17:55:59 +0200662 KVMTRACE_1D(APIC_ACCESS, apic->vcpu, (u32)offset, handler);
663
Eddie Dong97222cc2007-09-12 10:58:04 +0300664 switch (offset) {
665 case APIC_ID: /* Local APIC ID */
666 apic_set_reg(apic, APIC_ID, val);
667 break;
668
669 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +0200670 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +0300671 apic_set_tpr(apic, val & 0xff);
672 break;
673
674 case APIC_EOI:
675 apic_set_eoi(apic);
676 break;
677
678 case APIC_LDR:
679 apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
680 break;
681
682 case APIC_DFR:
683 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
684 break;
685
686 case APIC_SPIV:
687 apic_set_reg(apic, APIC_SPIV, val & 0x3ff);
688 if (!(val & APIC_SPIV_APIC_ENABLED)) {
689 int i;
690 u32 lvt_val;
691
692 for (i = 0; i < APIC_LVT_NUM; i++) {
693 lvt_val = apic_get_reg(apic,
694 APIC_LVTT + 0x10 * i);
695 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
696 lvt_val | APIC_LVT_MASKED);
697 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300698 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300699
700 }
701 break;
702
703 case APIC_ICR:
704 /* No delay here, so we always clear the pending bit */
705 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
706 apic_send_ipi(apic);
707 break;
708
709 case APIC_ICR2:
710 apic_set_reg(apic, APIC_ICR2, val & 0xff000000);
711 break;
712
Jan Kiszka23930f92008-09-26 09:30:52 +0200713 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200714 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300715 case APIC_LVTT:
716 case APIC_LVTTHMR:
717 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +0300718 case APIC_LVT1:
719 case APIC_LVTERR:
720 /* TODO: Check vector */
721 if (!apic_sw_enabled(apic))
722 val |= APIC_LVT_MASKED;
723
724 val &= apic_lvt_mask[(offset - APIC_LVTT) >> 4];
725 apic_set_reg(apic, offset, val);
726
727 break;
728
729 case APIC_TMICT:
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300730 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300731 apic_set_reg(apic, APIC_TMICT, val);
732 start_apic_timer(apic);
733 return;
734
735 case APIC_TDCR:
736 if (val & 4)
737 printk(KERN_ERR "KVM_WRITE:TDCR %x\n", val);
738 apic_set_reg(apic, APIC_TDCR, val);
739 update_divide_count(apic);
740 break;
741
742 default:
743 apic_debug("Local APIC Write to read-only register %x\n",
744 offset);
745 break;
746 }
747
748}
749
Laurent Vivier92760492008-05-30 16:05:53 +0200750static int apic_mmio_range(struct kvm_io_device *this, gpa_t addr,
751 int len, int size)
Eddie Dong97222cc2007-09-12 10:58:04 +0300752{
753 struct kvm_lapic *apic = (struct kvm_lapic *)this->private;
754 int ret = 0;
755
756
757 if (apic_hw_enabled(apic) &&
758 (addr >= apic->base_address) &&
759 (addr < (apic->base_address + LAPIC_MMIO_LENGTH)))
760 ret = 1;
761
762 return ret;
763}
764
Rusty Russelld5894442007-10-08 10:48:30 +1000765void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +0300766{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800767 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300768 return;
769
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300770 hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300771
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800772 if (vcpu->arch.apic->regs_page)
773 __free_page(vcpu->arch.apic->regs_page);
Eddie Dong97222cc2007-09-12 10:58:04 +0300774
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800775 kfree(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300776}
777
778/*
779 *----------------------------------------------------------------------
780 * LAPIC interface
781 *----------------------------------------------------------------------
782 */
783
784void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
785{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800786 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300787
788 if (!apic)
789 return;
Avi Kivityb93463a2007-10-25 16:52:32 +0200790 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
791 | (apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +0300792}
Joerg Roedelec7cf692008-04-16 16:51:16 +0200793EXPORT_SYMBOL_GPL(kvm_lapic_set_tpr);
Eddie Dong97222cc2007-09-12 10:58:04 +0300794
795u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
796{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800797 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300798 u64 tpr;
799
800 if (!apic)
801 return 0;
802 tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
803
804 return (tpr & 0xf0) >> 4;
805}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800806EXPORT_SYMBOL_GPL(kvm_lapic_get_cr8);
Eddie Dong97222cc2007-09-12 10:58:04 +0300807
808void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
809{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800810 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300811
812 if (!apic) {
813 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800814 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +0300815 return;
816 }
817 if (apic->vcpu->vcpu_id)
818 value &= ~MSR_IA32_APICBASE_BSP;
819
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800820 vcpu->arch.apic_base = value;
821 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +0300822 MSR_IA32_APICBASE_BASE;
823
824 /* with FSB delivery interrupt, we can restart APIC functionality */
825 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800826 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +0300827
828}
829
830u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu)
831{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800832 return vcpu->arch.apic_base;
Eddie Dong97222cc2007-09-12 10:58:04 +0300833}
834EXPORT_SYMBOL_GPL(kvm_lapic_get_base);
835
He, Qingc5ec1532007-09-03 17:07:41 +0300836void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +0300837{
838 struct kvm_lapic *apic;
839 int i;
840
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800841 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +0300842
843 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800844 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300845 ASSERT(apic != NULL);
846
847 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300848 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300849
850 apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
851 apic_set_reg(apic, APIC_LVR, APIC_VERSION);
852
853 for (i = 0; i < APIC_LVT_NUM; i++)
854 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Qing He40487c62007-09-17 14:47:13 +0800855 apic_set_reg(apic, APIC_LVT0,
856 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +0300857
858 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
859 apic_set_reg(apic, APIC_SPIV, 0xff);
860 apic_set_reg(apic, APIC_TASKPRI, 0);
861 apic_set_reg(apic, APIC_LDR, 0);
862 apic_set_reg(apic, APIC_ESR, 0);
863 apic_set_reg(apic, APIC_ICR, 0);
864 apic_set_reg(apic, APIC_ICR2, 0);
865 apic_set_reg(apic, APIC_TDCR, 0);
866 apic_set_reg(apic, APIC_TMICT, 0);
867 for (i = 0; i < 8; i++) {
868 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
869 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
870 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
871 }
Kevin Pedrettib33ac882007-10-21 08:54:53 +0200872 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300873 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300874 if (vcpu->vcpu_id == 0)
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800875 vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
Eddie Dong97222cc2007-09-12 10:58:04 +0300876 apic_update_ppr(apic);
877
Gleb Natapove1035712009-03-05 16:34:59 +0200878 vcpu->arch.apic_arb_prio = 0;
879
Eddie Dong97222cc2007-09-12 10:58:04 +0300880 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800881 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +0300882 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800883 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +0300884}
He, Qingc5ec1532007-09-03 17:07:41 +0300885EXPORT_SYMBOL_GPL(kvm_lapic_reset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300886
Gleb Natapov343f94f2009-03-05 16:34:54 +0200887bool kvm_apic_present(struct kvm_vcpu *vcpu)
888{
889 return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
890}
891
Eddie Dong97222cc2007-09-12 10:58:04 +0300892int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
893{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200894 return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300895}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800896EXPORT_SYMBOL_GPL(kvm_lapic_enabled);
Eddie Dong97222cc2007-09-12 10:58:04 +0300897
898/*
899 *----------------------------------------------------------------------
900 * timer interface
901 *----------------------------------------------------------------------
902 */
Eddie Dong1b9778d2007-09-03 16:56:58 +0300903
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300904static bool lapic_is_periodic(struct kvm_timer *ktimer)
Eddie Dong97222cc2007-09-12 10:58:04 +0300905{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300906 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
907 lapic_timer);
908 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300909}
910
Marcelo Tosatti3d808402008-04-11 14:53:26 -0300911int apic_has_pending_timer(struct kvm_vcpu *vcpu)
912{
913 struct kvm_lapic *lapic = vcpu->arch.apic;
914
Marcelo Tosatti54aaace2008-05-14 02:29:06 -0300915 if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300916 return atomic_read(&lapic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -0300917
918 return 0;
919}
920
Jan Kiszka8fdb2352008-10-20 10:20:02 +0200921static int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +0300922{
Jan Kiszka8fdb2352008-10-20 10:20:02 +0200923 u32 reg = apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +0200924 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +0300925
Jan Kiszka8fdb2352008-10-20 10:20:02 +0200926 if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +0200927 vector = reg & APIC_VECTOR_MASK;
928 mode = reg & APIC_MODE_MASK;
929 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
930 return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
931 }
932 return 0;
933}
934
Jan Kiszka8fdb2352008-10-20 10:20:02 +0200935void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +0200936{
Jan Kiszka8fdb2352008-10-20 10:20:02 +0200937 struct kvm_lapic *apic = vcpu->arch.apic;
938
939 if (apic)
940 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +0300941}
942
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300943struct kvm_timer_ops lapic_timer_ops = {
944 .is_periodic = lapic_is_periodic,
945};
Eddie Dong97222cc2007-09-12 10:58:04 +0300946
947int kvm_create_lapic(struct kvm_vcpu *vcpu)
948{
949 struct kvm_lapic *apic;
950
951 ASSERT(vcpu != NULL);
952 apic_debug("apic_init %d\n", vcpu->vcpu_id);
953
954 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
955 if (!apic)
956 goto nomem;
957
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800958 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300959
960 apic->regs_page = alloc_page(GFP_KERNEL);
961 if (apic->regs_page == NULL) {
962 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
963 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +1000964 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300965 }
966 apic->regs = page_address(apic->regs_page);
967 memset(apic->regs, 0, PAGE_SIZE);
968 apic->vcpu = vcpu;
969
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300970 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
971 HRTIMER_MODE_ABS);
972 apic->lapic_timer.timer.function = kvm_timer_fn;
973 apic->lapic_timer.t_ops = &lapic_timer_ops;
974 apic->lapic_timer.kvm = vcpu->kvm;
975 apic->lapic_timer.vcpu_id = vcpu->vcpu_id;
976
Eddie Dong97222cc2007-09-12 10:58:04 +0300977 apic->base_address = APIC_DEFAULT_PHYS_BASE;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800978 vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300979
He, Qingc5ec1532007-09-03 17:07:41 +0300980 kvm_lapic_reset(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300981 apic->dev.read = apic_mmio_read;
982 apic->dev.write = apic_mmio_write;
983 apic->dev.in_range = apic_mmio_range;
984 apic->dev.private = apic;
985
986 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +1000987nomem_free_apic:
988 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300989nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +0300990 return -ENOMEM;
991}
992EXPORT_SYMBOL_GPL(kvm_create_lapic);
993
994int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
995{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800996 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300997 int highest_irr;
998
999 if (!apic || !apic_enabled(apic))
1000 return -1;
1001
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001002 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001003 highest_irr = apic_find_highest_irr(apic);
1004 if ((highest_irr == -1) ||
1005 ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
1006 return -1;
1007 return highest_irr;
1008}
1009
Qing He40487c62007-09-17 14:47:13 +08001010int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1011{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001012 u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001013 int r = 0;
1014
1015 if (vcpu->vcpu_id == 0) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001016 if (!apic_hw_enabled(vcpu->arch.apic))
Qing He40487c62007-09-17 14:47:13 +08001017 r = 1;
1018 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1019 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1020 r = 1;
1021 }
1022 return r;
1023}
1024
Eddie Dong1b9778d2007-09-03 16:56:58 +03001025void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1026{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001027 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001028
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001029 if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001030 if (kvm_apic_local_deliver(apic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001031 atomic_dec(&apic->lapic_timer.pending);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001032 }
1033}
1034
Eddie Dong97222cc2007-09-12 10:58:04 +03001035int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1036{
1037 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001038 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001039
1040 if (vector == -1)
1041 return -1;
1042
1043 apic_set_vector(vector, apic->regs + APIC_ISR);
1044 apic_update_ppr(apic);
1045 apic_clear_irr(vector, apic);
1046 return vector;
1047}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001048
1049void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
1050{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001051 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001052
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001053 apic->base_address = vcpu->arch.apic_base &
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001054 MSR_IA32_APICBASE_BASE;
1055 apic_set_reg(apic, APIC_LVR, APIC_VERSION);
1056 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001057 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001058 update_divide_count(apic);
1059 start_apic_timer(apic);
1060}
Eddie Donga3d7f852007-09-03 16:15:12 +03001061
Avi Kivity2f52d582008-01-16 12:49:30 +02001062void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001063{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001064 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Donga3d7f852007-09-03 16:15:12 +03001065 struct hrtimer *timer;
1066
1067 if (!apic)
1068 return;
1069
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001070 timer = &apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001071 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001072 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001073}
Avi Kivityb93463a2007-10-25 16:52:32 +02001074
1075void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1076{
1077 u32 data;
1078 void *vapic;
1079
1080 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1081 return;
1082
1083 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1084 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
1085 kunmap_atomic(vapic, KM_USER0);
1086
1087 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1088}
1089
1090void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1091{
1092 u32 data, tpr;
1093 int max_irr, max_isr;
1094 struct kvm_lapic *apic;
1095 void *vapic;
1096
1097 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1098 return;
1099
1100 apic = vcpu->arch.apic;
1101 tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
1102 max_irr = apic_find_highest_irr(apic);
1103 if (max_irr < 0)
1104 max_irr = 0;
1105 max_isr = apic_find_highest_isr(apic);
1106 if (max_isr < 0)
1107 max_isr = 0;
1108 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1109
1110 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1111 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
1112 kunmap_atomic(vapic, KM_USER0);
1113}
1114
1115void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1116{
1117 if (!irqchip_in_kernel(vcpu->kvm))
1118 return;
1119
1120 vcpu->arch.apic->vapic_addr = vapic_addr;
1121}