blob: e6bc70ff8432ec747f8b53b6fb34cd8b5e85d647 [file] [log] [blame]
Eilon Greensteind05c26c2009-01-17 23:26:13 -08001/* Copyright 2008-2009 Broadcom Corporation
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002 *
3 * Unless you and Broadcom execute a separate written software license
4 * agreement governing use of this software, this software is licensed to you
5 * under the terms of the GNU General Public License version 2, available
6 * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
7 *
8 * Notwithstanding the above, under no circumstances may you combine this
9 * software in any way with any other Broadcom software provided under a
10 * license other than the GPL, without Broadcom's express prior written
11 * consent.
12 *
13 * Written by Yaniv Rosner
14 *
15 */
16
Joe Perches7995c642010-02-17 15:01:52 +000017#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070019#include <linux/kernel.h>
20#include <linux/errno.h>
21#include <linux/pci.h>
22#include <linux/netdevice.h>
23#include <linux/delay.h>
24#include <linux/ethtool.h>
25#include <linux/mutex.h>
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070026
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070027#include "bnx2x.h"
28
29/********************************************************/
Eilon Greenstein3196a882008-08-13 15:58:49 -070030#define ETH_HLEN 14
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070031#define ETH_OVREHEAD (ETH_HLEN + 8)/* 8 for CRC + VLAN*/
32#define ETH_MIN_PACKET_SIZE 60
33#define ETH_MAX_PACKET_SIZE 1500
34#define ETH_MAX_JUMBO_PACKET_SIZE 9600
35#define MDIO_ACCESS_TIMEOUT 1000
36#define BMAC_CONTROL_RX_ENABLE 2
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070037
38/***********************************************************/
Eilon Greenstein3196a882008-08-13 15:58:49 -070039/* Shortcut definitions */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070040/***********************************************************/
41
Eilon Greenstein2f904462009-08-12 08:22:16 +000042#define NIG_LATCH_BC_ENABLE_MI_INT 0
43
44#define NIG_STATUS_EMAC0_MI_INT \
45 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070046#define NIG_STATUS_XGXS0_LINK10G \
47 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G
48#define NIG_STATUS_XGXS0_LINK_STATUS \
49 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS
50#define NIG_STATUS_XGXS0_LINK_STATUS_SIZE \
51 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE
52#define NIG_STATUS_SERDES0_LINK_STATUS \
53 NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS
54#define NIG_MASK_MI_INT \
55 NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT
56#define NIG_MASK_XGXS0_LINK10G \
57 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G
58#define NIG_MASK_XGXS0_LINK_STATUS \
59 NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS
60#define NIG_MASK_SERDES0_LINK_STATUS \
61 NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS
62
63#define MDIO_AN_CL73_OR_37_COMPLETE \
64 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE | \
65 MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE)
66
67#define XGXS_RESET_BITS \
68 (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW | \
69 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ | \
70 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN | \
71 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD | \
72 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB)
73
74#define SERDES_RESET_BITS \
75 (MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW | \
76 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ | \
77 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN | \
78 MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD)
79
80#define AUTONEG_CL37 SHARED_HW_CFG_AN_ENABLE_CL37
81#define AUTONEG_CL73 SHARED_HW_CFG_AN_ENABLE_CL73
Eilon Greenstein3196a882008-08-13 15:58:49 -070082#define AUTONEG_BAM SHARED_HW_CFG_AN_ENABLE_BAM
83#define AUTONEG_PARALLEL \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070084 SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION
Eilon Greenstein3196a882008-08-13 15:58:49 -070085#define AUTONEG_SGMII_FIBER_AUTODET \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070086 SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT
Eilon Greenstein3196a882008-08-13 15:58:49 -070087#define AUTONEG_REMOTE_PHY SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY
Yaniv Rosnerea4e0402008-06-23 20:27:26 -070088
89#define GP_STATUS_PAUSE_RSOLUTION_TXSIDE \
90 MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE
91#define GP_STATUS_PAUSE_RSOLUTION_RXSIDE \
92 MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE
93#define GP_STATUS_SPEED_MASK \
94 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK
95#define GP_STATUS_10M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M
96#define GP_STATUS_100M MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M
97#define GP_STATUS_1G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G
98#define GP_STATUS_2_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G
99#define GP_STATUS_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G
100#define GP_STATUS_6G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G
101#define GP_STATUS_10G_HIG \
102 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG
103#define GP_STATUS_10G_CX4 \
104 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4
105#define GP_STATUS_12G_HIG \
106 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG
107#define GP_STATUS_12_5G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G
108#define GP_STATUS_13G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G
109#define GP_STATUS_15G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G
110#define GP_STATUS_16G MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G
111#define GP_STATUS_1G_KX MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX
112#define GP_STATUS_10G_KX4 \
113 MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4
114
115#define LINK_10THD LINK_STATUS_SPEED_AND_DUPLEX_10THD
116#define LINK_10TFD LINK_STATUS_SPEED_AND_DUPLEX_10TFD
117#define LINK_100TXHD LINK_STATUS_SPEED_AND_DUPLEX_100TXHD
118#define LINK_100T4 LINK_STATUS_SPEED_AND_DUPLEX_100T4
119#define LINK_100TXFD LINK_STATUS_SPEED_AND_DUPLEX_100TXFD
120#define LINK_1000THD LINK_STATUS_SPEED_AND_DUPLEX_1000THD
121#define LINK_1000TFD LINK_STATUS_SPEED_AND_DUPLEX_1000TFD
122#define LINK_1000XFD LINK_STATUS_SPEED_AND_DUPLEX_1000XFD
123#define LINK_2500THD LINK_STATUS_SPEED_AND_DUPLEX_2500THD
124#define LINK_2500TFD LINK_STATUS_SPEED_AND_DUPLEX_2500TFD
125#define LINK_2500XFD LINK_STATUS_SPEED_AND_DUPLEX_2500XFD
126#define LINK_10GTFD LINK_STATUS_SPEED_AND_DUPLEX_10GTFD
127#define LINK_10GXFD LINK_STATUS_SPEED_AND_DUPLEX_10GXFD
128#define LINK_12GTFD LINK_STATUS_SPEED_AND_DUPLEX_12GTFD
129#define LINK_12GXFD LINK_STATUS_SPEED_AND_DUPLEX_12GXFD
130#define LINK_12_5GTFD LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD
131#define LINK_12_5GXFD LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD
132#define LINK_13GTFD LINK_STATUS_SPEED_AND_DUPLEX_13GTFD
133#define LINK_13GXFD LINK_STATUS_SPEED_AND_DUPLEX_13GXFD
134#define LINK_15GTFD LINK_STATUS_SPEED_AND_DUPLEX_15GTFD
135#define LINK_15GXFD LINK_STATUS_SPEED_AND_DUPLEX_15GXFD
136#define LINK_16GTFD LINK_STATUS_SPEED_AND_DUPLEX_16GTFD
137#define LINK_16GXFD LINK_STATUS_SPEED_AND_DUPLEX_16GXFD
138
139#define PHY_XGXS_FLAG 0x1
140#define PHY_SGMII_FLAG 0x2
141#define PHY_SERDES_FLAG 0x4
142
Eilon Greenstein589abe32009-02-12 08:36:55 +0000143/* */
144#define SFP_EEPROM_CON_TYPE_ADDR 0x2
145 #define SFP_EEPROM_CON_TYPE_VAL_LC 0x7
146 #define SFP_EEPROM_CON_TYPE_VAL_COPPER 0x21
147
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000148
149#define SFP_EEPROM_COMP_CODE_ADDR 0x3
150 #define SFP_EEPROM_COMP_CODE_SR_MASK (1<<4)
151 #define SFP_EEPROM_COMP_CODE_LR_MASK (1<<5)
152 #define SFP_EEPROM_COMP_CODE_LRM_MASK (1<<6)
153
Eilon Greenstein589abe32009-02-12 08:36:55 +0000154#define SFP_EEPROM_FC_TX_TECH_ADDR 0x8
155 #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE 0x4
156 #define SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE 0x8
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000157
Eilon Greenstein589abe32009-02-12 08:36:55 +0000158#define SFP_EEPROM_OPTIONS_ADDR 0x40
159 #define SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK 0x1
160#define SFP_EEPROM_OPTIONS_SIZE 2
161
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000162#define EDC_MODE_LINEAR 0x0022
163#define EDC_MODE_LIMITING 0x0044
164#define EDC_MODE_PASSIVE_DAC 0x0055
Eilon Greenstein589abe32009-02-12 08:36:55 +0000165
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000166
167
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700168/**********************************************************/
169/* INTERFACE */
170/**********************************************************/
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000171
172#define CL45_WR_OVER_CL22(_bp, _phy, _bank, _addr, _val) \
173 bnx2x_cl45_write(_bp, _phy, \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700174 DEFAULT_PHY_DEV_ADDR, \
175 (_bank + (_addr & 0xf)), \
176 _val)
177
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000178#define CL45_RD_OVER_CL22(_bp, _phy, _bank, _addr, _val) \
179 bnx2x_cl45_read(_bp, _phy, \
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700180 DEFAULT_PHY_DEV_ADDR, \
181 (_bank + (_addr & 0xf)), \
182 _val)
183
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000184static void bnx2x_set_serdes_access(struct bnx2x *bp, u8 port)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700185{
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000186 u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000187
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000188 /* Set Clause 22 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000189 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 1);
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000190 REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245f8000);
191 udelay(500);
192 REG_WR(bp, emac_base + EMAC_REG_EMAC_MDIO_COMM, 0x245d000f);
193 udelay(500);
194 /* Set Clause 45 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000195 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_ST + port*0x10, 0);
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000196}
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000197
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000198static void bnx2x_set_phy_mdio(struct link_params *params, u8 phy_flags)
199{
200 struct bnx2x *bp = params->bp;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000201
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000202 if (phy_flags & PHY_XGXS_FLAG) {
203 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_ST +
204 params->port*0x18, 0);
205 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + params->port*0x18,
206 DEFAULT_PHY_DEV_ADDR);
207 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000208 bnx2x_set_serdes_access(bp, params->port);
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000209
210 REG_WR(bp, NIG_REG_SERDES0_CTRL_MD_DEVAD +
211 params->port*0x10,
212 DEFAULT_PHY_DEV_ADDR);
213 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700214}
215
216static u32 bnx2x_bits_en(struct bnx2x *bp, u32 reg, u32 bits)
217{
218 u32 val = REG_RD(bp, reg);
219
220 val |= bits;
221 REG_WR(bp, reg, val);
222 return val;
223}
224
225static u32 bnx2x_bits_dis(struct bnx2x *bp, u32 reg, u32 bits)
226{
227 u32 val = REG_RD(bp, reg);
228
229 val &= ~bits;
230 REG_WR(bp, reg, val);
231 return val;
232}
233
234static void bnx2x_emac_init(struct link_params *params,
235 struct link_vars *vars)
236{
237 /* reset and unreset the emac core */
238 struct bnx2x *bp = params->bp;
239 u8 port = params->port;
240 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
241 u32 val;
242 u16 timeout;
243
244 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
245 (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
246 udelay(5);
247 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
248 (MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE << port));
249
250 /* init emac - use read-modify-write */
251 /* self clear reset */
252 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
Eilon Greenstein3196a882008-08-13 15:58:49 -0700253 EMAC_WR(bp, EMAC_REG_EMAC_MODE, (val | EMAC_MODE_RESET));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700254
255 timeout = 200;
Eilon Greenstein3196a882008-08-13 15:58:49 -0700256 do {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700257 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
258 DP(NETIF_MSG_LINK, "EMAC reset reg is %u\n", val);
259 if (!timeout) {
260 DP(NETIF_MSG_LINK, "EMAC timeout!\n");
261 return;
262 }
263 timeout--;
Eilon Greenstein3196a882008-08-13 15:58:49 -0700264 } while (val & EMAC_MODE_RESET);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700265
266 /* Set mac address */
267 val = ((params->mac_addr[0] << 8) |
268 params->mac_addr[1]);
Eilon Greenstein3196a882008-08-13 15:58:49 -0700269 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700270
271 val = ((params->mac_addr[2] << 24) |
272 (params->mac_addr[3] << 16) |
273 (params->mac_addr[4] << 8) |
274 params->mac_addr[5]);
Eilon Greenstein3196a882008-08-13 15:58:49 -0700275 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + 4, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700276}
277
278static u8 bnx2x_emac_enable(struct link_params *params,
279 struct link_vars *vars, u8 lb)
280{
281 struct bnx2x *bp = params->bp;
282 u8 port = params->port;
283 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
284 u32 val;
285
286 DP(NETIF_MSG_LINK, "enabling EMAC\n");
287
288 /* enable emac and not bmac */
289 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 1);
290
291 /* for paladium */
292 if (CHIP_REV_IS_EMUL(bp)) {
293 /* Use lane 1 (of lanes 0-3) */
294 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 1);
295 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL +
296 port*4, 1);
297 }
298 /* for fpga */
299 else
300
301 if (CHIP_REV_IS_FPGA(bp)) {
302 /* Use lane 1 (of lanes 0-3) */
303 DP(NETIF_MSG_LINK, "bnx2x_emac_enable: Setting FPGA\n");
304
305 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 1);
306 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4,
307 0);
308 } else
309 /* ASIC */
310 if (vars->phy_flags & PHY_XGXS_FLAG) {
311 u32 ser_lane = ((params->lane_config &
312 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
313 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
314
315 DP(NETIF_MSG_LINK, "XGXS\n");
316 /* select the master lanes (out of 0-3) */
317 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 +
318 port*4, ser_lane);
319 /* select XGXS */
320 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL +
321 port*4, 1);
322
323 } else { /* SerDes */
324 DP(NETIF_MSG_LINK, "SerDes\n");
325 /* select SerDes */
326 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL +
327 port*4, 0);
328 }
329
Eilon Greenstein811a2f22009-02-12 08:37:04 +0000330 bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
331 EMAC_RX_MODE_RESET);
332 bnx2x_bits_en(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
333 EMAC_TX_MODE_RESET);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700334
335 if (CHIP_REV_IS_SLOW(bp)) {
336 /* config GMII mode */
337 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
Eilon Greenstein3196a882008-08-13 15:58:49 -0700338 EMAC_WR(bp, EMAC_REG_EMAC_MODE,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700339 (val | EMAC_MODE_PORT_GMII));
340 } else { /* ASIC */
341 /* pause enable/disable */
342 bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_RX_MODE,
343 EMAC_RX_MODE_FLOW_EN);
David S. Millerc0700f92008-12-16 23:53:20 -0800344 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700345 bnx2x_bits_en(bp, emac_base +
346 EMAC_REG_EMAC_RX_MODE,
347 EMAC_RX_MODE_FLOW_EN);
348
349 bnx2x_bits_dis(bp, emac_base + EMAC_REG_EMAC_TX_MODE,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700350 (EMAC_TX_MODE_EXT_PAUSE_EN |
351 EMAC_TX_MODE_FLOW_EN));
David S. Millerc0700f92008-12-16 23:53:20 -0800352 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700353 bnx2x_bits_en(bp, emac_base +
354 EMAC_REG_EMAC_TX_MODE,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700355 (EMAC_TX_MODE_EXT_PAUSE_EN |
356 EMAC_TX_MODE_FLOW_EN));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700357 }
358
359 /* KEEP_VLAN_TAG, promiscuous */
360 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_RX_MODE);
361 val |= EMAC_RX_MODE_KEEP_VLAN_TAG | EMAC_RX_MODE_PROMISCUOUS;
Eilon Greenstein3196a882008-08-13 15:58:49 -0700362 EMAC_WR(bp, EMAC_REG_EMAC_RX_MODE, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700363
364 /* Set Loopback */
365 val = REG_RD(bp, emac_base + EMAC_REG_EMAC_MODE);
366 if (lb)
367 val |= 0x810;
368 else
369 val &= ~0x810;
Eilon Greenstein3196a882008-08-13 15:58:49 -0700370 EMAC_WR(bp, EMAC_REG_EMAC_MODE, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700371
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +0000372 /* enable emac */
373 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 1);
374
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700375 /* enable emac for jumbo packets */
Eilon Greenstein3196a882008-08-13 15:58:49 -0700376 EMAC_WR(bp, EMAC_REG_EMAC_RX_MTU_SIZE,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700377 (EMAC_RX_MTU_SIZE_JUMBO_ENA |
378 (ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD)));
379
380 /* strip CRC */
381 REG_WR(bp, NIG_REG_NIG_INGRESS_EMAC0_NO_CRC + port*4, 0x1);
382
383 /* disable the NIG in/out to the bmac */
384 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x0);
385 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, 0x0);
386 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x0);
387
388 /* enable the NIG in/out to the emac */
389 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x1);
390 val = 0;
David S. Millerc0700f92008-12-16 23:53:20 -0800391 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700392 val = 1;
393
394 REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, val);
395 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x1);
396
397 if (CHIP_REV_IS_EMUL(bp)) {
398 /* take the BigMac out of reset */
399 REG_WR(bp,
400 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
401 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
402
403 /* enable access for bmac registers */
404 REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
Eilon Greenstein6f654972009-08-12 08:23:51 +0000405 } else
406 REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700407
408 vars->mac_type = MAC_TYPE_EMAC;
409 return 0;
410}
411
412
413
414static u8 bnx2x_bmac_enable(struct link_params *params, struct link_vars *vars,
415 u8 is_lb)
416{
417 struct bnx2x *bp = params->bp;
418 u8 port = params->port;
419 u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
420 NIG_REG_INGRESS_BMAC0_MEM;
421 u32 wb_data[2];
422 u32 val;
423
424 DP(NETIF_MSG_LINK, "Enabling BigMAC\n");
425 /* reset and unreset the BigMac */
426 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
427 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
428 msleep(1);
429
430 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
431 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
432
433 /* enable access for bmac registers */
434 REG_WR(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4, 0x1);
435
436 /* XGXS control */
437 wb_data[0] = 0x3c;
438 wb_data[1] = 0;
439 REG_WR_DMAE(bp, bmac_addr +
440 BIGMAC_REGISTER_BMAC_XGXS_CONTROL,
441 wb_data, 2);
442
443 /* tx MAC SA */
444 wb_data[0] = ((params->mac_addr[2] << 24) |
445 (params->mac_addr[3] << 16) |
446 (params->mac_addr[4] << 8) |
447 params->mac_addr[5]);
448 wb_data[1] = ((params->mac_addr[0] << 8) |
449 params->mac_addr[1]);
450 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_SOURCE_ADDR,
451 wb_data, 2);
452
453 /* tx control */
454 val = 0xc0;
David S. Millerc0700f92008-12-16 23:53:20 -0800455 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700456 val |= 0x800000;
457 wb_data[0] = val;
458 wb_data[1] = 0;
459 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_CONTROL,
460 wb_data, 2);
461
462 /* mac control */
463 val = 0x3;
464 if (is_lb) {
465 val |= 0x4;
466 DP(NETIF_MSG_LINK, "enable bmac loopback\n");
467 }
468 wb_data[0] = val;
469 wb_data[1] = 0;
470 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL,
471 wb_data, 2);
472
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700473 /* set rx mtu */
474 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
475 wb_data[1] = 0;
476 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_MAX_SIZE,
477 wb_data, 2);
478
479 /* rx control set to don't strip crc */
480 val = 0x14;
David S. Millerc0700f92008-12-16 23:53:20 -0800481 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700482 val |= 0x20;
483 wb_data[0] = val;
484 wb_data[1] = 0;
485 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_CONTROL,
486 wb_data, 2);
487
488 /* set tx mtu */
489 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
490 wb_data[1] = 0;
491 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_TX_MAX_SIZE,
492 wb_data, 2);
493
494 /* set cnt max size */
495 wb_data[0] = ETH_MAX_JUMBO_PACKET_SIZE + ETH_OVREHEAD;
496 wb_data[1] = 0;
497 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_CNT_MAX_SIZE,
498 wb_data, 2);
499
500 /* configure safc */
501 wb_data[0] = 0x1000200;
502 wb_data[1] = 0;
503 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_RX_LLFC_MSG_FLDS,
504 wb_data, 2);
505 /* fix for emulation */
506 if (CHIP_REV_IS_EMUL(bp)) {
507 wb_data[0] = 0xf000;
508 wb_data[1] = 0;
509 REG_WR_DMAE(bp,
510 bmac_addr + BIGMAC_REGISTER_TX_PAUSE_THRESHOLD,
511 wb_data, 2);
512 }
513
514 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 0x1);
515 REG_WR(bp, NIG_REG_XGXS_LANE_SEL_P0 + port*4, 0x0);
516 REG_WR(bp, NIG_REG_EGRESS_EMAC0_PORT + port*4, 0x0);
517 val = 0;
David S. Millerc0700f92008-12-16 23:53:20 -0800518 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700519 val = 1;
520 REG_WR(bp, NIG_REG_BMAC0_PAUSE_OUT_EN + port*4, val);
521 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0x0);
522 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0x0);
523 REG_WR(bp, NIG_REG_EMAC0_PAUSE_OUT_EN + port*4, 0x0);
524 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0x1);
525 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0x1);
526
527 vars->mac_type = MAC_TYPE_BMAC;
528 return 0;
529}
530
531static void bnx2x_phy_deassert(struct link_params *params, u8 phy_flags)
532{
533 struct bnx2x *bp = params->bp;
534 u32 val;
535
536 if (phy_flags & PHY_XGXS_FLAG) {
537 DP(NETIF_MSG_LINK, "bnx2x_phy_deassert:XGXS\n");
538 val = XGXS_RESET_BITS;
539
540 } else { /* SerDes */
541 DP(NETIF_MSG_LINK, "bnx2x_phy_deassert:SerDes\n");
542 val = SERDES_RESET_BITS;
543 }
544
545 val = val << (params->port*16);
546
547 /* reset and unreset the SerDes/XGXS */
548 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
549 val);
550 udelay(500);
551 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_SET,
552 val);
Eilon Greensteinc1b73992009-02-12 08:37:07 +0000553 bnx2x_set_phy_mdio(params, phy_flags);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700554}
555
556void bnx2x_link_status_update(struct link_params *params,
557 struct link_vars *vars)
558{
559 struct bnx2x *bp = params->bp;
560 u8 link_10g;
561 u8 port = params->port;
562
563 if (params->switch_cfg == SWITCH_CFG_1G)
564 vars->phy_flags = PHY_SERDES_FLAG;
565 else
566 vars->phy_flags = PHY_XGXS_FLAG;
567 vars->link_status = REG_RD(bp, params->shmem_base +
568 offsetof(struct shmem_region,
569 port_mb[port].link_status));
570
571 vars->link_up = (vars->link_status & LINK_STATUS_LINK_UP);
572
573 if (vars->link_up) {
574 DP(NETIF_MSG_LINK, "phy link up\n");
575
576 vars->phy_link_up = 1;
577 vars->duplex = DUPLEX_FULL;
578 switch (vars->link_status &
579 LINK_STATUS_SPEED_AND_DUPLEX_MASK) {
580 case LINK_10THD:
581 vars->duplex = DUPLEX_HALF;
582 /* fall thru */
583 case LINK_10TFD:
584 vars->line_speed = SPEED_10;
585 break;
586
587 case LINK_100TXHD:
588 vars->duplex = DUPLEX_HALF;
589 /* fall thru */
590 case LINK_100T4:
591 case LINK_100TXFD:
592 vars->line_speed = SPEED_100;
593 break;
594
595 case LINK_1000THD:
596 vars->duplex = DUPLEX_HALF;
597 /* fall thru */
598 case LINK_1000TFD:
599 vars->line_speed = SPEED_1000;
600 break;
601
602 case LINK_2500THD:
603 vars->duplex = DUPLEX_HALF;
604 /* fall thru */
605 case LINK_2500TFD:
606 vars->line_speed = SPEED_2500;
607 break;
608
609 case LINK_10GTFD:
610 vars->line_speed = SPEED_10000;
611 break;
612
613 case LINK_12GTFD:
614 vars->line_speed = SPEED_12000;
615 break;
616
617 case LINK_12_5GTFD:
618 vars->line_speed = SPEED_12500;
619 break;
620
621 case LINK_13GTFD:
622 vars->line_speed = SPEED_13000;
623 break;
624
625 case LINK_15GTFD:
626 vars->line_speed = SPEED_15000;
627 break;
628
629 case LINK_16GTFD:
630 vars->line_speed = SPEED_16000;
631 break;
632
633 default:
634 break;
635 }
636
637 if (vars->link_status & LINK_STATUS_TX_FLOW_CONTROL_ENABLED)
David S. Millerc0700f92008-12-16 23:53:20 -0800638 vars->flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700639 else
David S. Millerc0700f92008-12-16 23:53:20 -0800640 vars->flow_ctrl &= ~BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700641
642 if (vars->link_status & LINK_STATUS_RX_FLOW_CONTROL_ENABLED)
David S. Millerc0700f92008-12-16 23:53:20 -0800643 vars->flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700644 else
David S. Millerc0700f92008-12-16 23:53:20 -0800645 vars->flow_ctrl &= ~BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700646
647 if (vars->phy_flags & PHY_XGXS_FLAG) {
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700648 if (vars->line_speed &&
649 ((vars->line_speed == SPEED_10) ||
650 (vars->line_speed == SPEED_100))) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700651 vars->phy_flags |= PHY_SGMII_FLAG;
652 } else {
653 vars->phy_flags &= ~PHY_SGMII_FLAG;
654 }
655 }
656
657 /* anything 10 and over uses the bmac */
658 link_10g = ((vars->line_speed == SPEED_10000) ||
659 (vars->line_speed == SPEED_12000) ||
660 (vars->line_speed == SPEED_12500) ||
661 (vars->line_speed == SPEED_13000) ||
662 (vars->line_speed == SPEED_15000) ||
663 (vars->line_speed == SPEED_16000));
664 if (link_10g)
665 vars->mac_type = MAC_TYPE_BMAC;
666 else
667 vars->mac_type = MAC_TYPE_EMAC;
668
669 } else { /* link down */
670 DP(NETIF_MSG_LINK, "phy link down\n");
671
672 vars->phy_link_up = 0;
673
674 vars->line_speed = 0;
675 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -0800676 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700677
678 /* indicate no mac active */
679 vars->mac_type = MAC_TYPE_NONE;
680 }
681
682 DP(NETIF_MSG_LINK, "link_status 0x%x phy_link_up %x\n",
683 vars->link_status, vars->phy_link_up);
684 DP(NETIF_MSG_LINK, "line_speed %x duplex %x flow_ctrl 0x%x\n",
685 vars->line_speed, vars->duplex, vars->flow_ctrl);
686}
687
688static void bnx2x_update_mng(struct link_params *params, u32 link_status)
689{
690 struct bnx2x *bp = params->bp;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000691
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700692 REG_WR(bp, params->shmem_base +
693 offsetof(struct shmem_region,
694 port_mb[params->port].link_status),
695 link_status);
696}
697
698static void bnx2x_bmac_rx_disable(struct bnx2x *bp, u8 port)
699{
700 u32 bmac_addr = port ? NIG_REG_INGRESS_BMAC1_MEM :
701 NIG_REG_INGRESS_BMAC0_MEM;
702 u32 wb_data[2];
Eilon Greenstein3196a882008-08-13 15:58:49 -0700703 u32 nig_bmac_enable = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port*4);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700704
705 /* Only if the bmac is out of reset */
706 if (REG_RD(bp, MISC_REG_RESET_REG_2) &
707 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port) &&
708 nig_bmac_enable) {
709
710 /* Clear Rx Enable bit in BMAC_CONTROL register */
711 REG_RD_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL,
712 wb_data, 2);
713 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
714 REG_WR_DMAE(bp, bmac_addr + BIGMAC_REGISTER_BMAC_CONTROL,
715 wb_data, 2);
716
717 msleep(1);
718 }
719}
720
721static u8 bnx2x_pbf_update(struct link_params *params, u32 flow_ctrl,
722 u32 line_speed)
723{
724 struct bnx2x *bp = params->bp;
725 u8 port = params->port;
726 u32 init_crd, crd;
727 u32 count = 1000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700728
729 /* disable port */
730 REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x1);
731
732 /* wait for init credit */
733 init_crd = REG_RD(bp, PBF_REG_P0_INIT_CRD + port*4);
734 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
735 DP(NETIF_MSG_LINK, "init_crd 0x%x crd 0x%x\n", init_crd, crd);
736
737 while ((init_crd != crd) && count) {
738 msleep(5);
739
740 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
741 count--;
742 }
743 crd = REG_RD(bp, PBF_REG_P0_CREDIT + port*8);
744 if (init_crd != crd) {
745 DP(NETIF_MSG_LINK, "BUG! init_crd 0x%x != crd 0x%x\n",
746 init_crd, crd);
747 return -EINVAL;
748 }
749
David S. Millerc0700f92008-12-16 23:53:20 -0800750 if (flow_ctrl & BNX2X_FLOW_CTRL_RX ||
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700751 line_speed == SPEED_10 ||
752 line_speed == SPEED_100 ||
753 line_speed == SPEED_1000 ||
754 line_speed == SPEED_2500) {
755 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700756 /* update threshold */
757 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, 0);
758 /* update init credit */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700759 init_crd = 778; /* (800-18-4) */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700760
761 } else {
762 u32 thresh = (ETH_MAX_JUMBO_PACKET_SIZE +
763 ETH_OVREHEAD)/16;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -0700764 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700765 /* update threshold */
766 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, thresh);
767 /* update init credit */
768 switch (line_speed) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700769 case SPEED_10000:
770 init_crd = thresh + 553 - 22;
771 break;
772
773 case SPEED_12000:
774 init_crd = thresh + 664 - 22;
775 break;
776
777 case SPEED_13000:
778 init_crd = thresh + 742 - 22;
779 break;
780
781 case SPEED_16000:
782 init_crd = thresh + 778 - 22;
783 break;
784 default:
785 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
786 line_speed);
787 return -EINVAL;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700788 }
789 }
790 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, init_crd);
791 DP(NETIF_MSG_LINK, "PBF updated to speed %d credit %d\n",
792 line_speed, init_crd);
793
794 /* probe the credit changes */
795 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x1);
796 msleep(5);
797 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0x0);
798
799 /* enable port */
800 REG_WR(bp, PBF_REG_DISABLE_NEW_TASK_PROC_P0 + port*4, 0x0);
801 return 0;
802}
803
Eilon Greenstein589abe32009-02-12 08:36:55 +0000804static u32 bnx2x_get_emac_base(struct bnx2x *bp, u32 ext_phy_type, u8 port)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700805{
806 u32 emac_base;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000807
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700808 switch (ext_phy_type) {
809 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Eilon Greenstein589abe32009-02-12 08:36:55 +0000810 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000811 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eilon Greenstein589abe32009-02-12 08:36:55 +0000812 /* All MDC/MDIO is directed through single EMAC */
813 if (REG_RD(bp, NIG_REG_PORT_SWAP))
814 emac_base = GRCBASE_EMAC0;
815 else
816 emac_base = GRCBASE_EMAC1;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700817 break;
818 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eilon Greenstein6378c022008-08-13 15:59:25 -0700819 emac_base = (port) ? GRCBASE_EMAC0 : GRCBASE_EMAC1;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700820 break;
821 default:
Eilon Greenstein6378c022008-08-13 15:59:25 -0700822 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700823 break;
824 }
825 return emac_base;
826
827}
828
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000829u8 bnx2x_cl45_write(struct bnx2x *bp, struct bnx2x_phy *phy,
830 u8 devad, u16 reg, u16 val)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700831{
832 u32 tmp, saved_mode;
833 u8 i, rc = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700834
835 /* set clause 45 mode, slow down the MDIO clock to 2.5MHz
836 * (a value of 49==0x31) and make sure that the AUTO poll is off
837 */
Eilon Greenstein589abe32009-02-12 08:36:55 +0000838
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000839 saved_mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700840 tmp = saved_mode & ~(EMAC_MDIO_MODE_AUTO_POLL |
841 EMAC_MDIO_MODE_CLOCK_CNT);
842 tmp |= (EMAC_MDIO_MODE_CLAUSE_45 |
843 (49 << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT));
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000844 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, tmp);
845 REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700846 udelay(40);
847
848 /* address */
849
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000850 tmp = ((phy->addr << 21) | (devad << 16) | reg |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700851 EMAC_MDIO_COMM_COMMAND_ADDRESS |
852 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000853 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700854
855 for (i = 0; i < 50; i++) {
856 udelay(10);
857
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000858 tmp = REG_RD(bp, phy->mdio_ctrl +
859 EMAC_REG_EMAC_MDIO_COMM);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700860 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
861 udelay(5);
862 break;
863 }
864 }
865 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
866 DP(NETIF_MSG_LINK, "write phy register failed\n");
867 rc = -EFAULT;
868 } else {
869 /* data */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000870 tmp = ((phy->addr << 21) | (devad << 16) | val |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700871 EMAC_MDIO_COMM_COMMAND_WRITE_45 |
872 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000873 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, tmp);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700874
875 for (i = 0; i < 50; i++) {
876 udelay(10);
877
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000878 tmp = REG_RD(bp, phy->mdio_ctrl +
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700879 EMAC_REG_EMAC_MDIO_COMM);
880 if (!(tmp & EMAC_MDIO_COMM_START_BUSY)) {
881 udelay(5);
882 break;
883 }
884 }
885 if (tmp & EMAC_MDIO_COMM_START_BUSY) {
886 DP(NETIF_MSG_LINK, "write phy register failed\n");
887 rc = -EFAULT;
888 }
889 }
890
891 /* Restore the saved mode */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000892 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, saved_mode);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700893
894 return rc;
895}
896
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000897u8 bnx2x_cl45_read(struct bnx2x *bp, struct bnx2x_phy *phy,
898 u8 devad, u16 reg, u16 *ret_val)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700899{
900 u32 val, saved_mode;
901 u16 i;
902 u8 rc = 0;
903
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700904 /* set clause 45 mode, slow down the MDIO clock to 2.5MHz
905 * (a value of 49==0x31) and make sure that the AUTO poll is off
906 */
Eilon Greenstein589abe32009-02-12 08:36:55 +0000907
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000908 saved_mode = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
909 val = saved_mode & ~((EMAC_MDIO_MODE_AUTO_POLL |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700910 EMAC_MDIO_MODE_CLOCK_CNT));
911 val |= (EMAC_MDIO_MODE_CLAUSE_45 |
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000912 (49L << EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT));
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000913 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, val);
914 REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700915 udelay(40);
916
917 /* address */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000918 val = ((phy->addr << 21) | (devad << 16) | reg |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700919 EMAC_MDIO_COMM_COMMAND_ADDRESS |
920 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000921 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700922
923 for (i = 0; i < 50; i++) {
924 udelay(10);
925
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000926 val = REG_RD(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700927 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
928 udelay(5);
929 break;
930 }
931 }
932 if (val & EMAC_MDIO_COMM_START_BUSY) {
933 DP(NETIF_MSG_LINK, "read phy register failed\n");
934
935 *ret_val = 0;
936 rc = -EFAULT;
937
938 } else {
939 /* data */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000940 val = ((phy->addr << 21) | (devad << 16) |
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700941 EMAC_MDIO_COMM_COMMAND_READ_45 |
942 EMAC_MDIO_COMM_START_BUSY);
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000943 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_COMM, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700944
945 for (i = 0; i < 50; i++) {
946 udelay(10);
947
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000948 val = REG_RD(bp, phy->mdio_ctrl +
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700949 EMAC_REG_EMAC_MDIO_COMM);
950 if (!(val & EMAC_MDIO_COMM_START_BUSY)) {
951 *ret_val = (u16)(val & EMAC_MDIO_COMM_DATA);
952 break;
953 }
954 }
955 if (val & EMAC_MDIO_COMM_START_BUSY) {
956 DP(NETIF_MSG_LINK, "read phy register failed\n");
957
958 *ret_val = 0;
959 rc = -EFAULT;
960 }
961 }
962
963 /* Restore the saved mode */
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000964 REG_WR(bp, phy->mdio_ctrl + EMAC_REG_EMAC_MDIO_MODE, saved_mode);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -0700965
966 return rc;
967}
968
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000969u8 bnx2x_phy_read(struct link_params *params, u8 phy_addr,
970 u8 devad, u16 reg, u16 *ret_val)
971{
972 u8 phy_index;
973 /**
974 * Probe for the phy according to the given phy_addr, and execute
975 * the read request on it
976 */
977 for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
978 if (params->phy[phy_index].addr == phy_addr) {
979 return bnx2x_cl45_read(params->bp,
980 &params->phy[phy_index], devad,
981 reg, ret_val);
982 }
983 }
984 return -EINVAL;
985}
986
987u8 bnx2x_phy_write(struct link_params *params, u8 phy_addr,
988 u8 devad, u16 reg, u16 val)
989{
990 u8 phy_index;
991 /**
992 * Probe for the phy according to the given phy_addr, and execute
993 * the write request on it
994 */
995 for (phy_index = 0; phy_index < params->num_phys; phy_index++) {
996 if (params->phy[phy_index].addr == phy_addr) {
997 return bnx2x_cl45_write(params->bp,
998 &params->phy[phy_index], devad,
999 reg, val);
1000 }
1001 }
1002 return -EINVAL;
1003}
1004
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001005static void bnx2x_set_aer_mmd(struct link_params *params,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001006 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001007{
1008 struct bnx2x *bp = params->bp;
1009 u32 ser_lane;
1010 u16 offset;
1011
1012 ser_lane = ((params->lane_config &
1013 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
1014 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
1015
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001016 offset = (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ?
1017 (phy->addr + ser_lane) : 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001018
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001019 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001020 MDIO_REG_BANK_AER_BLOCK,
1021 MDIO_AER_BLOCK_AER_REG, 0x3800 + offset);
1022}
1023
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001024static void bnx2x_set_master_ln(struct link_params *params,
1025 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001026{
1027 struct bnx2x *bp = params->bp;
1028 u16 new_master_ln, ser_lane;
1029 ser_lane = ((params->lane_config &
1030 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
1031 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
1032
1033 /* set the master_ln for AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001034 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001035 MDIO_REG_BANK_XGXS_BLOCK2,
1036 MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
1037 &new_master_ln);
1038
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001039 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001040 MDIO_REG_BANK_XGXS_BLOCK2 ,
1041 MDIO_XGXS_BLOCK2_TEST_MODE_LANE,
1042 (new_master_ln | ser_lane));
1043}
1044
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001045static u8 bnx2x_reset_unicore(struct link_params *params,
1046 struct bnx2x_phy *phy,
1047 u8 set_serdes)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001048{
1049 struct bnx2x *bp = params->bp;
1050 u16 mii_control;
1051 u16 i;
1052
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001053 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001054 MDIO_REG_BANK_COMBO_IEEE0,
1055 MDIO_COMBO_IEEE0_MII_CONTROL, &mii_control);
1056
1057 /* reset the unicore */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001058 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001059 MDIO_REG_BANK_COMBO_IEEE0,
1060 MDIO_COMBO_IEEE0_MII_CONTROL,
1061 (mii_control |
1062 MDIO_COMBO_IEEO_MII_CONTROL_RESET));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001063 if (set_serdes)
1064 bnx2x_set_serdes_access(bp, params->port);
Eilon Greensteinc1b73992009-02-12 08:37:07 +00001065
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001066 /* wait for the reset to self clear */
1067 for (i = 0; i < MDIO_ACCESS_TIMEOUT; i++) {
1068 udelay(5);
1069
1070 /* the reset erased the previous bank value */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001071 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001072 MDIO_REG_BANK_COMBO_IEEE0,
1073 MDIO_COMBO_IEEE0_MII_CONTROL,
1074 &mii_control);
1075
1076 if (!(mii_control & MDIO_COMBO_IEEO_MII_CONTROL_RESET)) {
1077 udelay(5);
1078 return 0;
1079 }
1080 }
1081
1082 DP(NETIF_MSG_LINK, "BUG! XGXS is still in reset!\n");
1083 return -EINVAL;
1084
1085}
1086
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001087static void bnx2x_set_swap_lanes(struct link_params *params,
1088 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001089{
1090 struct bnx2x *bp = params->bp;
1091 /* Each two bits represents a lane number:
1092 No swap is 0123 => 0x1b no need to enable the swap */
1093 u16 ser_lane, rx_lane_swap, tx_lane_swap;
1094
1095 ser_lane = ((params->lane_config &
1096 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
1097 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
1098 rx_lane_swap = ((params->lane_config &
1099 PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK) >>
1100 PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT);
1101 tx_lane_swap = ((params->lane_config &
1102 PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK) >>
1103 PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT);
1104
1105 if (rx_lane_swap != 0x1b) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001106 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001107 MDIO_REG_BANK_XGXS_BLOCK2,
1108 MDIO_XGXS_BLOCK2_RX_LN_SWAP,
1109 (rx_lane_swap |
1110 MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE |
1111 MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE));
1112 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001113 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001114 MDIO_REG_BANK_XGXS_BLOCK2,
1115 MDIO_XGXS_BLOCK2_RX_LN_SWAP, 0);
1116 }
1117
1118 if (tx_lane_swap != 0x1b) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001119 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001120 MDIO_REG_BANK_XGXS_BLOCK2,
1121 MDIO_XGXS_BLOCK2_TX_LN_SWAP,
1122 (tx_lane_swap |
1123 MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE));
1124 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001125 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001126 MDIO_REG_BANK_XGXS_BLOCK2,
1127 MDIO_XGXS_BLOCK2_TX_LN_SWAP, 0);
1128 }
1129}
1130
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001131static void bnx2x_set_parallel_detection(struct bnx2x_phy *phy,
1132 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001133{
1134 struct bnx2x *bp = params->bp;
1135 u16 control2;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001136 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001137 MDIO_REG_BANK_SERDES_DIGITAL,
1138 MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
1139 &control2);
Yaniv Rosner18afb0a2009-11-05 19:18:04 +02001140 if (params->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
1141 control2 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
1142 else
1143 control2 &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN;
1144 DP(NETIF_MSG_LINK, "params->speed_cap_mask = 0x%x, control2 = 0x%x\n",
1145 params->speed_cap_mask, control2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001146 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001147 MDIO_REG_BANK_SERDES_DIGITAL,
1148 MDIO_SERDES_DIGITAL_A_1000X_CONTROL2,
1149 control2);
1150
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001151 if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
Yaniv Rosner18afb0a2009-11-05 19:18:04 +02001152 (params->speed_cap_mask &
1153 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001154 DP(NETIF_MSG_LINK, "XGXS\n");
1155
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001156 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001157 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1158 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK,
1159 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT);
1160
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001161 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001162 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1163 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
1164 &control2);
1165
1166
1167 control2 |=
1168 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN;
1169
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001170 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001171 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1172 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL,
1173 control2);
1174
1175 /* Disable parallel detection of HiG */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001176 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001177 MDIO_REG_BANK_XGXS_BLOCK2,
1178 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G,
1179 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS |
1180 MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS);
1181 }
1182}
1183
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001184static void bnx2x_set_autoneg(struct bnx2x_phy *phy,
1185 struct link_params *params,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001186 struct link_vars *vars,
1187 u8 enable_cl73)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001188{
1189 struct bnx2x *bp = params->bp;
1190 u16 reg_val;
1191
1192 /* CL37 Autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001193 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001194 MDIO_REG_BANK_COMBO_IEEE0,
1195 MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
1196
1197 /* CL37 Autoneg Enabled */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001198 if (vars->line_speed == SPEED_AUTO_NEG)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001199 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_AN_EN;
1200 else /* CL37 Autoneg Disabled */
1201 reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
1202 MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN);
1203
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001204 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001205 MDIO_REG_BANK_COMBO_IEEE0,
1206 MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
1207
1208 /* Enable/Disable Autodetection */
1209
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001210 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001211 MDIO_REG_BANK_SERDES_DIGITAL,
1212 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, &reg_val);
Eilon Greenstein239d6862009-08-12 08:23:04 +00001213 reg_val &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN |
1214 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT);
1215 reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001216 if (vars->line_speed == SPEED_AUTO_NEG)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001217 reg_val |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
1218 else
1219 reg_val &= ~MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET;
1220
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001221 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001222 MDIO_REG_BANK_SERDES_DIGITAL,
1223 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1, reg_val);
1224
1225 /* Enable TetonII and BAM autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001226 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001227 MDIO_REG_BANK_BAM_NEXT_PAGE,
1228 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
1229 &reg_val);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001230 if (vars->line_speed == SPEED_AUTO_NEG) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001231 /* Enable BAM aneg Mode and TetonII aneg Mode */
1232 reg_val |= (MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
1233 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
1234 } else {
1235 /* TetonII and BAM Autoneg Disabled */
1236 reg_val &= ~(MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE |
1237 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN);
1238 }
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001239 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001240 MDIO_REG_BANK_BAM_NEXT_PAGE,
1241 MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL,
1242 reg_val);
1243
Eilon Greenstein239d6862009-08-12 08:23:04 +00001244 if (enable_cl73) {
1245 /* Enable Cl73 FSM status bits */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001246 CL45_WR_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001247 MDIO_REG_BANK_CL73_USERB0,
1248 MDIO_CL73_USERB0_CL73_UCTRL,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001249 0xe);
Eilon Greenstein239d6862009-08-12 08:23:04 +00001250
1251 /* Enable BAM Station Manager*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001252 CL45_WR_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001253 MDIO_REG_BANK_CL73_USERB0,
1254 MDIO_CL73_USERB0_CL73_BAM_CTRL1,
1255 MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN |
1256 MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN |
1257 MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN);
1258
Yaniv Rosner7846e472009-11-05 19:18:07 +02001259 /* Advertise CL73 link speeds */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001260 CL45_RD_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001261 MDIO_REG_BANK_CL73_IEEEB1,
1262 MDIO_CL73_IEEEB1_AN_ADV2,
1263 &reg_val);
Yaniv Rosner7846e472009-11-05 19:18:07 +02001264 if (params->speed_cap_mask &
1265 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
1266 reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4;
1267 if (params->speed_cap_mask &
1268 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
1269 reg_val |= MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX;
Eilon Greenstein239d6862009-08-12 08:23:04 +00001270
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001271 CL45_WR_OVER_CL22(bp, phy,
Julia Lawallcc817352010-08-05 10:26:38 +00001272 MDIO_REG_BANK_CL73_IEEEB1,
1273 MDIO_CL73_IEEEB1_AN_ADV2,
1274 reg_val);
Eilon Greenstein239d6862009-08-12 08:23:04 +00001275
Eilon Greenstein239d6862009-08-12 08:23:04 +00001276 /* CL73 Autoneg Enabled */
1277 reg_val = MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN;
1278
1279 } else /* CL73 Autoneg Disabled */
1280 reg_val = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001281
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001282 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001283 MDIO_REG_BANK_CL73_IEEEB0,
1284 MDIO_CL73_IEEEB0_CL73_AN_CONTROL, reg_val);
1285}
1286
1287/* program SerDes, forced speed */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001288static void bnx2x_program_serdes(struct bnx2x_phy *phy,
1289 struct link_params *params,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001290 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001291{
1292 struct bnx2x *bp = params->bp;
1293 u16 reg_val;
1294
Eilon Greenstein57937202009-08-12 08:23:53 +00001295 /* program duplex, disable autoneg and sgmii*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001296 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001297 MDIO_REG_BANK_COMBO_IEEE0,
1298 MDIO_COMBO_IEEE0_MII_CONTROL, &reg_val);
1299 reg_val &= ~(MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX |
Eilon Greenstein57937202009-08-12 08:23:53 +00001300 MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
1301 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001302 if (params->req_duplex == DUPLEX_FULL)
1303 reg_val |= MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001304 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001305 MDIO_REG_BANK_COMBO_IEEE0,
1306 MDIO_COMBO_IEEE0_MII_CONTROL, reg_val);
1307
1308 /* program speed
1309 - needed only if the speed is greater than 1G (2.5G or 10G) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001310 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001311 MDIO_REG_BANK_SERDES_DIGITAL,
1312 MDIO_SERDES_DIGITAL_MISC1, &reg_val);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001313 /* clearing the speed value before setting the right speed */
1314 DP(NETIF_MSG_LINK, "MDIO_REG_BANK_SERDES_DIGITAL = 0x%x\n", reg_val);
1315
1316 reg_val &= ~(MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK |
1317 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
1318
1319 if (!((vars->line_speed == SPEED_1000) ||
1320 (vars->line_speed == SPEED_100) ||
1321 (vars->line_speed == SPEED_10))) {
1322
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001323 reg_val |= (MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M |
1324 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001325 if (vars->line_speed == SPEED_10000)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001326 reg_val |=
1327 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001328 if (vars->line_speed == SPEED_13000)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001329 reg_val |=
1330 MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001331 }
1332
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001333 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001334 MDIO_REG_BANK_SERDES_DIGITAL,
1335 MDIO_SERDES_DIGITAL_MISC1, reg_val);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001336
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001337}
1338
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001339static void bnx2x_set_brcm_cl37_advertisment(struct bnx2x_phy *phy,
1340 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001341{
1342 struct bnx2x *bp = params->bp;
1343 u16 val = 0;
1344
1345 /* configure the 48 bits for BAM AN */
1346
1347 /* set extended capabilities */
1348 if (params->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G)
1349 val |= MDIO_OVER_1G_UP1_2_5G;
1350 if (params->speed_cap_mask & PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
1351 val |= MDIO_OVER_1G_UP1_10G;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001352 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001353 MDIO_REG_BANK_OVER_1G,
1354 MDIO_OVER_1G_UP1, val);
1355
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001356 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001357 MDIO_REG_BANK_OVER_1G,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001358 MDIO_OVER_1G_UP3, 0x400);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001359}
1360
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001361static void bnx2x_calc_ieee_aneg_adv(struct bnx2x_phy *phy,
1362 struct link_params *params, u16 *ieee_fc)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001363{
Yaniv Rosnerd5cb9e92009-11-05 19:18:10 +02001364 struct bnx2x *bp = params->bp;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001365 *ieee_fc = MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001366 /* resolve pause mode and advertisement
1367 * Please refer to Table 28B-3 of the 802.3ab-1999 spec */
1368
1369 switch (params->req_flow_ctrl) {
David S. Millerc0700f92008-12-16 23:53:20 -08001370 case BNX2X_FLOW_CTRL_AUTO:
1371 if (params->req_fc_auto_adv == BNX2X_FLOW_CTRL_BOTH) {
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001372 *ieee_fc |=
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001373 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
1374 } else {
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001375 *ieee_fc |=
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001376 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
1377 }
1378 break;
David S. Millerc0700f92008-12-16 23:53:20 -08001379 case BNX2X_FLOW_CTRL_TX:
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001380 *ieee_fc |=
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001381 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
1382 break;
1383
David S. Millerc0700f92008-12-16 23:53:20 -08001384 case BNX2X_FLOW_CTRL_RX:
1385 case BNX2X_FLOW_CTRL_BOTH:
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001386 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001387 break;
1388
David S. Millerc0700f92008-12-16 23:53:20 -08001389 case BNX2X_FLOW_CTRL_NONE:
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001390 default:
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001391 *ieee_fc |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001392 break;
1393 }
Yaniv Rosnerd5cb9e92009-11-05 19:18:10 +02001394 DP(NETIF_MSG_LINK, "ieee_fc = 0x%x\n", *ieee_fc);
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001395}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001396
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001397static void bnx2x_set_ieee_aneg_advertisment(struct bnx2x_phy *phy,
1398 struct link_params *params,
Eilon Greenstein1ef70b92009-08-12 08:23:59 +00001399 u16 ieee_fc)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001400{
1401 struct bnx2x *bp = params->bp;
Yaniv Rosner7846e472009-11-05 19:18:07 +02001402 u16 val;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001403 /* for AN, we are always publishing full duplex */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001404
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001405 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001406 MDIO_REG_BANK_COMBO_IEEE0,
Eilon Greenstein1ef70b92009-08-12 08:23:59 +00001407 MDIO_COMBO_IEEE0_AUTO_NEG_ADV, ieee_fc);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001408 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001409 MDIO_REG_BANK_CL73_IEEEB1,
1410 MDIO_CL73_IEEEB1_AN_ADV1, &val);
1411 val &= ~MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH;
1412 val |= ((ieee_fc<<3) & MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001413 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001414 MDIO_REG_BANK_CL73_IEEEB1,
1415 MDIO_CL73_IEEEB1_AN_ADV1, val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001416}
1417
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001418static void bnx2x_restart_autoneg(struct bnx2x_phy *phy,
1419 struct link_params *params,
1420 u8 enable_cl73)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001421{
1422 struct bnx2x *bp = params->bp;
Eilon Greenstein3a36f2e2009-02-12 08:37:09 +00001423 u16 mii_control;
Eilon Greenstein239d6862009-08-12 08:23:04 +00001424
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001425 DP(NETIF_MSG_LINK, "bnx2x_restart_autoneg\n");
Eilon Greenstein3a36f2e2009-02-12 08:37:09 +00001426 /* Enable and restart BAM/CL37 aneg */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001427
Eilon Greenstein239d6862009-08-12 08:23:04 +00001428 if (enable_cl73) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001429 CL45_RD_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001430 MDIO_REG_BANK_CL73_IEEEB0,
1431 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
1432 &mii_control);
1433
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001434 CL45_WR_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001435 MDIO_REG_BANK_CL73_IEEEB0,
1436 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
1437 (mii_control |
1438 MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN |
1439 MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN));
1440 } else {
1441
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001442 CL45_RD_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001443 MDIO_REG_BANK_COMBO_IEEE0,
1444 MDIO_COMBO_IEEE0_MII_CONTROL,
1445 &mii_control);
1446 DP(NETIF_MSG_LINK,
1447 "bnx2x_restart_autoneg mii_control before = 0x%x\n",
1448 mii_control);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001449 CL45_WR_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001450 MDIO_REG_BANK_COMBO_IEEE0,
1451 MDIO_COMBO_IEEE0_MII_CONTROL,
1452 (mii_control |
1453 MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
1454 MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN));
1455 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001456}
1457
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001458static void bnx2x_initialize_sgmii_process(struct bnx2x_phy *phy,
1459 struct link_params *params,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001460 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001461{
1462 struct bnx2x *bp = params->bp;
1463 u16 control1;
1464
1465 /* in SGMII mode, the unicore is always slave */
1466
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001467 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001468 MDIO_REG_BANK_SERDES_DIGITAL,
1469 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
1470 &control1);
1471 control1 |= MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT;
1472 /* set sgmii mode (and not fiber) */
1473 control1 &= ~(MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE |
1474 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET |
1475 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001476 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001477 MDIO_REG_BANK_SERDES_DIGITAL,
1478 MDIO_SERDES_DIGITAL_A_1000X_CONTROL1,
1479 control1);
1480
1481 /* if forced speed */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001482 if (!(vars->line_speed == SPEED_AUTO_NEG)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001483 /* set speed, disable autoneg */
1484 u16 mii_control;
1485
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001486 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001487 MDIO_REG_BANK_COMBO_IEEE0,
1488 MDIO_COMBO_IEEE0_MII_CONTROL,
1489 &mii_control);
1490 mii_control &= ~(MDIO_COMBO_IEEO_MII_CONTROL_AN_EN |
1491 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK|
1492 MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX);
1493
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001494 switch (vars->line_speed) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001495 case SPEED_100:
1496 mii_control |=
1497 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100;
1498 break;
1499 case SPEED_1000:
1500 mii_control |=
1501 MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000;
1502 break;
1503 case SPEED_10:
1504 /* there is nothing to set for 10M */
1505 break;
1506 default:
1507 /* invalid speed for SGMII */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001508 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n",
1509 vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001510 break;
1511 }
1512
1513 /* setting the full duplex */
1514 if (params->req_duplex == DUPLEX_FULL)
1515 mii_control |=
1516 MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001517 CL45_WR_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001518 MDIO_REG_BANK_COMBO_IEEE0,
1519 MDIO_COMBO_IEEE0_MII_CONTROL,
1520 mii_control);
1521
1522 } else { /* AN mode */
1523 /* enable and restart AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001524 bnx2x_restart_autoneg(phy, params, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001525 }
1526}
1527
1528
1529/*
1530 * link management
1531 */
1532
1533static void bnx2x_pause_resolve(struct link_vars *vars, u32 pause_result)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001534{ /* LD LP */
1535 switch (pause_result) { /* ASYM P ASYM P */
1536 case 0xb: /* 1 0 1 1 */
David S. Millerc0700f92008-12-16 23:53:20 -08001537 vars->flow_ctrl = BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001538 break;
1539
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001540 case 0xe: /* 1 1 1 0 */
David S. Millerc0700f92008-12-16 23:53:20 -08001541 vars->flow_ctrl = BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001542 break;
1543
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001544 case 0x5: /* 0 1 0 1 */
1545 case 0x7: /* 0 1 1 1 */
1546 case 0xd: /* 1 1 0 1 */
1547 case 0xf: /* 1 1 1 1 */
David S. Millerc0700f92008-12-16 23:53:20 -08001548 vars->flow_ctrl = BNX2X_FLOW_CTRL_BOTH;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001549 break;
1550
1551 default:
1552 break;
1553 }
1554}
1555
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001556static u8 bnx2x_ext_phy_resolve_fc(struct bnx2x_phy *phy,
1557 struct link_params *params,
1558 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001559{
1560 struct bnx2x *bp = params->bp;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001561 u16 ld_pause; /* local */
1562 u16 lp_pause; /* link partner */
1563 u16 an_complete; /* AN complete */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001564 u16 pause_result;
1565 u8 ret = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001566 /* read twice */
1567
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001568 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001569 MDIO_AN_DEVAD,
1570 MDIO_AN_REG_STATUS, &an_complete);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001571 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001572 MDIO_AN_DEVAD,
1573 MDIO_AN_REG_STATUS, &an_complete);
1574
1575 if (an_complete & MDIO_AN_REG_STATUS_AN_COMPLETE) {
1576 ret = 1;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001577 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001578 MDIO_AN_DEVAD,
1579 MDIO_AN_REG_ADV_PAUSE, &ld_pause);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001580 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001581 MDIO_AN_DEVAD,
1582 MDIO_AN_REG_LP_AUTO_NEG, &lp_pause);
1583 pause_result = (ld_pause &
1584 MDIO_AN_REG_ADV_PAUSE_MASK) >> 8;
1585 pause_result |= (lp_pause &
1586 MDIO_AN_REG_ADV_PAUSE_MASK) >> 10;
Frans Pop2381a552010-03-24 07:57:36 +00001587 DP(NETIF_MSG_LINK, "Ext PHY pause result 0x%x\n",
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001588 pause_result);
1589 bnx2x_pause_resolve(vars, pause_result);
David S. Millerc0700f92008-12-16 23:53:20 -08001590 if (vars->flow_ctrl == BNX2X_FLOW_CTRL_NONE &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001591 phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073) {
1592 bnx2x_cl45_read(bp, phy,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001593 MDIO_AN_DEVAD,
1594 MDIO_AN_REG_CL37_FC_LD, &ld_pause);
1595
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001596 bnx2x_cl45_read(bp, phy,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001597 MDIO_AN_DEVAD,
1598 MDIO_AN_REG_CL37_FC_LP, &lp_pause);
1599 pause_result = (ld_pause &
1600 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 5;
1601 pause_result |= (lp_pause &
1602 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) >> 7;
1603
1604 bnx2x_pause_resolve(vars, pause_result);
Frans Pop2381a552010-03-24 07:57:36 +00001605 DP(NETIF_MSG_LINK, "Ext PHY CL37 pause result 0x%x\n",
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001606 pause_result);
1607 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001608 }
1609 return ret;
1610}
1611
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001612static u8 bnx2x_direct_parallel_detect_used(struct bnx2x_phy *phy,
1613 struct link_params *params)
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02001614{
1615 struct bnx2x *bp = params->bp;
1616 u16 pd_10g, status2_1000x;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001617 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02001618 MDIO_REG_BANK_SERDES_DIGITAL,
1619 MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
1620 &status2_1000x);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001621 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02001622 MDIO_REG_BANK_SERDES_DIGITAL,
1623 MDIO_SERDES_DIGITAL_A_1000X_STATUS2,
1624 &status2_1000x);
1625 if (status2_1000x & MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED) {
1626 DP(NETIF_MSG_LINK, "1G parallel detect link on port %d\n",
1627 params->port);
1628 return 1;
1629 }
1630
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001631 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02001632 MDIO_REG_BANK_10G_PARALLEL_DETECT,
1633 MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS,
1634 &pd_10g);
1635
1636 if (pd_10g & MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK) {
1637 DP(NETIF_MSG_LINK, "10G parallel detect link on port %d\n",
1638 params->port);
1639 return 1;
1640 }
1641 return 0;
1642}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001643
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001644static void bnx2x_flow_ctrl_resolve(struct bnx2x_phy *phy,
1645 struct link_params *params,
1646 struct link_vars *vars,
1647 u32 gp_status)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001648{
1649 struct bnx2x *bp = params->bp;
Eilon Greenstein3196a882008-08-13 15:58:49 -07001650 u16 ld_pause; /* local driver */
1651 u16 lp_pause; /* link partner */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001652 u16 pause_result;
1653
David S. Millerc0700f92008-12-16 23:53:20 -08001654 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001655
1656 /* resolve from gp_status in case of AN complete and not sgmii */
David S. Millerc0700f92008-12-16 23:53:20 -08001657 if ((params->req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001658 (gp_status & MDIO_AN_CL73_OR_37_COMPLETE) &&
1659 (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001660 (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)) {
1661 if (bnx2x_direct_parallel_detect_used(phy, params)) {
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02001662 vars->flow_ctrl = params->req_fc_auto_adv;
1663 return;
1664 }
Yaniv Rosner7846e472009-11-05 19:18:07 +02001665 if ((gp_status &
1666 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
1667 MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) ==
1668 (MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE |
1669 MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE)) {
1670
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001671 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001672 MDIO_REG_BANK_CL73_IEEEB1,
1673 MDIO_CL73_IEEEB1_AN_ADV1,
1674 &ld_pause);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001675 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001676 MDIO_REG_BANK_CL73_IEEEB1,
1677 MDIO_CL73_IEEEB1_AN_LP_ADV1,
1678 &lp_pause);
1679 pause_result = (ld_pause &
1680 MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK)
1681 >> 8;
1682 pause_result |= (lp_pause &
1683 MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK)
1684 >> 10;
1685 DP(NETIF_MSG_LINK, "pause_result CL73 0x%x\n",
1686 pause_result);
1687 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001688 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001689 MDIO_REG_BANK_COMBO_IEEE0,
1690 MDIO_COMBO_IEEE0_AUTO_NEG_ADV,
1691 &ld_pause);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001692 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosner7846e472009-11-05 19:18:07 +02001693 MDIO_REG_BANK_COMBO_IEEE0,
1694 MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1,
1695 &lp_pause);
1696 pause_result = (ld_pause &
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001697 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>5;
Yaniv Rosner7846e472009-11-05 19:18:07 +02001698 pause_result |= (lp_pause &
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001699 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK)>>7;
Yaniv Rosner7846e472009-11-05 19:18:07 +02001700 DP(NETIF_MSG_LINK, "pause_result CL37 0x%x\n",
1701 pause_result);
1702 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001703 bnx2x_pause_resolve(vars, pause_result);
David S. Millerc0700f92008-12-16 23:53:20 -08001704 } else if ((params->req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001705 (bnx2x_ext_phy_resolve_fc(phy, params, vars))) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001706 return;
1707 } else {
David S. Millerc0700f92008-12-16 23:53:20 -08001708 if (params->req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001709 vars->flow_ctrl = params->req_fc_auto_adv;
1710 else
1711 vars->flow_ctrl = params->req_flow_ctrl;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001712 }
1713 DP(NETIF_MSG_LINK, "flow_ctrl 0x%x\n", vars->flow_ctrl);
1714}
1715
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001716static void bnx2x_check_fallback_to_cl37(struct bnx2x_phy *phy,
1717 struct link_params *params)
Eilon Greenstein239d6862009-08-12 08:23:04 +00001718{
1719 struct bnx2x *bp = params->bp;
1720 u16 rx_status, ustat_val, cl37_fsm_recieved;
1721 DP(NETIF_MSG_LINK, "bnx2x_check_fallback_to_cl37\n");
1722 /* Step 1: Make sure signal is detected */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001723 CL45_RD_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001724 MDIO_REG_BANK_RX0,
1725 MDIO_RX0_RX_STATUS,
1726 &rx_status);
1727 if ((rx_status & MDIO_RX0_RX_STATUS_SIGDET) !=
1728 (MDIO_RX0_RX_STATUS_SIGDET)) {
1729 DP(NETIF_MSG_LINK, "Signal is not detected. Restoring CL73."
1730 "rx_status(0x80b0) = 0x%x\n", rx_status);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001731 CL45_WR_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001732 MDIO_REG_BANK_CL73_IEEEB0,
1733 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
1734 MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN);
1735 return;
1736 }
1737 /* Step 2: Check CL73 state machine */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001738 CL45_RD_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001739 MDIO_REG_BANK_CL73_USERB0,
1740 MDIO_CL73_USERB0_CL73_USTAT1,
1741 &ustat_val);
1742 if ((ustat_val &
1743 (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
1744 MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) !=
1745 (MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK |
1746 MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37)) {
1747 DP(NETIF_MSG_LINK, "CL73 state-machine is not stable. "
1748 "ustat_val(0x8371) = 0x%x\n", ustat_val);
1749 return;
1750 }
1751 /* Step 3: Check CL37 Message Pages received to indicate LP
1752 supports only CL37 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001753 CL45_RD_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001754 MDIO_REG_BANK_REMOTE_PHY,
1755 MDIO_REMOTE_PHY_MISC_RX_STATUS,
1756 &cl37_fsm_recieved);
1757 if ((cl37_fsm_recieved &
1758 (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
1759 MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) !=
1760 (MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG |
1761 MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG)) {
1762 DP(NETIF_MSG_LINK, "No CL37 FSM were received. "
1763 "misc_rx_status(0x8330) = 0x%x\n",
1764 cl37_fsm_recieved);
1765 return;
1766 }
1767 /* The combined cl37/cl73 fsm state information indicating that we are
1768 connected to a device which does not support cl73, but does support
1769 cl37 BAM. In this case we disable cl73 and restart cl37 auto-neg */
1770 /* Disable CL73 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001771 CL45_WR_OVER_CL22(bp, phy,
Eilon Greenstein239d6862009-08-12 08:23:04 +00001772 MDIO_REG_BANK_CL73_IEEEB0,
1773 MDIO_CL73_IEEEB0_CL73_AN_CONTROL,
1774 0);
1775 /* Restart CL37 autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001776 bnx2x_restart_autoneg(phy, params, 0);
Eilon Greenstein239d6862009-08-12 08:23:04 +00001777 DP(NETIF_MSG_LINK, "Disabling CL73, and restarting CL37 autoneg\n");
1778}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001779static u8 bnx2x_link_settings_status(struct link_params *params,
Eilon Greenstein2f904462009-08-12 08:22:16 +00001780 struct link_vars *vars,
1781 u32 gp_status,
1782 u8 ext_phy_link_up)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001783{
1784 struct bnx2x *bp = params->bp;
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001785 u16 new_line_speed;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001786 u8 rc = 0;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001787 u32 ext_phy_type;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001788 vars->link_status = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001789 if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) {
1790 DP(NETIF_MSG_LINK, "phy link up gp_status=0x%x\n",
1791 gp_status);
1792
1793 vars->phy_link_up = 1;
1794 vars->link_status |= LINK_STATUS_LINK_UP;
1795
1796 if (gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS)
1797 vars->duplex = DUPLEX_FULL;
1798 else
1799 vars->duplex = DUPLEX_HALF;
1800
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001801 bnx2x_flow_ctrl_resolve(&params->phy[INT_PHY],
1802 params, vars, gp_status);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001803
1804 switch (gp_status & GP_STATUS_SPEED_MASK) {
1805 case GP_STATUS_10M:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001806 new_line_speed = SPEED_10;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001807 if (vars->duplex == DUPLEX_FULL)
1808 vars->link_status |= LINK_10TFD;
1809 else
1810 vars->link_status |= LINK_10THD;
1811 break;
1812
1813 case GP_STATUS_100M:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001814 new_line_speed = SPEED_100;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001815 if (vars->duplex == DUPLEX_FULL)
1816 vars->link_status |= LINK_100TXFD;
1817 else
1818 vars->link_status |= LINK_100TXHD;
1819 break;
1820
1821 case GP_STATUS_1G:
1822 case GP_STATUS_1G_KX:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001823 new_line_speed = SPEED_1000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001824 if (vars->duplex == DUPLEX_FULL)
1825 vars->link_status |= LINK_1000TFD;
1826 else
1827 vars->link_status |= LINK_1000THD;
1828 break;
1829
1830 case GP_STATUS_2_5G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001831 new_line_speed = SPEED_2500;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001832 if (vars->duplex == DUPLEX_FULL)
1833 vars->link_status |= LINK_2500TFD;
1834 else
1835 vars->link_status |= LINK_2500THD;
1836 break;
1837
1838 case GP_STATUS_5G:
1839 case GP_STATUS_6G:
1840 DP(NETIF_MSG_LINK,
1841 "link speed unsupported gp_status 0x%x\n",
1842 gp_status);
1843 return -EINVAL;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001844
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001845 case GP_STATUS_10G_KX4:
1846 case GP_STATUS_10G_HIG:
1847 case GP_STATUS_10G_CX4:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001848 new_line_speed = SPEED_10000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001849 vars->link_status |= LINK_10GTFD;
1850 break;
1851
1852 case GP_STATUS_12G_HIG:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001853 new_line_speed = SPEED_12000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001854 vars->link_status |= LINK_12GTFD;
1855 break;
1856
1857 case GP_STATUS_12_5G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001858 new_line_speed = SPEED_12500;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001859 vars->link_status |= LINK_12_5GTFD;
1860 break;
1861
1862 case GP_STATUS_13G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001863 new_line_speed = SPEED_13000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001864 vars->link_status |= LINK_13GTFD;
1865 break;
1866
1867 case GP_STATUS_15G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001868 new_line_speed = SPEED_15000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001869 vars->link_status |= LINK_15GTFD;
1870 break;
1871
1872 case GP_STATUS_16G:
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001873 new_line_speed = SPEED_16000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001874 vars->link_status |= LINK_16GTFD;
1875 break;
1876
1877 default:
1878 DP(NETIF_MSG_LINK,
1879 "link speed unsupported gp_status 0x%x\n",
1880 gp_status);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001881 return -EINVAL;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001882 }
1883
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001884 /* Upon link speed change set the NIG into drain mode.
1885 Comes to deals with possible FIFO glitch due to clk change
1886 when speed is decreased without link down indicator */
1887 if (new_line_speed != vars->line_speed) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001888 if (!SINGLE_MEDIA_DIRECT(params) &&
Eilon Greenstein2f904462009-08-12 08:22:16 +00001889 ext_phy_link_up) {
1890 DP(NETIF_MSG_LINK, "Internal link speed %d is"
1891 " different than the external"
1892 " link speed %d\n", new_line_speed,
1893 vars->line_speed);
1894 vars->phy_link_up = 0;
1895 return 0;
1896 }
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00001897 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE
1898 + params->port*4, 0);
1899 msleep(1);
1900 }
1901 vars->line_speed = new_line_speed;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001902 vars->link_status |= LINK_STATUS_SERDES_LINK;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001903 ext_phy_type = params->phy[EXT_PHY1].type;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07001904 if ((params->req_line_speed == SPEED_AUTO_NEG) &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001905 ((ext_phy_type ==
Yaniv Rosner57963ed2008-08-13 15:55:28 -07001906 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ||
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001907 (ext_phy_type ==
Eilon Greenstein589abe32009-02-12 08:36:55 +00001908 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001909 (ext_phy_type ==
Yaniv Rosnerb5bbf002009-11-05 19:18:21 +02001910 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706) ||
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001911 (ext_phy_type ==
Eilon Greenstein2f904462009-08-12 08:22:16 +00001912 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726))) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001913 vars->autoneg = AUTO_NEG_ENABLED;
1914
1915 if (gp_status & MDIO_AN_CL73_OR_37_COMPLETE) {
1916 vars->autoneg |= AUTO_NEG_COMPLETE;
1917 vars->link_status |=
1918 LINK_STATUS_AUTO_NEGOTIATE_COMPLETE;
1919 }
1920
1921 vars->autoneg |= AUTO_NEG_PARALLEL_DETECTION_USED;
1922 vars->link_status |=
1923 LINK_STATUS_PARALLEL_DETECTION_USED;
1924
1925 }
David S. Millerc0700f92008-12-16 23:53:20 -08001926 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_TX)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001927 vars->link_status |=
1928 LINK_STATUS_TX_FLOW_CONTROL_ENABLED;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001929
David S. Millerc0700f92008-12-16 23:53:20 -08001930 if (vars->flow_ctrl & BNX2X_FLOW_CTRL_RX)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07001931 vars->link_status |=
1932 LINK_STATUS_RX_FLOW_CONTROL_ENABLED;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001933
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001934
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001935 } else { /* link_down */
1936 DP(NETIF_MSG_LINK, "phy link down\n");
1937
1938 vars->phy_link_up = 0;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07001939
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001940 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08001941 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001942 vars->autoneg = AUTO_NEG_DISABLED;
1943 vars->mac_type = MAC_TYPE_NONE;
Eilon Greenstein239d6862009-08-12 08:23:04 +00001944
1945 if ((params->req_line_speed == SPEED_AUTO_NEG) &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001946 (SINGLE_MEDIA_DIRECT(params))) {
Eilon Greenstein239d6862009-08-12 08:23:04 +00001947 /* Check signal is detected */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001948 bnx2x_check_fallback_to_cl37(&params->phy[INT_PHY],
1949 params);
Eilon Greenstein239d6862009-08-12 08:23:04 +00001950 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001951 }
1952
Frans Pop2381a552010-03-24 07:57:36 +00001953 DP(NETIF_MSG_LINK, "gp_status 0x%x phy_link_up %x line_speed %x\n",
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001954 gp_status, vars->phy_link_up, vars->line_speed);
1955 DP(NETIF_MSG_LINK, "duplex %x flow_ctrl 0x%x"
1956 " autoneg 0x%x\n",
1957 vars->duplex,
1958 vars->flow_ctrl, vars->autoneg);
1959 DP(NETIF_MSG_LINK, "link_status 0x%x\n", vars->link_status);
1960
1961 return rc;
1962}
1963
Eilon Greensteined8680a2009-02-12 08:37:12 +00001964static void bnx2x_set_gmii_tx_driver(struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001965{
1966 struct bnx2x *bp = params->bp;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001967 struct bnx2x_phy *phy = &params->phy[INT_PHY];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001968 u16 lp_up2;
1969 u16 tx_driver;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00001970 u16 bank;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001971
1972 /* read precomp */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001973 CL45_RD_OVER_CL22(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001974 MDIO_REG_BANK_OVER_1G,
1975 MDIO_OVER_1G_LP_UP2, &lp_up2);
1976
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07001977 /* bits [10:7] at lp_up2, positioned at [15:12] */
1978 lp_up2 = (((lp_up2 & MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK) >>
1979 MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT) <<
1980 MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT);
1981
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00001982 if (lp_up2 == 0)
1983 return;
1984
1985 for (bank = MDIO_REG_BANK_TX0; bank <= MDIO_REG_BANK_TX3;
1986 bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0)) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001987 CL45_RD_OVER_CL22(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00001988 bank,
1989 MDIO_TX0_TX_DRIVER, &tx_driver);
1990
1991 /* replace tx_driver bits [15:12] */
1992 if (lp_up2 !=
1993 (tx_driver & MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK)) {
1994 tx_driver &= ~MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK;
1995 tx_driver |= lp_up2;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00001996 CL45_WR_OVER_CL22(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00001997 bank,
1998 MDIO_TX0_TX_DRIVER, tx_driver);
1999 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002000 }
2001}
2002
2003static u8 bnx2x_emac_program(struct link_params *params,
2004 u32 line_speed, u32 duplex)
2005{
2006 struct bnx2x *bp = params->bp;
2007 u8 port = params->port;
2008 u16 mode = 0;
2009
2010 DP(NETIF_MSG_LINK, "setting link speed & duplex\n");
2011 bnx2x_bits_dis(bp, GRCBASE_EMAC0 + port*0x400 +
2012 EMAC_REG_EMAC_MODE,
2013 (EMAC_MODE_25G_MODE |
2014 EMAC_MODE_PORT_MII_10M |
2015 EMAC_MODE_HALF_DUPLEX));
2016 switch (line_speed) {
2017 case SPEED_10:
2018 mode |= EMAC_MODE_PORT_MII_10M;
2019 break;
2020
2021 case SPEED_100:
2022 mode |= EMAC_MODE_PORT_MII;
2023 break;
2024
2025 case SPEED_1000:
2026 mode |= EMAC_MODE_PORT_GMII;
2027 break;
2028
2029 case SPEED_2500:
2030 mode |= (EMAC_MODE_25G_MODE | EMAC_MODE_PORT_GMII);
2031 break;
2032
2033 default:
2034 /* 10G not valid for EMAC */
2035 DP(NETIF_MSG_LINK, "Invalid line_speed 0x%x\n", line_speed);
2036 return -EINVAL;
2037 }
2038
2039 if (duplex == DUPLEX_HALF)
2040 mode |= EMAC_MODE_HALF_DUPLEX;
2041 bnx2x_bits_en(bp,
2042 GRCBASE_EMAC0 + port*0x400 + EMAC_REG_EMAC_MODE,
2043 mode);
2044
Yaniv Rosner7846e472009-11-05 19:18:07 +02002045 bnx2x_set_led(params, LED_MODE_OPER, line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002046 return 0;
2047}
2048
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002049
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002050/*****************************************************************************/
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002051/* External Phy section */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002052/*****************************************************************************/
Eilon Greensteinf57a6022009-08-12 08:23:11 +00002053void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002054{
2055 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002056 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002057 msleep(1);
2058 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002059 MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002060}
2061
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002062static void bnx2x_ext_phy_reset(struct bnx2x_phy *phy,
2063 struct link_params *params,
2064 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002065{
2066 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002067 DP(NETIF_MSG_LINK, "Port %x: bnx2x_ext_phy_reset\n", params->port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002068 /* The PHY reset is controled by GPIO 1
2069 * Give it 1ms of reset pulse
2070 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002071 switch (phy->type) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002072 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
2073 DP(NETIF_MSG_LINK, "XGXS Direct\n");
2074 break;
2075
2076 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
2077 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
2078 DP(NETIF_MSG_LINK, "XGXS 8705/8706\n");
2079
2080 /* Restore normal power mode*/
2081 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002082 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
2083 params->port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002084
2085 /* HW reset */
Eilon Greensteinf57a6022009-08-12 08:23:11 +00002086 bnx2x_ext_phy_hw_reset(bp, params->port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002087
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002088 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002089 MDIO_PMA_DEVAD,
2090 MDIO_PMA_REG_CTRL, 0xa040);
2091 break;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002092
2093 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
2094 break;
2095
Eilon Greenstein589abe32009-02-12 08:36:55 +00002096 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
2097
2098 /* Restore normal power mode*/
2099 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
2100 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
2101 params->port);
2102
2103 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2104 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
2105 params->port);
2106
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002107 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002108 MDIO_PMA_DEVAD,
2109 MDIO_PMA_REG_CTRL,
2110 1<<15);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002111 break;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002112
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002113 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002114 DP(NETIF_MSG_LINK, "XGXS 8072\n");
2115
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002116 /* Unset Low Power Mode and SW reset */
2117 /* Restore normal power mode*/
2118 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002119 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
2120 params->port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002121
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002122 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002123 MDIO_PMA_DEVAD,
2124 MDIO_PMA_REG_CTRL,
2125 1<<15);
2126 break;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002127
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002128 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002129 DP(NETIF_MSG_LINK, "XGXS 8073\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002130
2131 /* Restore normal power mode*/
2132 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002133 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
2134 params->port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002135
2136 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002137 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
2138 params->port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002139 break;
2140
2141 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
2142 DP(NETIF_MSG_LINK, "XGXS SFX7101\n");
2143
2144 /* Restore normal power mode*/
2145 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002146 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
2147 params->port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002148
2149 /* HW reset */
Eilon Greensteinf57a6022009-08-12 08:23:11 +00002150 bnx2x_ext_phy_hw_reset(bp, params->port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002151 break;
2152
Eilon Greenstein28577182009-02-12 08:37:00 +00002153 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Eilon Greenstein28577182009-02-12 08:37:00 +00002154 /* Restore normal power mode*/
2155 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
2156 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
2157 params->port);
2158
2159 /* HW reset */
Eilon Greensteinf57a6022009-08-12 08:23:11 +00002160 bnx2x_ext_phy_hw_reset(bp, params->port);
Eilon Greenstein28577182009-02-12 08:37:00 +00002161
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002162 bnx2x_cl45_write(bp, phy,
Eilon Greenstein28577182009-02-12 08:37:00 +00002163 MDIO_PMA_DEVAD,
2164 MDIO_PMA_REG_CTRL,
2165 1<<15);
2166 break;
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02002167 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00002168 msleep(1);
2169 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
2170 MISC_REGISTERS_GPIO_OUTPUT_HIGH,
2171 params->port);
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02002172 break;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002173 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
2174 DP(NETIF_MSG_LINK, "XGXS PHY Failure detected\n");
2175 break;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002176 default:
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002177 DP(NETIF_MSG_LINK, "BAD phy type 0x%x\n",
2178 phy->type);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002179 break;
2180 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002181}
2182
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002183static void bnx2x_save_spirom_version(struct bnx2x *bp, u8 port,
2184 u32 shmem_base, u32 spirom_ver)
2185{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002186 DP(NETIF_MSG_LINK, "FW version 0x%x:0x%x for port %d\n",
2187 (u16)(spirom_ver>>16), (u16)spirom_ver, port);
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002188 REG_WR(bp, shmem_base +
2189 offsetof(struct shmem_region,
2190 port_mb[port].ext_phy_fw_version),
2191 spirom_ver);
2192}
2193
2194static void bnx2x_save_bcm_spirom_ver(struct bnx2x *bp, u8 port,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002195 struct bnx2x_phy *phy,
2196 u32 shmem_base)
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002197{
2198 u16 fw_ver1, fw_ver2;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002199
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002200 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002201 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002202 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002203 MDIO_PMA_REG_ROM_VER2, &fw_ver2);
2204 bnx2x_save_spirom_version(bp, port, shmem_base,
2205 (u32)(fw_ver1<<16 | fw_ver2));
2206}
2207
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002208static void bnx2x_save_8481_spirom_version(struct bnx2x_phy *phy,
2209 struct link_params *params,
2210 u32 shmem_base)
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002211{
2212 u16 val, fw_ver1, fw_ver2, cnt;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002213 struct bnx2x *bp = params->bp;
2214
2215 /* For the 32 bits registers in 848xx, access via MDIO2ARM interface.*/
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002216 /* (1) set register 0xc200_0014(SPI_BRIDGE_CTRL_2) to 0x03000000 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002217 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002218 0xA819, 0x0014);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002219 bnx2x_cl45_write(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002220 MDIO_PMA_DEVAD,
2221 0xA81A,
2222 0xc200);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002223 bnx2x_cl45_write(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002224 MDIO_PMA_DEVAD,
2225 0xA81B,
2226 0x0000);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002227 bnx2x_cl45_write(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002228 MDIO_PMA_DEVAD,
2229 0xA81C,
2230 0x0300);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002231 bnx2x_cl45_write(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002232 MDIO_PMA_DEVAD,
2233 0xA817,
2234 0x0009);
2235
2236 for (cnt = 0; cnt < 100; cnt++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002237 bnx2x_cl45_read(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002238 MDIO_PMA_DEVAD,
2239 0xA818,
2240 &val);
2241 if (val & 1)
2242 break;
2243 udelay(5);
2244 }
2245 if (cnt == 100) {
2246 DP(NETIF_MSG_LINK, "Unable to read 8481 phy fw version(1)\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002247 bnx2x_save_spirom_version(bp, params->port,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002248 shmem_base, 0);
2249 return;
2250 }
2251
2252
2253 /* 2) read register 0xc200_0000 (SPI_FW_STATUS) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002254 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002255 0xA819, 0x0000);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002256 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002257 0xA81A, 0xc200);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002258 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002259 0xA817, 0x000A);
2260 for (cnt = 0; cnt < 100; cnt++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002261 bnx2x_cl45_read(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002262 MDIO_PMA_DEVAD,
2263 0xA818,
2264 &val);
2265 if (val & 1)
2266 break;
2267 udelay(5);
2268 }
2269 if (cnt == 100) {
2270 DP(NETIF_MSG_LINK, "Unable to read 8481 phy fw version(2)\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002271 bnx2x_save_spirom_version(bp, params->port,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002272 shmem_base, 0);
2273 return;
2274 }
2275
2276 /* lower 16 bits of the register SPI_FW_STATUS */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002277 bnx2x_cl45_read(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002278 MDIO_PMA_DEVAD,
2279 0xA81B,
2280 &fw_ver1);
2281 /* upper 16 bits of register SPI_FW_STATUS */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002282 bnx2x_cl45_read(bp, phy,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002283 MDIO_PMA_DEVAD,
2284 0xA81C,
2285 &fw_ver2);
2286
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002287 bnx2x_save_spirom_version(bp, params->port,
Eilon Greensteinb1607af2009-08-12 08:22:54 +00002288 shmem_base, (fw_ver2<<16) | fw_ver1);
2289}
2290
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002291static void bnx2x_bcm8072_external_rom_boot(struct bnx2x_phy *phy,
2292 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002293{
2294 struct bnx2x *bp = params->bp;
2295 u8 port = params->port;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002296
2297 /* Need to wait 200ms after reset */
2298 msleep(200);
2299 /* Boot port from external ROM
2300 * Set ser_boot_ctl bit in the MISC_CTRL1 register
2301 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002302 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002303 MDIO_PMA_DEVAD,
2304 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
2305
2306 /* Reset internal microprocessor */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002307 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002308 MDIO_PMA_DEVAD,
2309 MDIO_PMA_REG_GEN_CTRL,
2310 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2311 /* set micro reset = 0 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002312 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002313 MDIO_PMA_DEVAD,
2314 MDIO_PMA_REG_GEN_CTRL,
2315 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
2316 /* Reset internal microprocessor */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002317 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002318 MDIO_PMA_DEVAD,
2319 MDIO_PMA_REG_GEN_CTRL,
2320 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2321 /* wait for 100ms for code download via SPI port */
2322 msleep(100);
2323
2324 /* Clear ser_boot_ctl bit */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002325 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002326 MDIO_PMA_DEVAD,
2327 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
2328 /* Wait 100ms */
2329 msleep(100);
2330
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002331 bnx2x_save_bcm_spirom_ver(bp, port,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002332 phy,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002333 params->shmem_base);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002334}
2335
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002336static u8 bnx2x_8073_is_snr_needed(struct bnx2x *bp, struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002337{
2338 /* This is only required for 8073A1, version 102 only */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002339 u16 val;
2340
2341 /* Read 8073 HW revision*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002342 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002343 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00002344 MDIO_PMA_REG_8073_CHIP_REV, &val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002345
2346 if (val != 1) {
2347 /* No need to workaround in 8073 A1 */
2348 return 0;
2349 }
2350
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002351 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002352 MDIO_PMA_DEVAD,
2353 MDIO_PMA_REG_ROM_VER2, &val);
2354
2355 /* SNR should be applied only for version 0x102 */
2356 if (val != 0x102)
2357 return 0;
2358
2359 return 1;
2360}
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002361static u8 bnx2x_8073_xaui_wa(struct bnx2x *bp, struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002362{
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002363 u16 val, cnt, cnt1 ;
2364
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002365 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002366 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00002367 MDIO_PMA_REG_8073_CHIP_REV, &val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002368
2369 if (val > 0) {
2370 /* No need to workaround in 8073 A1 */
2371 return 0;
2372 }
2373 /* XAUI workaround in 8073 A0: */
2374
2375 /* After loading the boot ROM and restarting Autoneg,
2376 poll Dev1, Reg $C820: */
2377
2378 for (cnt = 0; cnt < 1000; cnt++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002379 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002380 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00002381 MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
2382 &val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002383 /* If bit [14] = 0 or bit [13] = 0, continue on with
2384 system initialization (XAUI work-around not required,
2385 as these bits indicate 2.5G or 1G link up). */
2386 if (!(val & (1<<14)) || !(val & (1<<13))) {
2387 DP(NETIF_MSG_LINK, "XAUI work-around not required\n");
2388 return 0;
2389 } else if (!(val & (1<<15))) {
2390 DP(NETIF_MSG_LINK, "clc bit 15 went off\n");
2391 /* If bit 15 is 0, then poll Dev1, Reg $C841 until
2392 it's MSB (bit 15) goes to 1 (indicating that the
2393 XAUI workaround has completed),
2394 then continue on with system initialization.*/
2395 for (cnt1 = 0; cnt1 < 1000; cnt1++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002396 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002397 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00002398 MDIO_PMA_REG_8073_XAUI_WA, &val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002399 if (val & (1<<15)) {
2400 DP(NETIF_MSG_LINK,
2401 "XAUI workaround has completed\n");
2402 return 0;
2403 }
2404 msleep(3);
2405 }
2406 break;
2407 }
2408 msleep(3);
2409 }
2410 DP(NETIF_MSG_LINK, "Warning: XAUI work-around timeout !!!\n");
2411 return -EINVAL;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002412}
2413
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002414static void bnx2x_8073_8727_external_rom_boot(struct bnx2x *bp,
2415 struct bnx2x_phy *phy,
2416 u8 port, u32 shmem_base)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002417{
Yaniv Rosner6bbca912008-08-13 15:57:28 -07002418 /* Boot port from external ROM */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002419 /* EDC grst */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002420 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002421 MDIO_PMA_DEVAD,
2422 MDIO_PMA_REG_GEN_CTRL,
2423 0x0001);
2424
2425 /* ucode reboot and rst */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002426 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002427 MDIO_PMA_DEVAD,
2428 MDIO_PMA_REG_GEN_CTRL,
2429 0x008c);
2430
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002431 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002432 MDIO_PMA_DEVAD,
2433 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
2434
2435 /* Reset internal microprocessor */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002436 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002437 MDIO_PMA_DEVAD,
2438 MDIO_PMA_REG_GEN_CTRL,
2439 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
2440
2441 /* Release srst bit */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002442 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002443 MDIO_PMA_DEVAD,
2444 MDIO_PMA_REG_GEN_CTRL,
2445 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2446
Yaniv Rosner8ca60a62010-09-01 09:51:17 +00002447 /* wait for 120ms for code download via SPI port */
2448 msleep(120);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002449
2450 /* Clear ser_boot_ctl bit */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002451 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002452 MDIO_PMA_DEVAD,
2453 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002454 bnx2x_save_bcm_spirom_ver(bp, port, phy, shmem_base);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07002455}
2456
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002457static void bnx2x_8726_external_rom_boot(struct bnx2x_phy *phy,
2458 struct link_params *params)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002459{
2460 struct bnx2x *bp = params->bp;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002461 /* Need to wait 100ms after reset */
2462 msleep(100);
2463
Eilon Greenstein589abe32009-02-12 08:36:55 +00002464 /* Micro controller re-boot */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002465 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002466 MDIO_PMA_DEVAD,
2467 MDIO_PMA_REG_GEN_CTRL,
Yaniv Rosner93f72882009-11-05 19:18:26 +02002468 0x018B);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002469
2470 /* Set soft reset */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002471 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002472 MDIO_PMA_DEVAD,
2473 MDIO_PMA_REG_GEN_CTRL,
2474 MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET);
2475
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002476 bnx2x_cl45_write(bp, phy,
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002477 MDIO_PMA_DEVAD,
Yaniv Rosner93f72882009-11-05 19:18:26 +02002478 MDIO_PMA_REG_MISC_CTRL1, 0x0001);
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002479
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002480 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002481 MDIO_PMA_DEVAD,
2482 MDIO_PMA_REG_GEN_CTRL,
2483 MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP);
2484
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002485 /* wait for 150ms for microcode load */
2486 msleep(150);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002487
2488 /* Disable serial boot control, tristates pins SS_N, SCK, MOSI, MISO */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002489 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002490 MDIO_PMA_DEVAD,
2491 MDIO_PMA_REG_MISC_CTRL1, 0x0000);
2492
2493 msleep(200);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002494 bnx2x_save_bcm_spirom_ver(bp, params->port,
2495 phy,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00002496 params->shmem_base);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002497}
2498
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002499static void bnx2x_sfp_set_transmitter(struct bnx2x *bp,
2500 struct bnx2x_phy *phy,
2501 u8 tx_en)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002502{
2503 u16 val;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002504
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002505 DP(NETIF_MSG_LINK, "Setting transmitter tx_en=%x\n", tx_en);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002506 /* Disable/Enable transmitter ( TX laser of the SFP+ module.)*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002507 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002508 MDIO_PMA_DEVAD,
2509 MDIO_PMA_REG_PHY_IDENTIFIER,
2510 &val);
2511
2512 if (tx_en)
2513 val &= ~(1<<15);
2514 else
2515 val |= (1<<15);
2516
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002517 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002518 MDIO_PMA_DEVAD,
2519 MDIO_PMA_REG_PHY_IDENTIFIER,
2520 val);
2521}
2522
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002523static u8 bnx2x_8726_read_sfp_module_eeprom(struct bnx2x_phy *phy,
2524 struct link_params *params,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002525 u16 addr, u8 byte_cnt, u8 *o_buf)
2526{
Eilon Greenstein589abe32009-02-12 08:36:55 +00002527 struct bnx2x *bp = params->bp;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002528 u16 val = 0;
2529 u16 i;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002530 if (byte_cnt > 16) {
2531 DP(NETIF_MSG_LINK, "Reading from eeprom is"
2532 " is limited to 0xf\n");
2533 return -EINVAL;
2534 }
2535 /* Set the read command byte count */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002536 bnx2x_cl45_write(bp, phy,
2537 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002538 (byte_cnt | 0xa000));
2539
2540 /* Set the read command address */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002541 bnx2x_cl45_write(bp, phy,
2542 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002543 addr);
2544
2545 /* Activate read command */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002546 bnx2x_cl45_write(bp, phy,
2547 MDIO_PMA_DEVAD, MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002548 0x2c0f);
2549
2550 /* Wait up to 500us for command complete status */
2551 for (i = 0; i < 100; i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002552 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002553 MDIO_PMA_DEVAD,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002554 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
2555 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
2556 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002557 break;
2558 udelay(5);
2559 }
2560
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002561 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
2562 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00002563 DP(NETIF_MSG_LINK,
2564 "Got bad status 0x%x when reading from SFP+ EEPROM\n",
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002565 (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
Eilon Greenstein589abe32009-02-12 08:36:55 +00002566 return -EINVAL;
2567 }
2568
2569 /* Read the buffer */
2570 for (i = 0; i < byte_cnt; i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002571 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002572 MDIO_PMA_DEVAD,
2573 MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF + i, &val);
2574 o_buf[i] = (u8)(val & MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK);
2575 }
2576
2577 for (i = 0; i < 100; i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002578 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002579 MDIO_PMA_DEVAD,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002580 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
2581 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
2582 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002583 return 0;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002584 msleep(1);
2585 }
2586 return -EINVAL;
2587}
2588
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002589static u8 bnx2x_8727_read_sfp_module_eeprom(struct bnx2x_phy *phy,
2590 struct link_params *params,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002591 u16 addr, u8 byte_cnt, u8 *o_buf)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002592{
2593 struct bnx2x *bp = params->bp;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002594 u16 val, i;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002595
2596 if (byte_cnt > 16) {
2597 DP(NETIF_MSG_LINK, "Reading from eeprom is"
2598 " is limited to 0xf\n");
2599 return -EINVAL;
2600 }
2601
2602 /* Need to read from 1.8000 to clear it */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002603 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002604 MDIO_PMA_DEVAD,
2605 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
2606 &val);
2607
2608 /* Set the read command byte count */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002609 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002610 MDIO_PMA_DEVAD,
2611 MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT,
2612 ((byte_cnt < 2) ? 2 : byte_cnt));
2613
2614 /* Set the read command address */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002615 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002616 MDIO_PMA_DEVAD,
2617 MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR,
2618 addr);
2619 /* Set the destination address */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002620 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002621 MDIO_PMA_DEVAD,
2622 0x8004,
2623 MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF);
2624
2625 /* Activate read command */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002626 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002627 MDIO_PMA_DEVAD,
2628 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL,
2629 0x8002);
2630 /* Wait appropriate time for two-wire command to finish before
2631 polling the status register */
2632 msleep(1);
2633
2634 /* Wait up to 500us for command complete status */
2635 for (i = 0; i < 100; i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002636 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002637 MDIO_PMA_DEVAD,
2638 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
2639 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
2640 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE)
2641 break;
2642 udelay(5);
2643 }
2644
2645 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) !=
2646 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE) {
2647 DP(NETIF_MSG_LINK,
2648 "Got bad status 0x%x when reading from SFP+ EEPROM\n",
2649 (val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK));
2650 return -EINVAL;
2651 }
2652
2653 /* Read the buffer */
2654 for (i = 0; i < byte_cnt; i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002655 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002656 MDIO_PMA_DEVAD,
2657 MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF + i, &val);
2658 o_buf[i] = (u8)(val & MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK);
2659 }
2660
2661 for (i = 0; i < 100; i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002662 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002663 MDIO_PMA_DEVAD,
2664 MDIO_PMA_REG_SFP_TWO_WIRE_CTRL, &val);
2665 if ((val & MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK) ==
2666 MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE)
2667 return 0;;
2668 msleep(1);
2669 }
2670
2671 return -EINVAL;
2672}
2673
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002674u8 bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
2675 struct link_params *params, u16 addr,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002676 u8 byte_cnt, u8 *o_buf)
2677{
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002678 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726)
2679 return bnx2x_8726_read_sfp_module_eeprom(phy, params, addr,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002680 byte_cnt, o_buf);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002681 else if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727)
2682 return bnx2x_8727_read_sfp_module_eeprom(phy, params, addr,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002683 byte_cnt, o_buf);
2684 return -EINVAL;
2685}
2686
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002687static u8 bnx2x_get_edc_mode(struct bnx2x_phy *phy,
2688 struct link_params *params,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002689 u16 *edc_mode)
2690{
2691 struct bnx2x *bp = params->bp;
2692 u8 val, check_limiting_mode = 0;
2693 *edc_mode = EDC_MODE_LIMITING;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002694
2695 /* First check for copper cable */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002696 if (bnx2x_read_sfp_module_eeprom(phy, params,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002697 SFP_EEPROM_CON_TYPE_ADDR,
2698 1,
2699 &val) != 0) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002700 DP(NETIF_MSG_LINK, "Failed to read from SFP+ module EEPROM\n");
Eilon Greenstein589abe32009-02-12 08:36:55 +00002701 return -EINVAL;
2702 }
2703
2704 switch (val) {
2705 case SFP_EEPROM_CON_TYPE_VAL_COPPER:
2706 {
2707 u8 copper_module_type;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002708
Eilon Greenstein589abe32009-02-12 08:36:55 +00002709 /* Check if its active cable( includes SFP+ module)
2710 of passive cable*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002711 if (bnx2x_read_sfp_module_eeprom(phy, params,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002712 SFP_EEPROM_FC_TX_TECH_ADDR,
2713 1,
2714 &copper_module_type) !=
2715 0) {
2716 DP(NETIF_MSG_LINK,
2717 "Failed to read copper-cable-type"
2718 " from SFP+ EEPROM\n");
2719 return -EINVAL;
2720 }
2721
2722 if (copper_module_type &
2723 SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_ACTIVE) {
2724 DP(NETIF_MSG_LINK, "Active Copper cable detected\n");
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002725 check_limiting_mode = 1;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002726 } else if (copper_module_type &
2727 SFP_EEPROM_FC_TX_TECH_BITMASK_COPPER_PASSIVE) {
2728 DP(NETIF_MSG_LINK, "Passive Copper"
2729 " cable detected\n");
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002730 *edc_mode =
2731 EDC_MODE_PASSIVE_DAC;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002732 } else {
2733 DP(NETIF_MSG_LINK, "Unknown copper-cable-"
2734 "type 0x%x !!!\n", copper_module_type);
2735 return -EINVAL;
2736 }
2737 break;
2738 }
2739 case SFP_EEPROM_CON_TYPE_VAL_LC:
2740 DP(NETIF_MSG_LINK, "Optic module detected\n");
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002741 check_limiting_mode = 1;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002742 break;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002743 default:
2744 DP(NETIF_MSG_LINK, "Unable to determine module type 0x%x !!!\n",
2745 val);
2746 return -EINVAL;
2747 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002748
2749 if (check_limiting_mode) {
2750 u8 options[SFP_EEPROM_OPTIONS_SIZE];
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002751 if (bnx2x_read_sfp_module_eeprom(phy, params,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002752 SFP_EEPROM_OPTIONS_ADDR,
2753 SFP_EEPROM_OPTIONS_SIZE,
2754 options) != 0) {
2755 DP(NETIF_MSG_LINK, "Failed to read Option"
2756 " field from module EEPROM\n");
2757 return -EINVAL;
2758 }
2759 if ((options[0] & SFP_EEPROM_OPTIONS_LINEAR_RX_OUT_MASK))
2760 *edc_mode = EDC_MODE_LINEAR;
2761 else
2762 *edc_mode = EDC_MODE_LIMITING;
2763 }
2764 DP(NETIF_MSG_LINK, "EDC mode is set to 0x%x\n", *edc_mode);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002765 return 0;
2766}
Eilon Greenstein589abe32009-02-12 08:36:55 +00002767/* This function read the relevant field from the module ( SFP+ ),
2768 and verify it is compliant with this board */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002769static u8 bnx2x_verify_sfp_module(struct bnx2x_phy *phy,
2770 struct link_params *params)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002771{
2772 struct bnx2x *bp = params->bp;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002773 u32 val;
2774 u32 fw_resp;
2775 char vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE+1];
2776 char vendor_pn[SFP_EEPROM_PART_NO_SIZE+1];
Eilon Greenstein589abe32009-02-12 08:36:55 +00002777
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002778 val = REG_RD(bp, params->shmem_base +
2779 offsetof(struct shmem_region, dev_info.
2780 port_feature_config[params->port].config));
2781 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
2782 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00002783 DP(NETIF_MSG_LINK, "NOT enforcing module verification\n");
2784 return 0;
2785 }
2786
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002787 /* Ask the FW to validate the module */
2788 if (!(params->feature_config_flags &
2789 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY)) {
2790 DP(NETIF_MSG_LINK, "FW does not support OPT MDL "
2791 "verification\n");
2792 return -EINVAL;
2793 }
2794
2795 fw_resp = bnx2x_fw_command(bp, DRV_MSG_CODE_VRFY_OPT_MDL);
2796 if (fw_resp == FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS) {
2797 DP(NETIF_MSG_LINK, "Approved module\n");
Eilon Greenstein589abe32009-02-12 08:36:55 +00002798 return 0;
2799 }
2800
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002801 /* format the warning message */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002802 if (bnx2x_read_sfp_module_eeprom(phy, params,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002803 SFP_EEPROM_VENDOR_NAME_ADDR,
2804 SFP_EEPROM_VENDOR_NAME_SIZE,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002805 (u8 *)vendor_name))
2806 vendor_name[0] = '\0';
2807 else
2808 vendor_name[SFP_EEPROM_VENDOR_NAME_SIZE] = '\0';
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002809 if (bnx2x_read_sfp_module_eeprom(phy, params,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002810 SFP_EEPROM_PART_NO_ADDR,
2811 SFP_EEPROM_PART_NO_SIZE,
2812 (u8 *)vendor_pn))
2813 vendor_pn[0] = '\0';
2814 else
2815 vendor_pn[SFP_EEPROM_PART_NO_SIZE] = '\0';
Eilon Greenstein589abe32009-02-12 08:36:55 +00002816
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002817 netdev_info(bp->dev, "Warning: Unqualified SFP+ module detected,"
2818 " Port %d from %s part number %s\n",
Joe Perches7995c642010-02-17 15:01:52 +00002819 params->port, vendor_name, vendor_pn);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002820 return -EINVAL;
2821}
2822
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002823static u8 bnx2x_8726_set_limiting_mode(struct bnx2x *bp,
2824 struct bnx2x_phy *phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002825 u16 edc_mode)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002826{
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002827 u16 cur_limiting_mode;
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002828
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002829 bnx2x_cl45_read(bp, phy,
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002830 MDIO_PMA_DEVAD,
2831 MDIO_PMA_REG_ROM_VER2,
2832 &cur_limiting_mode);
2833 DP(NETIF_MSG_LINK, "Current Limiting mode is 0x%x\n",
2834 cur_limiting_mode);
2835
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002836 if (edc_mode == EDC_MODE_LIMITING) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00002837 DP(NETIF_MSG_LINK,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002838 "Setting LIMITING MODE\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002839 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002840 MDIO_PMA_DEVAD,
2841 MDIO_PMA_REG_ROM_VER2,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002842 EDC_MODE_LIMITING);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002843 } else { /* LRM mode ( default )*/
Eilon Greensteincc1cb002009-03-02 08:00:03 +00002844
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002845 DP(NETIF_MSG_LINK, "Setting LRM MODE\n");
Eilon Greenstein589abe32009-02-12 08:36:55 +00002846
Eilon Greenstein589abe32009-02-12 08:36:55 +00002847 /* Changing to LRM mode takes quite few seconds.
2848 So do it only if current mode is limiting
2849 ( default is LRM )*/
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002850 if (cur_limiting_mode != EDC_MODE_LIMITING)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002851 return 0;
2852
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002853 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002854 MDIO_PMA_DEVAD,
2855 MDIO_PMA_REG_LRM_MODE,
2856 0);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002857 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002858 MDIO_PMA_DEVAD,
2859 MDIO_PMA_REG_ROM_VER2,
2860 0x128);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002861 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002862 MDIO_PMA_DEVAD,
2863 MDIO_PMA_REG_MISC_CTRL0,
2864 0x4008);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002865 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00002866 MDIO_PMA_DEVAD,
2867 MDIO_PMA_REG_LRM_MODE,
2868 0xaaaa);
2869 }
2870 return 0;
2871}
2872
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002873static u8 bnx2x_8727_set_limiting_mode(struct bnx2x *bp,
2874 struct bnx2x_phy *phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002875 u16 edc_mode)
2876{
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002877 u16 phy_identifier;
2878 u16 rom_ver2_val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002879 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002880 MDIO_PMA_DEVAD,
2881 MDIO_PMA_REG_PHY_IDENTIFIER,
2882 &phy_identifier);
2883
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002884 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002885 MDIO_PMA_DEVAD,
2886 MDIO_PMA_REG_PHY_IDENTIFIER,
2887 (phy_identifier & ~(1<<9)));
2888
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002889 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002890 MDIO_PMA_DEVAD,
2891 MDIO_PMA_REG_ROM_VER2,
2892 &rom_ver2_val);
2893 /* Keep the MSB 8-bits, and set the LSB 8-bits with the edc_mode */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002894 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002895 MDIO_PMA_DEVAD,
2896 MDIO_PMA_REG_ROM_VER2,
2897 (rom_ver2_val & 0xff00) | (edc_mode & 0x00ff));
2898
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002899 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002900 MDIO_PMA_DEVAD,
2901 MDIO_PMA_REG_PHY_IDENTIFIER,
2902 (phy_identifier | (1<<9)));
2903
2904 return 0;
2905}
2906
2907
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002908static u8 bnx2x_wait_for_sfp_module_initialized(struct bnx2x_phy *phy,
2909 struct link_params *params)
2910
Eilon Greenstein589abe32009-02-12 08:36:55 +00002911{
2912 u8 val;
2913 struct bnx2x *bp = params->bp;
2914 u16 timeout;
2915 /* Initialization time after hot-plug may take up to 300ms for some
2916 phys type ( e.g. JDSU ) */
2917 for (timeout = 0; timeout < 60; timeout++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002918 if (bnx2x_read_sfp_module_eeprom(phy, params, 1, 1, &val)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002919 == 0) {
2920 DP(NETIF_MSG_LINK, "SFP+ module initialization "
2921 "took %d ms\n", timeout * 5);
2922 return 0;
2923 }
2924 msleep(5);
2925 }
2926 return -EINVAL;
2927}
2928
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002929static void bnx2x_8727_power_module(struct bnx2x *bp,
2930 struct link_params *params,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002931 struct bnx2x_phy *phy,
2932 u8 is_power_up) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002933 /* Make sure GPIOs are not using for LED mode */
2934 u16 val;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002935 /*
2936 * In the GPIO register, bit 4 is use to detemine if the GPIOs are
2937 * operating as INPUT or as OUTPUT. Bit 1 is for input, and 0 for
2938 * output
2939 * Bits 0-1 determine the gpios value for OUTPUT in case bit 4 val is 0
2940 * Bits 8-9 determine the gpios value for INPUT in case bit 4 val is 1
2941 * where the 1st bit is the over-current(only input), and 2nd bit is
2942 * for power( only output )
2943 */
2944
2945 /*
2946 * In case of NOC feature is disabled and power is up, set GPIO control
2947 * as input to enable listening of over-current indication
2948 */
2949
2950 if (!(params->feature_config_flags &
2951 FEATURE_CONFIG_BCM8727_NOC) && is_power_up)
2952 val = (1<<4);
2953 else
2954 /*
2955 * Set GPIO control to OUTPUT, and set the power bit
2956 * to according to the is_power_up
2957 */
2958 val = ((!(is_power_up)) << 1);
2959
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002960 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002961 MDIO_PMA_DEVAD,
2962 MDIO_PMA_REG_8727_GPIO_CTRL,
2963 val);
2964}
2965
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002966static u8 bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
2967 struct link_params *params)
Eilon Greenstein589abe32009-02-12 08:36:55 +00002968{
2969 struct bnx2x *bp = params->bp;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002970 u16 edc_mode;
2971 u8 rc = 0;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002972
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002973 u32 val = REG_RD(bp, params->shmem_base +
2974 offsetof(struct shmem_region, dev_info.
2975 port_feature_config[params->port].config));
Eilon Greenstein589abe32009-02-12 08:36:55 +00002976
2977 DP(NETIF_MSG_LINK, "SFP+ module plugged in/out detected on port %d\n",
2978 params->port);
2979
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002980 if (bnx2x_get_edc_mode(phy, params, &edc_mode) != 0) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00002981 DP(NETIF_MSG_LINK, "Failed to get valid module type\n");
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002982 return -EINVAL;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002983 } else if (bnx2x_verify_sfp_module(phy, params) !=
Eilon Greenstein589abe32009-02-12 08:36:55 +00002984 0) {
2985 /* check SFP+ module compatibility */
2986 DP(NETIF_MSG_LINK, "Module verification failed!!\n");
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002987 rc = -EINVAL;
Eilon Greenstein589abe32009-02-12 08:36:55 +00002988 /* Turn on fault module-detected led */
2989 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
2990 MISC_REGISTERS_GPIO_HIGH,
2991 params->port);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002992 if ((phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) &&
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002993 ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
2994 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN)) {
2995 /* Shutdown SFP+ module */
2996 DP(NETIF_MSG_LINK, "Shutdown SFP+ module!!\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00002997 bnx2x_8727_power_module(bp, params, phy, 0);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002998 return rc;
2999 }
3000 } else {
3001 /* Turn off fault module-detected led */
3002 DP(NETIF_MSG_LINK, "Turn off fault module-detected led\n");
3003 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
3004 MISC_REGISTERS_GPIO_LOW,
3005 params->port);
Eilon Greenstein589abe32009-02-12 08:36:55 +00003006 }
3007
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003008 /* power up the SFP module */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003009 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727)
3010 bnx2x_8727_power_module(bp, params, phy, 1);
Eilon Greenstein589abe32009-02-12 08:36:55 +00003011
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003012 /* Check and set limiting mode / LRM mode on 8726.
3013 On 8727 it is done automatically */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003014 if (phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726)
3015 bnx2x_8726_set_limiting_mode(bp, phy, edc_mode);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003016 else
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003017 bnx2x_8727_set_limiting_mode(bp, phy, edc_mode);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003018 /*
3019 * Enable transmit for this module if the module is approved, or
3020 * if unapproved modules should also enable the Tx laser
3021 */
3022 if (rc == 0 ||
3023 (val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) !=
3024 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003025 bnx2x_sfp_set_transmitter(bp, phy, 1);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003026 else
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003027 bnx2x_sfp_set_transmitter(bp, phy, 0);
Eilon Greenstein589abe32009-02-12 08:36:55 +00003028
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003029 return rc;
Eilon Greenstein589abe32009-02-12 08:36:55 +00003030}
3031
3032void bnx2x_handle_module_detect_int(struct link_params *params)
3033{
3034 struct bnx2x *bp = params->bp;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003035 struct bnx2x_phy *phy = &params->phy[EXT_PHY1];
Eilon Greenstein589abe32009-02-12 08:36:55 +00003036 u32 gpio_val;
3037 u8 port = params->port;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003038
Eilon Greenstein589abe32009-02-12 08:36:55 +00003039 /* Set valid module led off */
3040 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
3041 MISC_REGISTERS_GPIO_HIGH,
3042 params->port);
3043
3044 /* Get current gpio val refelecting module plugged in / out*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003045 gpio_val = bnx2x_get_gpio(bp, MISC_REGISTERS_GPIO_3, port);
Eilon Greenstein589abe32009-02-12 08:36:55 +00003046
3047 /* Call the handling function in case module is detected */
3048 if (gpio_val == 0) {
3049
3050 bnx2x_set_gpio_int(bp, MISC_REGISTERS_GPIO_3,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003051 MISC_REGISTERS_GPIO_INT_OUTPUT_CLR,
3052 port);
Eilon Greenstein589abe32009-02-12 08:36:55 +00003053
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003054 if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
3055 bnx2x_sfp_module_detection(phy, params);
Eilon Greenstein589abe32009-02-12 08:36:55 +00003056 else
3057 DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
3058 } else {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003059 u32 val = REG_RD(bp, params->shmem_base +
3060 offsetof(struct shmem_region, dev_info.
3061 port_feature_config[params->port].
3062 config));
3063
Eilon Greenstein589abe32009-02-12 08:36:55 +00003064 bnx2x_set_gpio_int(bp, MISC_REGISTERS_GPIO_3,
3065 MISC_REGISTERS_GPIO_INT_OUTPUT_SET,
3066 port);
3067 /* Module was plugged out. */
3068 /* Disable transmit for this module */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003069 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
3070 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003071 bnx2x_sfp_set_transmitter(bp, phy, 0);
Eilon Greenstein589abe32009-02-12 08:36:55 +00003072 }
3073}
3074
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003075static void bnx2x_807x_force_10G(struct bnx2x *bp, struct bnx2x_phy *phy)
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003076{
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003077 /* Force KR or KX */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003078 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003079 MDIO_PMA_DEVAD,
3080 MDIO_PMA_REG_CTRL,
3081 0x2040);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003082 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003083 MDIO_PMA_DEVAD,
3084 MDIO_PMA_REG_10G_CTRL2,
3085 0x000b);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003086 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003087 MDIO_PMA_DEVAD,
3088 MDIO_PMA_REG_BCM_CTRL,
3089 0x0000);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003090 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003091 MDIO_AN_DEVAD,
3092 MDIO_AN_REG_CTRL,
3093 0x0000);
3094}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003095
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003096static void bnx2x_8073_set_xaui_low_power_mode(struct bnx2x *bp,
3097 struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003098{
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003099 u16 val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003100 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003101 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00003102 MDIO_PMA_REG_8073_CHIP_REV, &val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003103
3104 if (val == 0) {
3105 /* Mustn't set low power mode in 8073 A0 */
3106 return;
3107 }
3108
3109 /* Disable PLL sequencer (use read-modify-write to clear bit 13) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003110 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003111 MDIO_XS_DEVAD,
3112 MDIO_XS_PLL_SEQUENCER, &val);
3113 val &= ~(1<<13);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003114 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003115 MDIO_XS_DEVAD, MDIO_XS_PLL_SEQUENCER, val);
3116
3117 /* PLL controls */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003118 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003119 MDIO_XS_DEVAD, 0x805E, 0x1077);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003120 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003121 MDIO_XS_DEVAD, 0x805D, 0x0000);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003122 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003123 MDIO_XS_DEVAD, 0x805C, 0x030B);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003124 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003125 MDIO_XS_DEVAD, 0x805B, 0x1240);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003126 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003127 MDIO_XS_DEVAD, 0x805A, 0x2490);
3128
3129 /* Tx Controls */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003130 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003131 MDIO_XS_DEVAD, 0x80A7, 0x0C74);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003132 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003133 MDIO_XS_DEVAD, 0x80A6, 0x9041);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003134 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003135 MDIO_XS_DEVAD, 0x80A5, 0x4640);
3136
3137 /* Rx Controls */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003138 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003139 MDIO_XS_DEVAD, 0x80FE, 0x01C4);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003140 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003141 MDIO_XS_DEVAD, 0x80FD, 0x9249);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003142 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003143 MDIO_XS_DEVAD, 0x80FC, 0x2015);
3144
3145 /* Enable PLL sequencer (use read-modify-write to set bit 13) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003146 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003147 MDIO_XS_DEVAD,
3148 MDIO_XS_PLL_SEQUENCER, &val);
3149 val |= (1<<13);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003150 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003151 MDIO_XS_DEVAD, MDIO_XS_PLL_SEQUENCER, val);
3152}
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003153
3154static void bnx2x_8073_set_pause_cl37(struct link_params *params,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003155 struct bnx2x_phy *phy,
3156 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003157{
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003158 u16 cl37_val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003159 struct bnx2x *bp = params->bp;
3160 bnx2x_cl45_read(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003161 MDIO_AN_DEVAD,
3162 MDIO_AN_REG_CL37_FC_LD, &cl37_val);
3163
3164 cl37_val &= ~MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
3165 /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003166 bnx2x_calc_ieee_aneg_adv(phy, params, &vars->ieee_fc);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003167 if ((vars->ieee_fc &
3168 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) ==
3169 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC) {
3170 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC;
3171 }
3172 if ((vars->ieee_fc &
3173 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
3174 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
3175 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC;
3176 }
3177 if ((vars->ieee_fc &
3178 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
3179 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
3180 cl37_val |= MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH;
3181 }
3182 DP(NETIF_MSG_LINK,
3183 "Ext phy AN advertize cl37 0x%x\n", cl37_val);
3184
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003185 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003186 MDIO_AN_DEVAD,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003187 MDIO_AN_REG_CL37_FC_LD, cl37_val);
3188 msleep(500);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003189}
3190
3191static void bnx2x_ext_phy_set_pause(struct link_params *params,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003192 struct bnx2x_phy *phy,
3193 struct link_vars *vars)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003194{
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003195 u16 val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003196 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003197 /* read modify write pause advertizing */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003198 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003199 MDIO_AN_DEVAD,
3200 MDIO_AN_REG_ADV_PAUSE, &val);
3201
3202 val &= ~MDIO_AN_REG_ADV_PAUSE_BOTH;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07003203
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003204 /* Please refer to Table 28B-3 of 802.3ab-1999 spec. */
3205
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07003206 if ((vars->ieee_fc &
3207 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) ==
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003208 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC) {
3209 val |= MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC;
3210 }
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07003211 if ((vars->ieee_fc &
3212 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) ==
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003213 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH) {
3214 val |=
3215 MDIO_AN_REG_ADV_PAUSE_PAUSE;
3216 }
3217 DP(NETIF_MSG_LINK,
3218 "Ext phy AN advertize 0x%x\n", val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003219 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003220 MDIO_AN_DEVAD,
3221 MDIO_AN_REG_ADV_PAUSE, val);
3222}
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003223
3224static void bnx2x_set_preemphasis(struct bnx2x_phy *phy,
3225 struct link_params *params)
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003226{
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003227
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003228 u16 bank, i = 0;
3229 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003230
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003231 for (bank = MDIO_REG_BANK_RX0, i = 0; bank <= MDIO_REG_BANK_RX3;
3232 bank += (MDIO_REG_BANK_RX1-MDIO_REG_BANK_RX0), i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003233 CL45_WR_OVER_CL22(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003234 bank,
3235 MDIO_RX0_RX_EQ_BOOST,
3236 params->xgxs_config_rx[i]);
3237 }
3238
3239 for (bank = MDIO_REG_BANK_TX0, i = 0; bank <= MDIO_REG_BANK_TX3;
3240 bank += (MDIO_REG_BANK_TX1 - MDIO_REG_BANK_TX0), i++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003241 CL45_WR_OVER_CL22(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003242 bank,
3243 MDIO_TX0_TX_DRIVER,
3244 params->xgxs_config_tx[i]);
3245 }
3246}
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003247
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003248static void bnx2x_8481_set_led(struct bnx2x *bp,
3249 struct bnx2x_phy *phy)
Eilon Greenstein2f904462009-08-12 08:22:16 +00003250{
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003251 u16 val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003252
3253 /* PHYC_CTL_LED_CTL */
3254 bnx2x_cl45_read(bp, phy,
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003255 MDIO_PMA_DEVAD,
3256 MDIO_PMA_REG_8481_LINK_SIGNAL, &val);
3257 val &= 0xFE00;
3258 val |= 0x0092;
Eilon Greenstein2f904462009-08-12 08:22:16 +00003259
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003260 bnx2x_cl45_write(bp, phy,
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003261 MDIO_PMA_DEVAD,
3262 MDIO_PMA_REG_8481_LINK_SIGNAL, val);
Eilon Greenstein2f904462009-08-12 08:22:16 +00003263
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003264 bnx2x_cl45_write(bp, phy,
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003265 MDIO_PMA_DEVAD,
3266 MDIO_PMA_REG_8481_LED1_MASK,
3267 0x80);
3268
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003269 bnx2x_cl45_write(bp, phy,
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003270 MDIO_PMA_DEVAD,
3271 MDIO_PMA_REG_8481_LED2_MASK,
3272 0x18);
3273
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003274 bnx2x_cl45_write(bp, phy,
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003275 MDIO_PMA_DEVAD,
3276 MDIO_PMA_REG_8481_LED3_MASK,
3277 0x0040);
3278
Eilon Greenstein2f904462009-08-12 08:22:16 +00003279 /* 'Interrupt Mask' */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003280 bnx2x_cl45_write(bp, phy,
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003281 MDIO_AN_DEVAD,
3282 0xFFFB, 0xFFFD);
Eilon Greenstein2f904462009-08-12 08:22:16 +00003283}
Eilon Greenstein2f904462009-08-12 08:22:16 +00003284
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003285static void bnx2x_init_internal_phy(struct bnx2x_phy *phy,
3286 struct link_params *params,
3287 struct link_vars *vars)
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003288{
3289 struct bnx2x *bp = params->bp;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003290 u8 enable_cl73 = (SINGLE_MEDIA_DIRECT(params) ||
3291 (params->loopback_mode == LOOPBACK_XGXS_10));
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003292 if (!(vars->phy_flags & PHY_SGMII_FLAG)) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003293 if (SINGLE_MEDIA_DIRECT(params) &&
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003294 (params->feature_config_flags &
3295 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED))
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003296 bnx2x_set_preemphasis(phy, params);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003297
3298 /* forced speed requested? */
Yaniv Rosner7846e472009-11-05 19:18:07 +02003299 if (vars->line_speed != SPEED_AUTO_NEG ||
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003300 (SINGLE_MEDIA_DIRECT(params) &&
Yaniv Rosner7846e472009-11-05 19:18:07 +02003301 params->loopback_mode == LOOPBACK_EXT)) {
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003302 DP(NETIF_MSG_LINK, "not SGMII, no AN\n");
3303
3304 /* disable autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003305 bnx2x_set_autoneg(phy, params, vars, 0);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003306
3307 /* program speed and duplex */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003308 bnx2x_program_serdes(phy, params, vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003309
3310 } else { /* AN_mode */
3311 DP(NETIF_MSG_LINK, "not SGMII, AN\n");
3312
3313 /* AN enabled */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003314 bnx2x_set_brcm_cl37_advertisment(phy, params);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003315
3316 /* program duplex & pause advertisement (for aneg) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003317 bnx2x_set_ieee_aneg_advertisment(phy, params,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07003318 vars->ieee_fc);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003319
3320 /* enable autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003321 bnx2x_set_autoneg(phy, params, vars, enable_cl73);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003322
3323 /* enable and restart AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003324 bnx2x_restart_autoneg(phy, params, enable_cl73);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003325 }
3326
3327 } else { /* SGMII mode */
3328 DP(NETIF_MSG_LINK, "SGMII\n");
3329
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003330 bnx2x_initialize_sgmii_process(phy, params, vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07003331 }
3332}
3333
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003334static u8 bnx2x_ext_phy_init(struct link_params *params, struct link_vars *vars)
3335{
3336 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003337 u16 cnt;
3338 u16 ctrl = 0;
3339 u16 val = 0;
3340 u8 rc = 0;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003341 struct bnx2x_phy *phy = &params->phy[EXT_PHY1];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003342 if (vars->phy_flags & PHY_XGXS_FLAG) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003343 /* Make sure that the soft reset is off (expect for the 8072:
3344 * due to the lock, it will be done inside the specific
3345 * handling)
3346 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003347 if ((phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) &&
3348 (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
3349 (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN) &&
3350 (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) &&
3351 (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003352 /* Wait for soft reset to get cleared upto 1 sec */
3353 for (cnt = 0; cnt < 1000; cnt++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003354 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003355 MDIO_PMA_DEVAD,
3356 MDIO_PMA_REG_CTRL, &ctrl);
3357 if (!(ctrl & (1<<15)))
3358 break;
3359 msleep(1);
3360 }
3361 DP(NETIF_MSG_LINK, "control reg 0x%x (after %d ms)\n",
3362 ctrl, cnt);
3363 }
3364
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003365 switch (phy->type) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003366 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003367 break;
3368
3369 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
3370 DP(NETIF_MSG_LINK, "XGXS 8705\n");
3371
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003372 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003373 MDIO_PMA_DEVAD,
3374 MDIO_PMA_REG_MISC_CTRL,
3375 0x8288);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003376 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003377 MDIO_PMA_DEVAD,
3378 MDIO_PMA_REG_PHY_IDENTIFIER,
3379 0x7fbf);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003380 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003381 MDIO_PMA_DEVAD,
3382 MDIO_PMA_REG_CMU_PLL_BYPASS,
3383 0x0100);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003384 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003385 MDIO_WIS_DEVAD,
3386 MDIO_WIS_REG_LASI_CNTL, 0x1);
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003387
Eilon Greenstein3b313b62009-03-02 08:00:10 +00003388 /* BCM8705 doesn't have microcode, hence the 0 */
3389 bnx2x_save_spirom_version(bp, params->port,
3390 params->shmem_base, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003391 break;
3392
3393 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003394 /* Wait until fw is loaded */
3395 for (cnt = 0; cnt < 100; cnt++) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003396 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003397 MDIO_PMA_REG_ROM_VER1, &val);
3398 if (val)
3399 break;
3400 msleep(10);
3401 }
3402 DP(NETIF_MSG_LINK, "XGXS 8706 is initialized "
3403 "after %d ms\n", cnt);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003404 if ((params->feature_config_flags &
3405 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
3406 u8 i;
3407 u16 reg;
3408 for (i = 0; i < 4; i++) {
3409 reg = MDIO_XS_8706_REG_BANK_RX0 +
3410 i*(MDIO_XS_8706_REG_BANK_RX1 -
3411 MDIO_XS_8706_REG_BANK_RX0);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003412 bnx2x_cl45_read(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003413 MDIO_XS_DEVAD,
3414 reg, &val);
3415 /* Clear first 3 bits of the control */
3416 val &= ~0x7;
3417 /* Set control bits according to
3418 configuation */
3419 val |= (params->xgxs_config_rx[i] &
3420 0x7);
3421 DP(NETIF_MSG_LINK, "Setting RX"
3422 "Equalizer to BCM8706 reg 0x%x"
3423 " <-- val 0x%x\n", reg, val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003424 bnx2x_cl45_write(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003425 MDIO_XS_DEVAD,
3426 reg, val);
3427 }
3428 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003429 /* Force speed */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003430 if (params->req_line_speed == SPEED_10000) {
3431 DP(NETIF_MSG_LINK, "XGXS 8706 force 10Gbps\n");
3432
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003433 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003434 MDIO_PMA_DEVAD,
3435 MDIO_PMA_REG_DIGITAL_CTRL,
3436 0x400);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003437 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosnerb5bbf002009-11-05 19:18:21 +02003438 MDIO_PMA_REG_LASI_CTRL, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003439 } else {
3440 /* Force 1Gbps using autoneg with 1G
3441 advertisment */
3442
3443 /* Allow CL37 through CL73 */
3444 DP(NETIF_MSG_LINK, "XGXS 8706 AutoNeg\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003445 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003446 MDIO_AN_DEVAD,
3447 MDIO_AN_REG_CL37_CL73,
3448 0x040c);
3449
3450 /* Enable Full-Duplex advertisment on CL37 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003451 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003452 MDIO_AN_DEVAD,
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07003453 MDIO_AN_REG_CL37_FC_LP,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003454 0x0020);
3455 /* Enable CL37 AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003456 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003457 MDIO_AN_DEVAD,
3458 MDIO_AN_REG_CL37_AN,
3459 0x1000);
3460 /* 1G support */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003461 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003462 MDIO_AN_DEVAD,
3463 MDIO_AN_REG_ADV, (1<<5));
3464
3465 /* Enable clause 73 AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003466 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003467 MDIO_AN_DEVAD,
3468 MDIO_AN_REG_CTRL,
3469 0x1200);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003470 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerb5bbf002009-11-05 19:18:21 +02003471 MDIO_PMA_DEVAD,
3472 MDIO_PMA_REG_RX_ALARM_CTRL,
3473 0x0400);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003474 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerb5bbf002009-11-05 19:18:21 +02003475 MDIO_PMA_DEVAD,
3476 MDIO_PMA_REG_LASI_CTRL, 0x0004);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003477
3478 }
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003479 bnx2x_save_bcm_spirom_ver(bp, params->port,
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003480 phy,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003481 params->shmem_base);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003482 break;
Eilon Greenstein589abe32009-02-12 08:36:55 +00003483 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
3484 DP(NETIF_MSG_LINK, "Initializing BCM8726\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003485 bnx2x_8726_external_rom_boot(phy, params);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003486
Eilon Greenstein589abe32009-02-12 08:36:55 +00003487 /* Need to call module detected on initialization since
3488 the module detection triggered by actual module
3489 insertion might occur before driver is loaded, and when
3490 driver is loaded, it reset all registers, including the
3491 transmitter */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003492 bnx2x_sfp_module_detection(phy, params);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003493
3494 /* Set Flow control */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003495 bnx2x_ext_phy_set_pause(params, phy, vars);
Eilon Greenstein589abe32009-02-12 08:36:55 +00003496 if (params->req_line_speed == SPEED_1000) {
3497 DP(NETIF_MSG_LINK, "Setting 1G force\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003498 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003499 MDIO_PMA_REG_CTRL, 0x40);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003500 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003501 MDIO_PMA_REG_10G_CTRL2, 0xD);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003502 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003503 MDIO_PMA_REG_LASI_CTRL, 0x5);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003504 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003505 MDIO_PMA_REG_RX_ALARM_CTRL,
3506 0x400);
3507 } else if ((params->req_line_speed ==
3508 SPEED_AUTO_NEG) &&
3509 ((params->speed_cap_mask &
3510 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))) {
Frans Pop2381a552010-03-24 07:57:36 +00003511 DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003512 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003513 MDIO_AN_REG_ADV, 0x20);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003514 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003515 MDIO_AN_REG_CL37_CL73, 0x040c);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003516 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003517 MDIO_AN_REG_CL37_FC_LD, 0x0020);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003518 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003519 MDIO_AN_REG_CL37_AN, 0x1000);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003520 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003521 MDIO_AN_REG_CTRL, 0x1200);
3522
3523 /* Enable RX-ALARM control to receive
3524 interrupt for 1G speed change */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003525 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003526 MDIO_PMA_REG_LASI_CTRL, 0x4);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003527 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003528 MDIO_PMA_REG_RX_ALARM_CTRL,
3529 0x400);
3530
3531 } else { /* Default 10G. Set only LASI control */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003532 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Eilon Greenstein589abe32009-02-12 08:36:55 +00003533 MDIO_PMA_REG_LASI_CTRL, 1);
3534 }
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003535
3536 /* Set TX PreEmphasis if needed */
3537 if ((params->feature_config_flags &
3538 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
3539 DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x,"
3540 "TX_CTRL2 0x%x\n",
3541 params->xgxs_config_tx[0],
3542 params->xgxs_config_tx[1]);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003543 bnx2x_cl45_write(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003544 MDIO_PMA_DEVAD,
3545 MDIO_PMA_REG_8726_TX_CTRL1,
3546 params->xgxs_config_tx[0]);
3547
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003548 bnx2x_cl45_write(bp, phy,
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00003549 MDIO_PMA_DEVAD,
3550 MDIO_PMA_REG_8726_TX_CTRL2,
3551 params->xgxs_config_tx[1]);
3552 }
Eilon Greenstein589abe32009-02-12 08:36:55 +00003553 break;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003554 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
3555 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
3556 {
3557 u16 tmp1;
3558 u16 rx_alarm_ctrl_val;
3559 u16 lasi_ctrl_val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003560 if (phy->type ==
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003561 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) {
3562 rx_alarm_ctrl_val = 0x400;
3563 lasi_ctrl_val = 0x0004;
3564 } else {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003565 rx_alarm_ctrl_val = (1<<2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003566 lasi_ctrl_val = 0x0004;
3567 }
3568
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003569 /* enable LASI */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003570 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003571 MDIO_PMA_DEVAD,
3572 MDIO_PMA_REG_RX_ALARM_CTRL,
3573 rx_alarm_ctrl_val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003574
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003575 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003576 MDIO_PMA_DEVAD,
3577 MDIO_PMA_REG_LASI_CTRL,
3578 lasi_ctrl_val);
3579
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003580 bnx2x_8073_set_pause_cl37(params, phy, vars);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003581
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003582 if (phy->type ==
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003583 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003584 bnx2x_bcm8072_external_rom_boot(phy, params);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003585 else
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003586 /* In case of 8073 with long xaui lines,
3587 don't set the 8073 xaui low power*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003588 bnx2x_8073_set_xaui_low_power_mode(bp, phy);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003589
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003590 bnx2x_cl45_read(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003591 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00003592 MDIO_PMA_REG_M8051_MSGOUT_REG,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003593 &tmp1);
3594
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003595 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003596 MDIO_PMA_DEVAD,
3597 MDIO_PMA_REG_RX_ALARM, &tmp1);
3598
3599 DP(NETIF_MSG_LINK, "Before rom RX_ALARM(port1):"
3600 "0x%x\n", tmp1);
3601
3602 /* If this is forced speed, set to KR or KX
3603 * (all other are not supported)
3604 */
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003605 if (params->loopback_mode == LOOPBACK_EXT) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003606 bnx2x_807x_force_10G(bp, phy);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003607 DP(NETIF_MSG_LINK,
3608 "Forced speed 10G on 807X\n");
3609 break;
3610 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003611 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003612 MDIO_PMA_DEVAD,
3613 MDIO_PMA_REG_BCM_CTRL,
3614 0x0002);
3615 }
3616 if (params->req_line_speed != SPEED_AUTO_NEG) {
3617 if (params->req_line_speed == SPEED_10000) {
3618 val = (1<<7);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003619 } else if (params->req_line_speed ==
3620 SPEED_2500) {
3621 val = (1<<5);
3622 /* Note that 2.5G works only
3623 when used with 1G advertisment */
3624 } else
3625 val = (1<<5);
3626 } else {
3627
3628 val = 0;
3629 if (params->speed_cap_mask &
3630 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
3631 val |= (1<<7);
3632
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003633 /* Note that 2.5G works only when
3634 used with 1G advertisment */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003635 if (params->speed_cap_mask &
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003636 (PORT_HW_CFG_SPEED_CAPABILITY_D0_1G |
3637 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003638 val |= (1<<5);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003639 DP(NETIF_MSG_LINK,
3640 "807x autoneg val = 0x%x\n", val);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003641 }
3642
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003643 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003644 MDIO_AN_DEVAD,
3645 MDIO_AN_REG_ADV, val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003646
3647 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003648 MDIO_AN_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00003649 MDIO_AN_REG_8073_2_5G, &tmp1);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003650
3651 if (((params->speed_cap_mask &
3652 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G) &&
3653 (params->req_line_speed ==
3654 SPEED_AUTO_NEG)) ||
3655 (params->req_line_speed ==
3656 SPEED_2500)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003657 u16 phy_ver;
3658 /* Allow 2.5G for A1 and above */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003659 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003660 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00003661 MDIO_PMA_REG_8073_CHIP_REV, &phy_ver);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003662 DP(NETIF_MSG_LINK, "Add 2.5G\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003663 if (phy_ver > 0)
3664 tmp1 |= 1;
3665 else
3666 tmp1 &= 0xfffe;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003667 } else {
3668 DP(NETIF_MSG_LINK, "Disable 2.5G\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003669 tmp1 &= 0xfffe;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003670 }
3671
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003672 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003673 MDIO_AN_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00003674 MDIO_AN_REG_8073_2_5G, tmp1);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003675
3676 /* Add support for CL37 (passive mode) II */
3677
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003678 bnx2x_cl45_read(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003679 MDIO_AN_DEVAD,
3680 MDIO_AN_REG_CL37_FC_LD,
3681 &tmp1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003682
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003683 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003684 MDIO_AN_DEVAD,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003685 MDIO_AN_REG_CL37_FC_LD, (tmp1 |
3686 ((params->req_duplex == DUPLEX_FULL) ?
3687 0x20 : 0x40)));
3688
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003689 /* Add support for CL37 (passive mode) III */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003690 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003691 MDIO_AN_DEVAD,
3692 MDIO_AN_REG_CL37_AN, 0x1000);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003693
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003694 if (phy->type ==
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003695 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073) {
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003696 /* The SNR will improve about 2db by changing
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003697 BW and FEE main tap. Rest commands are executed
3698 after link is up*/
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003699 /*Change FFE main cursor to 5 in EDC register*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003700 if (bnx2x_8073_is_snr_needed(bp, phy))
3701 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003702 MDIO_PMA_DEVAD,
3703 MDIO_PMA_REG_EDC_FFE_MAIN,
3704 0xFB0C);
3705
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003706 /* Enable FEC (Forware Error Correction)
3707 Request in the AN */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003708 bnx2x_cl45_read(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003709 MDIO_AN_DEVAD,
3710 MDIO_AN_REG_ADV2, &tmp1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003711
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003712 tmp1 |= (1<<15);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003713
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003714 bnx2x_cl45_write(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003715 MDIO_AN_DEVAD,
3716 MDIO_AN_REG_ADV2, tmp1);
3717
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003718 }
3719
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003720 bnx2x_ext_phy_set_pause(params, phy, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003721
Yaniv Rosner6bbca912008-08-13 15:57:28 -07003722 /* Restart autoneg */
3723 msleep(500);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003724 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003725 MDIO_AN_DEVAD,
3726 MDIO_AN_REG_CTRL, 0x1200);
3727 DP(NETIF_MSG_LINK, "807x Autoneg Restart: "
3728 "Advertise 1G=%x, 10G=%x\n",
3729 ((val & (1<<5)) > 0),
3730 ((val & (1<<7)) > 0));
3731 break;
3732 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003733
3734 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
3735 {
3736 u16 tmp1;
3737 u16 rx_alarm_ctrl_val;
3738 u16 lasi_ctrl_val;
3739
3740 /* Enable PMD link, MOD_ABS_FLT, and 1G link alarm */
3741
3742 u16 mod_abs;
3743 rx_alarm_ctrl_val = (1<<2) | (1<<5) ;
3744 lasi_ctrl_val = 0x0004;
3745
3746 DP(NETIF_MSG_LINK, "Initializing BCM8727\n");
3747 /* enable LASI */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003748 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003749 MDIO_PMA_DEVAD,
3750 MDIO_PMA_REG_RX_ALARM_CTRL,
3751 rx_alarm_ctrl_val);
3752
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003753 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003754 MDIO_PMA_DEVAD,
3755 MDIO_PMA_REG_LASI_CTRL,
3756 lasi_ctrl_val);
3757
3758 /* Initially configure MOD_ABS to interrupt when
3759 module is presence( bit 8) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003760 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003761 MDIO_PMA_DEVAD,
3762 MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
3763 /* Set EDC off by setting OPTXLOS signal input to low
3764 (bit 9).
3765 When the EDC is off it locks onto a reference clock and
3766 avoids becoming 'lost'.*/
3767 mod_abs &= ~((1<<8) | (1<<9));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003768 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003769 MDIO_PMA_DEVAD,
3770 MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
3771
3772 /* Make MOD_ABS give interrupt on change */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003773 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003774 MDIO_PMA_DEVAD,
3775 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
3776 &val);
3777 val |= (1<<12);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003778 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003779 MDIO_PMA_DEVAD,
3780 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
3781 val);
3782
3783 /* Set 8727 GPIOs to input to allow reading from the
3784 8727 GPIO0 status which reflect SFP+ module
3785 over-current */
3786
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003787 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003788 MDIO_PMA_DEVAD,
3789 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
3790 &val);
3791 val &= 0xff8f; /* Reset bits 4-6 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003792 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003793 MDIO_PMA_DEVAD,
3794 MDIO_PMA_REG_8727_PCS_OPT_CTRL,
3795 val);
3796
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003797 bnx2x_8727_power_module(bp, params, phy, 1);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003798
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003799 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003800 MDIO_PMA_DEVAD,
3801 MDIO_PMA_REG_M8051_MSGOUT_REG,
3802 &tmp1);
3803
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003804 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003805 MDIO_PMA_DEVAD,
3806 MDIO_PMA_REG_RX_ALARM, &tmp1);
3807
3808 /* Set option 1G speed */
3809 if (params->req_line_speed == SPEED_1000) {
3810
3811 DP(NETIF_MSG_LINK, "Setting 1G force\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003812 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003813 MDIO_PMA_DEVAD,
3814 MDIO_PMA_REG_CTRL, 0x40);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003815 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003816 MDIO_PMA_DEVAD,
3817 MDIO_PMA_REG_10G_CTRL2, 0xD);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003818 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003819 MDIO_PMA_DEVAD,
3820 MDIO_PMA_REG_10G_CTRL2, &tmp1);
Frans Pop2381a552010-03-24 07:57:36 +00003821 DP(NETIF_MSG_LINK, "1.7 = 0x%x\n", tmp1);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003822
3823 } else if ((params->req_line_speed ==
3824 SPEED_AUTO_NEG) &&
3825 ((params->speed_cap_mask &
Yaniv Rosnereb80ce72010-09-01 09:51:20 +00003826 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) &&
3827 ((params->speed_cap_mask &
3828 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G) !=
3829 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) {
Frans Pop2381a552010-03-24 07:57:36 +00003830 DP(NETIF_MSG_LINK, "Setting 1G clause37\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003831 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
3832 MDIO_AN_REG_8727_MISC_CTRL, 0);
3833 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003834 MDIO_AN_REG_CL37_AN, 0x1300);
3835 } else {
3836 /* Since the 8727 has only single reset pin,
3837 need to set the 10G registers although it is
3838 default */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003839 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Yaniv Rosnereb80ce72010-09-01 09:51:20 +00003840 MDIO_AN_REG_8727_MISC_CTRL,
3841 0x0020);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003842 bnx2x_cl45_write(bp, phy, MDIO_AN_DEVAD,
Yaniv Rosnereb80ce72010-09-01 09:51:20 +00003843 MDIO_AN_REG_CL37_AN, 0x0100);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003844 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosnereb80ce72010-09-01 09:51:20 +00003845 MDIO_PMA_REG_CTRL, 0x2040);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003846 bnx2x_cl45_write(bp, phy, MDIO_PMA_DEVAD,
Yaniv Rosnereb80ce72010-09-01 09:51:20 +00003847 MDIO_PMA_REG_10G_CTRL2, 0x0008);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003848 }
3849
Yaniv Rosner1ab6c162010-06-14 23:25:19 -07003850 /* Set 2-wire transfer rate of SFP+ module EEPROM
3851 * to 100Khz since some DACs(direct attached cables) do
3852 * not work at 400Khz.
3853 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003854 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003855 MDIO_PMA_DEVAD,
3856 MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR,
Yaniv Rosner1ab6c162010-06-14 23:25:19 -07003857 0xa001);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003858
3859 /* Set TX PreEmphasis if needed */
3860 if ((params->feature_config_flags &
3861 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED)) {
3862 DP(NETIF_MSG_LINK, "Setting TX_CTRL1 0x%x,"
3863 "TX_CTRL2 0x%x\n",
3864 params->xgxs_config_tx[0],
3865 params->xgxs_config_tx[1]);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003866 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003867 MDIO_PMA_DEVAD,
3868 MDIO_PMA_REG_8727_TX_CTRL1,
3869 params->xgxs_config_tx[0]);
3870
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003871 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00003872 MDIO_PMA_DEVAD,
3873 MDIO_PMA_REG_8727_TX_CTRL2,
3874 params->xgxs_config_tx[1]);
3875 }
3876
3877 break;
3878 }
3879
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003880 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003881 {
3882 u16 fw_ver1, fw_ver2;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003883 DP(NETIF_MSG_LINK,
3884 "Setting the SFX7101 LASI indication\n");
3885
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003886 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003887 MDIO_PMA_DEVAD,
3888 MDIO_PMA_REG_LASI_CTRL, 0x1);
3889 DP(NETIF_MSG_LINK,
3890 "Setting the SFX7101 LED to blink on traffic\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003891 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003892 MDIO_PMA_DEVAD,
3893 MDIO_PMA_REG_7107_LED_CNTL, (1<<3));
3894
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003895 bnx2x_ext_phy_set_pause(params, phy, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003896 /* Restart autoneg */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003897 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003898 MDIO_AN_DEVAD,
3899 MDIO_AN_REG_CTRL, &val);
3900 val |= 0x200;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003901 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07003902 MDIO_AN_DEVAD,
3903 MDIO_AN_REG_CTRL, val);
Eilon Greenstein28577182009-02-12 08:37:00 +00003904
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003905 /* Save spirom version */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003906 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003907 MDIO_PMA_REG_7101_VER1, &fw_ver1);
3908
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003909 bnx2x_cl45_read(bp, phy, MDIO_PMA_DEVAD,
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003910 MDIO_PMA_REG_7101_VER2, &fw_ver2);
3911
3912 bnx2x_save_spirom_version(params->bp, params->port,
3913 params->shmem_base,
3914 (u32)(fw_ver1<<16 | fw_ver2));
Eilon Greenstein28577182009-02-12 08:37:00 +00003915 break;
Eilon Greensteina35da8d2009-02-12 08:37:02 +00003916 }
Eilon Greenstein28577182009-02-12 08:37:00 +00003917 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02003918 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003919 {
Eilon Greenstein2f904462009-08-12 08:22:16 +00003920 /* This phy uses the NIG latch mechanism since link
3921 indication arrives through its LED4 and not via
3922 its LASI signal, so we get steady signal
3923 instead of clear on read */
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003924 u16 autoneg_val, an_1000_val, an_10_100_val, temp;
3925 temp = vars->line_speed;
3926 vars->line_speed = SPEED_10000;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003927 bnx2x_set_autoneg(phy, params, vars, 0);
3928 bnx2x_program_serdes(phy, params, vars);
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00003929 vars->line_speed = temp;
3930
Eilon Greenstein2f904462009-08-12 08:22:16 +00003931 bnx2x_bits_en(bp, NIG_REG_LATCH_BC_0 + params->port*4,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003932 1 << NIG_LATCH_BC_ENABLE_MI_INT);
Eilon Greenstein28577182009-02-12 08:37:00 +00003933
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003934 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003935 MDIO_PMA_DEVAD,
3936 MDIO_PMA_REG_CTRL, 0x0000);
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02003937
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003938 bnx2x_8481_set_led(bp, phy);
Eilon Greenstein28577182009-02-12 08:37:00 +00003939
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003940 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003941 MDIO_AN_DEVAD,
3942 MDIO_AN_REG_8481_1000T_CTRL,
3943 &an_1000_val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003944 bnx2x_ext_phy_set_pause(params, phy, vars);
3945 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003946 MDIO_AN_REG_8481_LEGACY_AN_ADV,
3947 &an_10_100_val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003948 bnx2x_cl45_read(bp, phy, MDIO_AN_DEVAD,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003949 MDIO_AN_REG_8481_LEGACY_MII_CTRL,
3950 &autoneg_val);
3951 /* Disable forced speed */
3952 autoneg_val &= ~((1<<6) | (1<<8) | (1<<9) | (1<<12) |
3953 (1<<13));
3954 an_10_100_val &= ~((1<<5) | (1<<6) | (1<<7) | (1<<8));
Eilon Greenstein2f904462009-08-12 08:22:16 +00003955
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003956 if (((params->req_line_speed == SPEED_AUTO_NEG) &&
3957 (params->speed_cap_mask &
3958 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)) ||
3959 (params->req_line_speed == SPEED_1000)) {
3960 an_1000_val |= (1<<8);
3961 autoneg_val |= (1<<9 | 1<<12);
Eilon Greenstein2f904462009-08-12 08:22:16 +00003962 if (params->req_duplex == DUPLEX_FULL)
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003963 an_1000_val |= (1<<9);
3964 DP(NETIF_MSG_LINK, "Advertising 1G\n");
3965 } else
3966 an_1000_val &= ~((1<<8) | (1<<9));
Yaniv Rosner46d15cc2009-11-05 19:18:30 +02003967
Yaniv Rosnere10bc842010-09-07 11:40:50 +00003968 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003969 MDIO_AN_DEVAD,
3970 MDIO_AN_REG_8481_1000T_CTRL,
3971 an_1000_val);
Eilon Greenstein2f904462009-08-12 08:22:16 +00003972
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003973 /* set 10 speed advertisement */
3974 if (((params->req_line_speed == SPEED_AUTO_NEG) &&
3975 (params->speed_cap_mask &
3976 (PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL |
3977 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF)))) {
3978 an_10_100_val |= (1<<7);
3979 /*
3980 * Enable autoneg and restart autoneg for
3981 * legacy speeds
3982 */
3983 autoneg_val |= (1<<9 | 1<<12);
Eilon Greenstein2f904462009-08-12 08:22:16 +00003984
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003985 if (params->req_duplex == DUPLEX_FULL)
3986 an_10_100_val |= (1<<8);
3987 DP(NETIF_MSG_LINK, "Advertising 100M\n");
Eilon Greenstein2f904462009-08-12 08:22:16 +00003988 }
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00003989 /* set 10 speed advertisement */
3990 if (((params->req_line_speed == SPEED_AUTO_NEG) &&
3991 (params->speed_cap_mask &
3992 (PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL |
3993 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF)))) {
3994 an_10_100_val |= (1<<5);
3995 autoneg_val |= (1<<9 | 1<<12);
3996 if (params->req_duplex == DUPLEX_FULL)
3997 an_10_100_val |= (1<<6);
3998 DP(NETIF_MSG_LINK, "Advertising 10M\n");
3999 }
4000
4001 /* Only 10/100 are allowed to work in FORCE mode */
4002 if (params->req_line_speed == SPEED_100) {
4003 autoneg_val |= (1<<13);
4004 /* Enabled AUTO-MDIX when autoneg is disabled */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004005 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004006 MDIO_AN_DEVAD,
4007 MDIO_AN_REG_8481_AUX_CTRL,
4008 (1<<15 | 1<<9 | 7<<0));
4009 DP(NETIF_MSG_LINK, "Setting 100M force\n");
4010 }
4011 if (params->req_line_speed == SPEED_10) {
4012 /* Enabled AUTO-MDIX when autoneg is disabled */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004013 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004014 MDIO_AN_DEVAD,
4015 MDIO_AN_REG_8481_AUX_CTRL,
4016 (1<<15 | 1<<9 | 7<<0));
4017 DP(NETIF_MSG_LINK, "Setting 10M force\n");
4018 }
4019
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004020 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004021 MDIO_AN_DEVAD,
4022 MDIO_AN_REG_8481_LEGACY_AN_ADV,
4023 an_10_100_val);
4024
4025 if (params->req_duplex == DUPLEX_FULL)
4026 autoneg_val |= (1<<8);
4027
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004028 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004029 MDIO_AN_DEVAD,
4030 MDIO_AN_REG_8481_LEGACY_MII_CTRL,
4031 autoneg_val);
4032
4033 if (((params->req_line_speed == SPEED_AUTO_NEG) &&
4034 (params->speed_cap_mask &
4035 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)) ||
4036 (params->req_line_speed == SPEED_10000)) {
4037 DP(NETIF_MSG_LINK, "Advertising 10G\n");
4038 /* Restart autoneg for 10G*/
4039
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004040 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004041 MDIO_AN_DEVAD,
4042 MDIO_AN_REG_CTRL,
4043 0x3200);
4044
4045 } else if (params->req_line_speed != SPEED_10 &&
4046 params->req_line_speed != SPEED_100)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004047 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004048 MDIO_AN_DEVAD,
4049 MDIO_AN_REG_8481_10GBASE_T_AN_CTRL,
4050 1);
Eilon Greenstein28577182009-02-12 08:37:00 +00004051
Eilon Greensteinb1607af2009-08-12 08:22:54 +00004052 /* Save spirom version */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004053 bnx2x_save_8481_spirom_version(phy, params,
4054 params->shmem_base);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004055 break;
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00004056 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004057 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
4058 DP(NETIF_MSG_LINK,
4059 "XGXS PHY Failure detected 0x%x\n",
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004060 phy->type);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004061 rc = -EINVAL;
4062 break;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004063
4064 default:
4065 DP(NETIF_MSG_LINK, "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004066 phy->type);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004067 break;
4068 }
4069 }
4070 return rc;
4071}
4072
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004073static void bnx2x_8727_handle_mod_abs(struct bnx2x_phy *phy,
4074 struct link_params *params)
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004075{
4076 struct bnx2x *bp = params->bp;
4077 u16 mod_abs, rx_alarm_status;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004078 u32 val = REG_RD(bp, params->shmem_base +
4079 offsetof(struct shmem_region, dev_info.
4080 port_feature_config[params->port].
4081 config));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004082 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004083 MDIO_PMA_DEVAD,
4084 MDIO_PMA_REG_PHY_IDENTIFIER, &mod_abs);
4085 if (mod_abs & (1<<8)) {
4086
4087 /* Module is absent */
4088 DP(NETIF_MSG_LINK, "MOD_ABS indication "
4089 "show module is absent\n");
4090
4091 /* 1. Set mod_abs to detect next module
4092 presence event
4093 2. Set EDC off by setting OPTXLOS signal input to low
4094 (bit 9).
4095 When the EDC is off it locks onto a reference clock and
4096 avoids becoming 'lost'.*/
4097 mod_abs &= ~((1<<8)|(1<<9));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004098 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004099 MDIO_PMA_DEVAD,
4100 MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
4101
4102 /* Clear RX alarm since it stays up as long as
4103 the mod_abs wasn't changed */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004104 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004105 MDIO_PMA_DEVAD,
4106 MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
4107
4108 } else {
4109 /* Module is present */
4110 DP(NETIF_MSG_LINK, "MOD_ABS indication "
4111 "show module is present\n");
4112 /* First thing, disable transmitter,
4113 and if the module is ok, the
4114 module_detection will enable it*/
4115
4116 /* 1. Set mod_abs to detect next module
4117 absent event ( bit 8)
4118 2. Restore the default polarity of the OPRXLOS signal and
4119 this signal will then correctly indicate the presence or
4120 absence of the Rx signal. (bit 9) */
4121 mod_abs |= ((1<<8)|(1<<9));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004122 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004123 MDIO_PMA_DEVAD,
4124 MDIO_PMA_REG_PHY_IDENTIFIER, mod_abs);
4125
4126 /* Clear RX alarm since it stays up as long as
4127 the mod_abs wasn't changed. This is need to be done
4128 before calling the module detection, otherwise it will clear
4129 the link update alarm */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004130 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004131 MDIO_PMA_DEVAD,
4132 MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
4133
4134
4135 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
4136 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004137 bnx2x_sfp_set_transmitter(bp, phy, 0);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004138
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004139 if (bnx2x_wait_for_sfp_module_initialized(phy, params) == 0)
4140 bnx2x_sfp_module_detection(phy, params);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004141 else
4142 DP(NETIF_MSG_LINK, "SFP+ module is not initialized\n");
4143 }
4144
4145 DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
4146 rx_alarm_status);
4147 /* No need to check link status in case of
4148 module plugged in/out */
4149}
4150
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004151
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004152static u8 bnx2x_ext_phy_is_link_up(struct bnx2x_phy *phy,
4153 struct link_params *params,
Eilon Greenstein2f904462009-08-12 08:22:16 +00004154 struct link_vars *vars,
4155 u8 is_mi_int)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004156{
4157 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004158 u16 val1 = 0, val2;
4159 u16 rx_sd, pcs_status;
4160 u8 ext_phy_link_up = 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004161
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004162 if (vars->phy_flags & PHY_XGXS_FLAG) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004163 switch (phy->type) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004164 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
4165 DP(NETIF_MSG_LINK, "XGXS Direct\n");
4166 ext_phy_link_up = 1;
4167 break;
4168
4169 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
4170 DP(NETIF_MSG_LINK, "XGXS 8705\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004171 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004172 MDIO_WIS_DEVAD,
4173 MDIO_WIS_REG_LASI_STATUS, &val1);
4174 DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
4175
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004176 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004177 MDIO_WIS_DEVAD,
4178 MDIO_WIS_REG_LASI_STATUS, &val1);
4179 DP(NETIF_MSG_LINK, "8705 LASI status 0x%x\n", val1);
4180
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004181 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004182 MDIO_PMA_DEVAD,
4183 MDIO_PMA_REG_RX_SD, &rx_sd);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004184
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004185 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004186 1,
4187 0xc809, &val1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004188 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004189 1,
4190 0xc809, &val1);
4191
4192 DP(NETIF_MSG_LINK, "8705 1.c809 val=0x%x\n", val1);
Joe Perches8e95a202009-12-03 07:58:21 +00004193 ext_phy_link_up = ((rx_sd & 0x1) && (val1 & (1<<9)) &&
4194 ((val1 & (1<<8)) == 0));
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07004195 if (ext_phy_link_up)
4196 vars->line_speed = SPEED_10000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004197 break;
4198
4199 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
Eilon Greenstein589abe32009-02-12 08:36:55 +00004200 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
4201 DP(NETIF_MSG_LINK, "XGXS 8706/8726\n");
4202 /* Clear RX Alarm*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004203 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004204 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_ALARM,
4205 &val2);
4206 /* clear LASI indication*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004207 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004208 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS,
4209 &val1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004210 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004211 MDIO_PMA_DEVAD, MDIO_PMA_REG_LASI_STATUS,
4212 &val2);
4213 DP(NETIF_MSG_LINK, "8706/8726 LASI status 0x%x-->"
4214 "0x%x\n", val1, val2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004215
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004216 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004217 MDIO_PMA_DEVAD, MDIO_PMA_REG_RX_SD,
4218 &rx_sd);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004219 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004220 MDIO_PCS_DEVAD, MDIO_PCS_REG_STATUS,
4221 &pcs_status);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004222 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004223 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS,
4224 &val2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004225 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004226 MDIO_AN_DEVAD, MDIO_AN_REG_LINK_STATUS,
4227 &val2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004228
Eilon Greenstein589abe32009-02-12 08:36:55 +00004229 DP(NETIF_MSG_LINK, "8706/8726 rx_sd 0x%x"
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004230 " pcs_status 0x%x 1Gbps link_status 0x%x\n",
4231 rx_sd, pcs_status, val2);
4232 /* link is up if both bit 0 of pmd_rx_sd and
4233 * bit 0 of pcs_status are set, or if the autoneg bit
4234 1 is set
4235 */
4236 ext_phy_link_up = ((rx_sd & pcs_status & 0x1) ||
4237 (val2 & (1<<1)));
Yaniv Rosner57963ed2008-08-13 15:55:28 -07004238 if (ext_phy_link_up) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004239 if (phy->type ==
Eilon Greenstein589abe32009-02-12 08:36:55 +00004240 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) {
4241 /* If transmitter is disabled,
4242 ignore false link up indication */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004243 bnx2x_cl45_read(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004244 MDIO_PMA_DEVAD,
4245 MDIO_PMA_REG_PHY_IDENTIFIER,
4246 &val1);
4247 if (val1 & (1<<15)) {
4248 DP(NETIF_MSG_LINK, "Tx is "
4249 "disabled\n");
4250 ext_phy_link_up = 0;
4251 break;
4252 }
4253 }
Yaniv Rosner57963ed2008-08-13 15:55:28 -07004254 if (val2 & (1<<1))
4255 vars->line_speed = SPEED_1000;
4256 else
4257 vars->line_speed = SPEED_10000;
4258 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004259 break;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004260
4261 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
4262 {
4263 u16 link_status = 0;
4264 u16 rx_alarm_status;
4265 /* Check the LASI */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004266 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004267 MDIO_PMA_DEVAD,
4268 MDIO_PMA_REG_RX_ALARM, &rx_alarm_status);
4269
4270 DP(NETIF_MSG_LINK, "8727 RX_ALARM_STATUS 0x%x\n",
4271 rx_alarm_status);
4272
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004273 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004274 MDIO_PMA_DEVAD,
4275 MDIO_PMA_REG_LASI_STATUS, &val1);
4276
4277 DP(NETIF_MSG_LINK,
4278 "8727 LASI status 0x%x\n",
4279 val1);
4280
4281 /* Clear MSG-OUT */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004282 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004283 MDIO_PMA_DEVAD,
4284 MDIO_PMA_REG_M8051_MSGOUT_REG,
4285 &val1);
4286
4287 /*
4288 * If a module is present and there is need to check
4289 * for over current
4290 */
4291 if (!(params->feature_config_flags &
4292 FEATURE_CONFIG_BCM8727_NOC) &&
4293 !(rx_alarm_status & (1<<5))) {
4294 /* Check over-current using 8727 GPIO0 input*/
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004295 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004296 MDIO_PMA_DEVAD,
4297 MDIO_PMA_REG_8727_GPIO_CTRL,
4298 &val1);
4299
4300 if ((val1 & (1<<8)) == 0) {
4301 DP(NETIF_MSG_LINK, "8727 Power fault"
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004302 " has been detected on "
4303 "port %d\n",
4304 params->port);
Joe Perches7995c642010-02-17 15:01:52 +00004305 netdev_err(bp->dev, "Error: Power fault on Port %d has been detected and the power to that SFP+ module has been removed to prevent failure of the card. Please remove the SFP+ module and restart the system to clear this error.\n",
4306 params->port);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004307 /*
4308 * Disable all RX_ALARMs except for
4309 * mod_abs
4310 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004311 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004312 MDIO_PMA_DEVAD,
4313 MDIO_PMA_REG_RX_ALARM_CTRL,
4314 (1<<5));
4315
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004316 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004317 MDIO_PMA_DEVAD,
4318 MDIO_PMA_REG_PHY_IDENTIFIER,
4319 &val1);
4320 /* Wait for module_absent_event */
4321 val1 |= (1<<8);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004322 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004323 MDIO_PMA_DEVAD,
4324 MDIO_PMA_REG_PHY_IDENTIFIER,
4325 val1);
4326 /* Clear RX alarm */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004327 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004328 MDIO_PMA_DEVAD,
4329 MDIO_PMA_REG_RX_ALARM,
4330 &rx_alarm_status);
4331 break;
4332 }
4333 } /* Over current check */
4334
4335 /* When module absent bit is set, check module */
4336 if (rx_alarm_status & (1<<5)) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004337 bnx2x_8727_handle_mod_abs(phy, params);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004338 /* Enable all mod_abs and link detection bits */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004339 bnx2x_cl45_write(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004340 MDIO_PMA_DEVAD,
4341 MDIO_PMA_REG_RX_ALARM_CTRL,
4342 ((1<<5) | (1<<2)));
4343 }
4344
4345 /* If transmitter is disabled,
4346 ignore false link up indication */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004347 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004348 MDIO_PMA_DEVAD,
4349 MDIO_PMA_REG_PHY_IDENTIFIER,
4350 &val1);
4351 if (val1 & (1<<15)) {
4352 DP(NETIF_MSG_LINK, "Tx is disabled\n");
4353 ext_phy_link_up = 0;
4354 break;
4355 }
4356
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004357 bnx2x_cl45_read(bp, phy,
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004358 MDIO_PMA_DEVAD,
4359 MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
4360 &link_status);
4361
4362 /* Bits 0..2 --> speed detected,
4363 bits 13..15--> link is down */
4364 if ((link_status & (1<<2)) &&
4365 (!(link_status & (1<<15)))) {
4366 ext_phy_link_up = 1;
4367 vars->line_speed = SPEED_10000;
4368 } else if ((link_status & (1<<0)) &&
4369 (!(link_status & (1<<13)))) {
4370 ext_phy_link_up = 1;
4371 vars->line_speed = SPEED_1000;
4372 DP(NETIF_MSG_LINK,
4373 "port %x: External link"
4374 " up in 1G\n", params->port);
4375 } else {
4376 ext_phy_link_up = 0;
4377 DP(NETIF_MSG_LINK,
4378 "port %x: External link"
4379 " is down\n", params->port);
4380 }
4381 break;
4382 }
4383
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004384 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
4385 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
4386 {
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004387 u16 link_status = 0;
4388 u16 an1000_status = 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004389
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004390 if (phy->type ==
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004391 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004392 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004393 MDIO_PCS_DEVAD,
4394 MDIO_PCS_REG_LASI_STATUS, &val1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004395 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004396 MDIO_PCS_DEVAD,
4397 MDIO_PCS_REG_LASI_STATUS, &val2);
4398 DP(NETIF_MSG_LINK,
4399 "870x LASI status 0x%x->0x%x\n",
4400 val1, val2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004401 } else {
4402 /* In 8073, port1 is directed through emac0 and
4403 * port0 is directed through emac1
4404 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004405 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004406 MDIO_PMA_DEVAD,
4407 MDIO_PMA_REG_LASI_STATUS, &val1);
4408
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004409 DP(NETIF_MSG_LINK,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004410 "8703 LASI status 0x%x\n",
4411 val1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004412
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004413 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004414 /* clear the interrupt LASI status register */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004415 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004416 MDIO_PCS_DEVAD,
4417 MDIO_PCS_REG_STATUS, &val2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004418 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004419 MDIO_PCS_DEVAD,
4420 MDIO_PCS_REG_STATUS, &val1);
4421 DP(NETIF_MSG_LINK, "807x PCS status 0x%x->0x%x\n",
4422 val2, val1);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004423 /* Clear MSG-OUT */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004424 bnx2x_cl45_read(bp, phy,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004425 MDIO_PMA_DEVAD,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00004426 MDIO_PMA_REG_M8051_MSGOUT_REG,
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004427 &val1);
4428
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004429 /* Check the LASI */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004430 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004431 MDIO_PMA_DEVAD,
4432 MDIO_PMA_REG_RX_ALARM, &val2);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004433
4434 DP(NETIF_MSG_LINK, "KR 0x9003 0x%x\n", val2);
4435
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004436 /* Check the link status */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004437 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004438 MDIO_PCS_DEVAD,
4439 MDIO_PCS_REG_STATUS, &val2);
4440 DP(NETIF_MSG_LINK, "KR PCS status 0x%x\n", val2);
4441
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004442 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004443 MDIO_PMA_DEVAD,
4444 MDIO_PMA_REG_STATUS, &val2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004445 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004446 MDIO_PMA_DEVAD,
4447 MDIO_PMA_REG_STATUS, &val1);
4448 ext_phy_link_up = ((val1 & 4) == 4);
4449 DP(NETIF_MSG_LINK, "PMA_REG_STATUS=0x%x\n", val1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004450 if (phy->type ==
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004451 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073) {
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004452
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004453 if (ext_phy_link_up &&
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004454 ((params->req_line_speed !=
4455 SPEED_10000))) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004456 if (bnx2x_8073_xaui_wa(bp, phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004457 != 0) {
4458 ext_phy_link_up = 0;
4459 break;
4460 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004461 }
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004462 bnx2x_cl45_read(bp, phy,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00004463 MDIO_AN_DEVAD,
4464 MDIO_AN_REG_LINK_STATUS,
4465 &an1000_status);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004466 bnx2x_cl45_read(bp, phy,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00004467 MDIO_AN_DEVAD,
4468 MDIO_AN_REG_LINK_STATUS,
4469 &an1000_status);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004470
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004471 /* Check the link status on 1.1.2 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004472 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004473 MDIO_PMA_DEVAD,
4474 MDIO_PMA_REG_STATUS, &val2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004475 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004476 MDIO_PMA_DEVAD,
4477 MDIO_PMA_REG_STATUS, &val1);
4478 DP(NETIF_MSG_LINK, "KR PMA status 0x%x->0x%x,"
4479 "an_link_status=0x%x\n",
4480 val2, val1, an1000_status);
4481
Eilon Greenstein356e2382009-02-12 08:38:32 +00004482 ext_phy_link_up = (((val1 & 4) == 4) ||
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004483 (an1000_status & (1<<1)));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004484 if (ext_phy_link_up &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004485 bnx2x_8073_is_snr_needed(bp, phy)) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004486 /* The SNR will improve about 2dbby
4487 changing the BW and FEE main tap.*/
4488
4489 /* The 1st write to change FFE main
4490 tap is set before restart AN */
4491 /* Change PLL Bandwidth in EDC
4492 register */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004493 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004494 MDIO_PMA_DEVAD,
4495 MDIO_PMA_REG_PLL_BANDWIDTH,
4496 0x26BC);
4497
4498 /* Change CDR Bandwidth in EDC
4499 register */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004500 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004501 MDIO_PMA_DEVAD,
4502 MDIO_PMA_REG_CDR_BANDWIDTH,
4503 0x0333);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004504 }
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004505 bnx2x_cl45_read(bp, phy,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00004506 MDIO_PMA_DEVAD,
4507 MDIO_PMA_REG_8073_SPEED_LINK_STATUS,
4508 &link_status);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004509
4510 /* Bits 0..2 --> speed detected,
4511 bits 13..15--> link is down */
4512 if ((link_status & (1<<2)) &&
4513 (!(link_status & (1<<15)))) {
4514 ext_phy_link_up = 1;
4515 vars->line_speed = SPEED_10000;
4516 DP(NETIF_MSG_LINK,
4517 "port %x: External link"
4518 " up in 10G\n", params->port);
4519 } else if ((link_status & (1<<1)) &&
4520 (!(link_status & (1<<14)))) {
4521 ext_phy_link_up = 1;
4522 vars->line_speed = SPEED_2500;
4523 DP(NETIF_MSG_LINK,
4524 "port %x: External link"
4525 " up in 2.5G\n", params->port);
4526 } else if ((link_status & (1<<0)) &&
4527 (!(link_status & (1<<13)))) {
4528 ext_phy_link_up = 1;
4529 vars->line_speed = SPEED_1000;
4530 DP(NETIF_MSG_LINK,
4531 "port %x: External link"
4532 " up in 1G\n", params->port);
4533 } else {
4534 ext_phy_link_up = 0;
4535 DP(NETIF_MSG_LINK,
4536 "port %x: External link"
4537 " is down\n", params->port);
4538 }
4539 } else {
4540 /* See if 1G link is up for the 8072 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004541 bnx2x_cl45_read(bp, phy,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00004542 MDIO_AN_DEVAD,
4543 MDIO_AN_REG_LINK_STATUS,
4544 &an1000_status);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004545 bnx2x_cl45_read(bp, phy,
Eilon Greenstein052a38e2009-02-12 08:37:16 +00004546 MDIO_AN_DEVAD,
4547 MDIO_AN_REG_LINK_STATUS,
4548 &an1000_status);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004549 if (an1000_status & (1<<1)) {
4550 ext_phy_link_up = 1;
4551 vars->line_speed = SPEED_1000;
4552 DP(NETIF_MSG_LINK,
4553 "port %x: External link"
4554 " up in 1G\n", params->port);
4555 } else if (ext_phy_link_up) {
4556 ext_phy_link_up = 1;
4557 vars->line_speed = SPEED_10000;
4558 DP(NETIF_MSG_LINK,
4559 "port %x: External link"
4560 " up in 10G\n", params->port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004561 }
4562 }
Yaniv Rosner6bbca912008-08-13 15:57:28 -07004563
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004564 break;
4565 }
4566 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004567 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004568 MDIO_PMA_DEVAD,
4569 MDIO_PMA_REG_LASI_STATUS, &val2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004570 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004571 MDIO_PMA_DEVAD,
4572 MDIO_PMA_REG_LASI_STATUS, &val1);
4573 DP(NETIF_MSG_LINK,
4574 "10G-base-T LASI status 0x%x->0x%x\n",
4575 val2, val1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004576 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004577 MDIO_PMA_DEVAD,
4578 MDIO_PMA_REG_STATUS, &val2);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004579 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004580 MDIO_PMA_DEVAD,
4581 MDIO_PMA_REG_STATUS, &val1);
4582 DP(NETIF_MSG_LINK,
4583 "10G-base-T PMA status 0x%x->0x%x\n",
4584 val2, val1);
4585 ext_phy_link_up = ((val1 & 4) == 4);
4586 /* if link is up
4587 * print the AN outcome of the SFX7101 PHY
4588 */
4589 if (ext_phy_link_up) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004590 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004591 MDIO_AN_DEVAD,
4592 MDIO_AN_REG_MASTER_STATUS,
4593 &val2);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07004594 vars->line_speed = SPEED_10000;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004595 DP(NETIF_MSG_LINK,
4596 "SFX7101 AN status 0x%x->Master=%x\n",
4597 val2,
4598 (val2 & (1<<14)));
4599 }
4600 break;
Eilon Greenstein28577182009-02-12 08:37:00 +00004601 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02004602 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
Eilon Greenstein2f904462009-08-12 08:22:16 +00004603 /* Check 10G-BaseT link status */
4604 /* Check PMD signal ok */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004605 bnx2x_cl45_read(bp, phy,
Eilon Greenstein2f904462009-08-12 08:22:16 +00004606 MDIO_AN_DEVAD,
4607 0xFFFA,
4608 &val1);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004609 bnx2x_cl45_read(bp, phy,
Eilon Greenstein28577182009-02-12 08:37:00 +00004610 MDIO_PMA_DEVAD,
Eilon Greenstein2f904462009-08-12 08:22:16 +00004611 MDIO_PMA_REG_8481_PMD_SIGNAL,
4612 &val2);
4613 DP(NETIF_MSG_LINK, "PMD_SIGNAL 1.a811 = 0x%x\n", val2);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004614
Eilon Greenstein2f904462009-08-12 08:22:16 +00004615 /* Check link 10G */
4616 if (val2 & (1<<11)) {
Eilon Greenstein28577182009-02-12 08:37:00 +00004617 vars->line_speed = SPEED_10000;
4618 ext_phy_link_up = 1;
Eilon Greenstein2f904462009-08-12 08:22:16 +00004619 } else { /* Check Legacy speed link */
4620 u16 legacy_status, legacy_speed;
Eilon Greenstein28577182009-02-12 08:37:00 +00004621
Eilon Greenstein2f904462009-08-12 08:22:16 +00004622 /* Enable expansion register 0x42
4623 (Operation mode status) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004624 bnx2x_cl45_write(bp, phy,
Eilon Greenstein2f904462009-08-12 08:22:16 +00004625 MDIO_AN_DEVAD,
4626 MDIO_AN_REG_8481_EXPANSION_REG_ACCESS,
4627 0xf42);
Eilon Greenstein28577182009-02-12 08:37:00 +00004628
Eilon Greenstein2f904462009-08-12 08:22:16 +00004629 /* Get legacy speed operation status */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004630 bnx2x_cl45_read(bp, phy,
Eilon Greenstein2f904462009-08-12 08:22:16 +00004631 MDIO_AN_DEVAD,
4632 MDIO_AN_REG_8481_EXPANSION_REG_RD_RW,
4633 &legacy_status);
4634
4635 DP(NETIF_MSG_LINK, "Legacy speed status"
4636 " = 0x%x\n", legacy_status);
4637 ext_phy_link_up = ((legacy_status & (1<<11))
4638 == (1<<11));
4639 if (ext_phy_link_up) {
4640 legacy_speed = (legacy_status & (3<<9));
4641 if (legacy_speed == (0<<9))
4642 vars->line_speed = SPEED_10;
4643 else if (legacy_speed == (1<<9))
4644 vars->line_speed =
4645 SPEED_100;
4646 else if (legacy_speed == (2<<9))
4647 vars->line_speed =
4648 SPEED_1000;
4649 else /* Should not happen */
4650 vars->line_speed = 0;
4651
4652 if (legacy_status & (1<<8))
4653 vars->duplex = DUPLEX_FULL;
4654 else
4655 vars->duplex = DUPLEX_HALF;
4656
4657 DP(NETIF_MSG_LINK, "Link is up "
4658 "in %dMbps, is_duplex_full"
4659 "= %d\n",
4660 vars->line_speed,
4661 (vars->duplex == DUPLEX_FULL));
Eilon Greenstein28577182009-02-12 08:37:00 +00004662 }
4663 }
Eilon Greenstein28577182009-02-12 08:37:00 +00004664 break;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004665 default:
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004666 DP(NETIF_MSG_LINK,
4667 "BAD SerDes ext_phy_config 0x%x\n",
4668 phy->type);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004669 ext_phy_link_up = 0;
4670 break;
4671 }
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004672 }
4673
Eilon Greenstein57937202009-08-12 08:23:53 +00004674 /* Set SGMII mode for external phy */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004675 if (phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) {
Eilon Greenstein57937202009-08-12 08:23:53 +00004676 if (vars->line_speed < SPEED_1000)
4677 vars->phy_flags |= PHY_SGMII_FLAG;
4678 else
4679 vars->phy_flags &= ~PHY_SGMII_FLAG;
4680 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004681
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004682 return ext_phy_link_up;
4683}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004684static void bnx2x_link_int_enable(struct link_params *params)
4685{
4686 u8 port = params->port;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004687 u32 mask;
4688 struct bnx2x *bp = params->bp;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004689
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004690 /* setting the status to report on link up
4691 for either XGXS or SerDes */
4692
4693 if (params->switch_cfg == SWITCH_CFG_10G) {
4694 mask = (NIG_MASK_XGXS0_LINK10G |
4695 NIG_MASK_XGXS0_LINK_STATUS);
4696 DP(NETIF_MSG_LINK, "enabled XGXS interrupt\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004697 if (!(SINGLE_MEDIA_DIRECT(params)) &&
4698 params->phy[INT_PHY].type !=
4699 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004700 mask |= NIG_MASK_MI_INT;
4701 DP(NETIF_MSG_LINK, "enabled external phy int\n");
4702 }
4703
4704 } else { /* SerDes */
4705 mask = NIG_MASK_SERDES0_LINK_STATUS;
4706 DP(NETIF_MSG_LINK, "enabled SerDes interrupt\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004707 if (!(SINGLE_MEDIA_DIRECT(params)) &&
4708 params->phy[INT_PHY].type !=
4709 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004710 mask |= NIG_MASK_MI_INT;
4711 DP(NETIF_MSG_LINK, "enabled external phy int\n");
4712 }
4713 }
4714 bnx2x_bits_en(bp,
4715 NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
4716 mask);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00004717
4718 DP(NETIF_MSG_LINK, "port %x, is_xgxs %x, int_status 0x%x\n", port,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004719 (params->switch_cfg == SWITCH_CFG_10G),
4720 REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004721 DP(NETIF_MSG_LINK, " int_mask 0x%x, MI_INT %x, SERDES_LINK %x\n",
4722 REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
4723 REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT + port*0x18),
4724 REG_RD(bp, NIG_REG_SERDES0_STATUS_LINK_STATUS+port*0x3c));
4725 DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
4726 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
4727 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
4728}
4729
Eilon Greenstein2f904462009-08-12 08:22:16 +00004730static void bnx2x_8481_rearm_latch_signal(struct bnx2x *bp, u8 port,
4731 u8 is_mi_int)
4732{
4733 u32 latch_status = 0, is_mi_int_status;
4734 /* Disable the MI INT ( external phy int )
4735 * by writing 1 to the status register. Link down indication
4736 * is high-active-signal, so in this case we need to write the
4737 * status to clear the XOR
4738 */
4739 /* Read Latched signals */
4740 latch_status = REG_RD(bp,
4741 NIG_REG_LATCH_STATUS_0 + port*8);
4742 is_mi_int_status = REG_RD(bp,
4743 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4);
4744 DP(NETIF_MSG_LINK, "original_signal = 0x%x, nig_status = 0x%x,"
4745 "latch_status = 0x%x\n",
4746 is_mi_int, is_mi_int_status, latch_status);
4747 /* Handle only those with latched-signal=up.*/
4748 if (latch_status & 1) {
4749 /* For all latched-signal=up,Write original_signal to status */
4750 if (is_mi_int)
4751 bnx2x_bits_en(bp,
4752 NIG_REG_STATUS_INTERRUPT_PORT0
4753 + port*4,
4754 NIG_STATUS_EMAC0_MI_INT);
4755 else
4756 bnx2x_bits_dis(bp,
4757 NIG_REG_STATUS_INTERRUPT_PORT0
4758 + port*4,
4759 NIG_STATUS_EMAC0_MI_INT);
4760 /* For all latched-signal=up : Re-Arm Latch signals */
4761 REG_WR(bp, NIG_REG_LATCH_STATUS_0 + port*8,
4762 (latch_status & 0xfffe) | (latch_status & 1));
4763 }
4764}
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004765
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004766/*
4767 * link management
4768 */
4769static void bnx2x_link_int_ack(struct link_params *params,
Eilon Greenstein2f904462009-08-12 08:22:16 +00004770 struct link_vars *vars, u8 is_10g,
4771 u8 is_mi_int)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004772{
4773 struct bnx2x *bp = params->bp;
4774 u8 port = params->port;
4775
4776 /* first reset all status
4777 * we assume only one line will be change at a time */
4778 bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4779 (NIG_STATUS_XGXS0_LINK10G |
4780 NIG_STATUS_XGXS0_LINK_STATUS |
4781 NIG_STATUS_SERDES0_LINK_STATUS));
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004782 if ((params->phy[EXT_PHY1].type
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02004783 == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481) ||
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004784 (params->phy[EXT_PHY1].type
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02004785 == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823)) {
Eilon Greenstein2f904462009-08-12 08:22:16 +00004786 bnx2x_8481_rearm_latch_signal(bp, port, is_mi_int);
4787 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004788 if (vars->phy_link_up) {
4789 if (is_10g) {
4790 /* Disable the 10G link interrupt
4791 * by writing 1 to the status register
4792 */
4793 DP(NETIF_MSG_LINK, "10G XGXS phy link up\n");
4794 bnx2x_bits_en(bp,
4795 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4796 NIG_STATUS_XGXS0_LINK10G);
4797
4798 } else if (params->switch_cfg == SWITCH_CFG_10G) {
4799 /* Disable the link interrupt
4800 * by writing 1 to the relevant lane
4801 * in the status register
4802 */
4803 u32 ser_lane = ((params->lane_config &
4804 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK) >>
4805 PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT);
4806
Eilon Greenstein2f904462009-08-12 08:22:16 +00004807 DP(NETIF_MSG_LINK, "%d speed XGXS phy link up\n",
4808 vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004809 bnx2x_bits_en(bp,
4810 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4811 ((1 << ser_lane) <<
4812 NIG_STATUS_XGXS0_LINK_STATUS_SIZE));
4813
4814 } else { /* SerDes */
4815 DP(NETIF_MSG_LINK, "SerDes phy link up\n");
4816 /* Disable the link interrupt
4817 * by writing 1 to the status register
4818 */
4819 bnx2x_bits_en(bp,
4820 NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
4821 NIG_STATUS_SERDES0_LINK_STATUS);
4822 }
4823
4824 } else { /* link_down */
4825 }
4826}
4827
4828static u8 bnx2x_format_ver(u32 num, u8 *str, u16 len)
4829{
4830 u8 *str_ptr = str;
4831 u32 mask = 0xf0000000;
4832 u8 shift = 8*4;
4833 u8 digit;
4834 if (len < 10) {
Frederik Schwarzer025dfda2008-10-16 19:02:37 +02004835 /* Need more than 10chars for this format */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004836 *str_ptr = '\0';
4837 return -EINVAL;
4838 }
4839 while (shift > 0) {
4840
4841 shift -= 4;
4842 digit = ((num & mask) >> shift);
4843 if (digit < 0xa)
4844 *str_ptr = digit + '0';
4845 else
4846 *str_ptr = digit - 0xa + 'a';
4847 str_ptr++;
4848 mask = mask >> 4;
4849 if (shift == 4*4) {
4850 *str_ptr = ':';
4851 str_ptr++;
4852 }
4853 }
4854 *str_ptr = '\0';
4855 return 0;
4856}
4857
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004858u8 bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
4859 u8 *version, u16 len)
4860{
Julia Lawall0376d5b2009-07-19 05:26:35 +00004861 struct bnx2x *bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004862 u32 ext_phy_type = 0;
Eilon Greensteina35da8d2009-02-12 08:37:02 +00004863 u32 spirom_ver = 0;
Eilon Greenstein97b41da2009-08-12 08:22:59 +00004864 u8 status;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004865
4866 if (version == NULL || params == NULL)
4867 return -EINVAL;
Julia Lawall0376d5b2009-07-19 05:26:35 +00004868 bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004869
Eilon Greensteina35da8d2009-02-12 08:37:02 +00004870 spirom_ver = REG_RD(bp, params->shmem_base +
4871 offsetof(struct shmem_region,
4872 port_mb[params->port].ext_phy_fw_version));
4873
Eilon Greenstein97b41da2009-08-12 08:22:59 +00004874 status = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004875 /* reset the returned value to zero */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004876 ext_phy_type = params->phy[EXT_PHY1].type;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004877 switch (ext_phy_type) {
4878 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
4879
4880 if (len < 5)
4881 return -EINVAL;
4882
Eilon Greensteina35da8d2009-02-12 08:37:02 +00004883 version[0] = (spirom_ver & 0xFF);
4884 version[1] = (spirom_ver & 0xFF00) >> 8;
4885 version[2] = (spirom_ver & 0xFF0000) >> 16;
4886 version[3] = (spirom_ver & 0xFF000000) >> 24;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004887 version[4] = '\0';
4888
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004889 break;
4890 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
4891 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00004892 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004893 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
Eilon Greenstein589abe32009-02-12 08:36:55 +00004894 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greensteinb1607af2009-08-12 08:22:54 +00004895 status = bnx2x_format_ver(spirom_ver, version, len);
4896 break;
Eilon Greenstein9223dea2009-03-02 08:00:15 +00004897 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02004898 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
Eilon Greensteinb1607af2009-08-12 08:22:54 +00004899 spirom_ver = ((spirom_ver & 0xF80) >> 7) << 16 |
4900 (spirom_ver & 0x7F);
Eilon Greensteina35da8d2009-02-12 08:37:02 +00004901 status = bnx2x_format_ver(spirom_ver, version, len);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004902 break;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004903 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
Eilon Greenstein97b41da2009-08-12 08:22:59 +00004904 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
4905 version[0] = '\0';
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004906 break;
4907
4908 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
4909 DP(NETIF_MSG_LINK, "bnx2x_get_ext_phy_fw_version:"
4910 " type is FAILURE!\n");
4911 status = -EINVAL;
4912 break;
4913
4914 default:
4915 break;
4916 }
4917 return status;
4918}
4919
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004920static void bnx2x_set_xgxs_loopback(struct bnx2x_phy *phy,
4921 struct link_params *params,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004922 u8 is_10g)
4923{
4924 u8 port = params->port;
4925 struct bnx2x *bp = params->bp;
4926
4927 if (is_10g) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07004928 u32 md_devad;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004929
4930 DP(NETIF_MSG_LINK, "XGXS 10G loopback enable\n");
4931
4932 /* change the uni_phy_addr in the nig */
4933 md_devad = REG_RD(bp, (NIG_REG_XGXS0_CTRL_MD_DEVAD +
4934 port*0x18));
4935
4936 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18, 0x5);
4937
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004938 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004939 5,
4940 (MDIO_REG_BANK_AER_BLOCK +
4941 (MDIO_AER_BLOCK_AER_REG & 0xf)),
4942 0x2800);
4943
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004944 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004945 5,
4946 (MDIO_REG_BANK_CL73_IEEEB0 +
4947 (MDIO_CL73_IEEEB0_CL73_AN_CONTROL & 0xf)),
4948 0x6041);
Eilon Greenstein38582762009-01-14 06:44:16 +00004949 msleep(200);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004950 /* set aer mmd back */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004951 bnx2x_set_aer_mmd(params, phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004952
4953 /* and md_devad */
4954 REG_WR(bp, NIG_REG_XGXS0_CTRL_MD_DEVAD + port*0x18,
4955 md_devad);
4956
4957 } else {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004958 u16 mii_ctrl;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004959 DP(NETIF_MSG_LINK, "XGXS 1G loopback enable\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004960 bnx2x_cl45_read(bp, phy, 5,
4961 (MDIO_REG_BANK_COMBO_IEEE0 +
4962 (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
4963 &mii_ctrl);
4964 bnx2x_cl45_write(bp, phy, 5,
4965 (MDIO_REG_BANK_COMBO_IEEE0 +
4966 (MDIO_COMBO_IEEE0_MII_CONTROL & 0xf)),
4967 mii_ctrl |
4968 MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004969 }
4970}
4971
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004972static void bnx2x_ext_phy_loopback(struct bnx2x_phy *phy,
4973 struct link_params *params)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004974{
4975 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004976
4977 if (params->switch_cfg == SWITCH_CFG_10G) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004978
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004979 /* CL37 Autoneg Enabled */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004980 switch (phy->type) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004981 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
4982 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN:
4983 DP(NETIF_MSG_LINK,
4984 "ext_phy_loopback: We should not get here\n");
4985 break;
4986 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
4987 DP(NETIF_MSG_LINK, "ext_phy_loopback: 8705\n");
4988 break;
4989 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
4990 DP(NETIF_MSG_LINK, "ext_phy_loopback: 8706\n");
4991 break;
Eilon Greenstein589abe32009-02-12 08:36:55 +00004992 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
4993 DP(NETIF_MSG_LINK, "PMA/PMD ext_phy_loopback: 8726\n");
Yaniv Rosnere10bc842010-09-07 11:40:50 +00004994 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00004995 MDIO_PMA_DEVAD,
4996 MDIO_PMA_REG_CTRL,
4997 0x0001);
4998 break;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07004999 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
5000 /* SFX7101_XGXS_TEST1 */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005001 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005002 MDIO_XS_DEVAD,
5003 MDIO_XS_SFX7101_XGXS_TEST1,
5004 0x100);
5005 DP(NETIF_MSG_LINK,
5006 "ext_phy_loopback: set ext phy loopback\n");
5007 break;
5008 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
5009
5010 break;
5011 } /* switch external PHY type */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005012 }
5013}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005014/*
5015 *------------------------------------------------------------------------
5016 * bnx2x_override_led_value -
5017 *
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005018 * Override the led value of the requested led
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005019 *
5020 *------------------------------------------------------------------------
5021 */
5022u8 bnx2x_override_led_value(struct bnx2x *bp, u8 port,
5023 u32 led_idx, u32 value)
5024{
5025 u32 reg_val;
5026
5027 /* If port 0 then use EMAC0, else use EMAC1*/
5028 u32 emac_base = (port) ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
5029
5030 DP(NETIF_MSG_LINK,
5031 "bnx2x_override_led_value() port %x led_idx %d value %d\n",
5032 port, led_idx, value);
5033
5034 switch (led_idx) {
5035 case 0: /* 10MB led */
5036 /* Read the current value of the LED register in
5037 the EMAC block */
5038 reg_val = REG_RD(bp, emac_base + EMAC_REG_EMAC_LED);
5039 /* Set the OVERRIDE bit to 1 */
5040 reg_val |= EMAC_LED_OVERRIDE;
5041 /* If value is 1, set the 10M_OVERRIDE bit,
5042 otherwise reset it.*/
5043 reg_val = (value == 1) ? (reg_val | EMAC_LED_10MB_OVERRIDE) :
5044 (reg_val & ~EMAC_LED_10MB_OVERRIDE);
5045 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
5046 break;
5047 case 1: /*100MB led */
5048 /*Read the current value of the LED register in
5049 the EMAC block */
5050 reg_val = REG_RD(bp, emac_base + EMAC_REG_EMAC_LED);
5051 /* Set the OVERRIDE bit to 1 */
5052 reg_val |= EMAC_LED_OVERRIDE;
5053 /* If value is 1, set the 100M_OVERRIDE bit,
5054 otherwise reset it.*/
5055 reg_val = (value == 1) ? (reg_val | EMAC_LED_100MB_OVERRIDE) :
5056 (reg_val & ~EMAC_LED_100MB_OVERRIDE);
5057 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
5058 break;
5059 case 2: /* 1000MB led */
5060 /* Read the current value of the LED register in the
5061 EMAC block */
5062 reg_val = REG_RD(bp, emac_base + EMAC_REG_EMAC_LED);
5063 /* Set the OVERRIDE bit to 1 */
5064 reg_val |= EMAC_LED_OVERRIDE;
5065 /* If value is 1, set the 1000M_OVERRIDE bit, otherwise
5066 reset it. */
5067 reg_val = (value == 1) ? (reg_val | EMAC_LED_1000MB_OVERRIDE) :
5068 (reg_val & ~EMAC_LED_1000MB_OVERRIDE);
5069 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
5070 break;
5071 case 3: /* 2500MB led */
5072 /* Read the current value of the LED register in the
5073 EMAC block*/
5074 reg_val = REG_RD(bp, emac_base + EMAC_REG_EMAC_LED);
5075 /* Set the OVERRIDE bit to 1 */
5076 reg_val |= EMAC_LED_OVERRIDE;
5077 /* If value is 1, set the 2500M_OVERRIDE bit, otherwise
5078 reset it.*/
5079 reg_val = (value == 1) ? (reg_val | EMAC_LED_2500MB_OVERRIDE) :
5080 (reg_val & ~EMAC_LED_2500MB_OVERRIDE);
5081 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
5082 break;
5083 case 4: /*10G led */
5084 if (port == 0) {
5085 REG_WR(bp, NIG_REG_LED_10G_P0,
5086 value);
5087 } else {
5088 REG_WR(bp, NIG_REG_LED_10G_P1,
5089 value);
5090 }
5091 break;
5092 case 5: /* TRAFFIC led */
5093 /* Find if the traffic control is via BMAC or EMAC */
5094 if (port == 0)
5095 reg_val = REG_RD(bp, NIG_REG_NIG_EMAC0_EN);
5096 else
5097 reg_val = REG_RD(bp, NIG_REG_NIG_EMAC1_EN);
5098
5099 /* Override the traffic led in the EMAC:*/
5100 if (reg_val == 1) {
5101 /* Read the current value of the LED register in
5102 the EMAC block */
5103 reg_val = REG_RD(bp, emac_base +
5104 EMAC_REG_EMAC_LED);
5105 /* Set the TRAFFIC_OVERRIDE bit to 1 */
5106 reg_val |= EMAC_LED_OVERRIDE;
5107 /* If value is 1, set the TRAFFIC bit, otherwise
5108 reset it.*/
5109 reg_val = (value == 1) ? (reg_val | EMAC_LED_TRAFFIC) :
5110 (reg_val & ~EMAC_LED_TRAFFIC);
5111 REG_WR(bp, emac_base + EMAC_REG_EMAC_LED, reg_val);
5112 } else { /* Override the traffic led in the BMAC: */
5113 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
5114 + port*4, 1);
5115 REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 + port*4,
5116 value);
5117 }
5118 break;
5119 default:
5120 DP(NETIF_MSG_LINK,
5121 "bnx2x_override_led_value() unknown led index %d "
5122 "(should be 0-5)\n", led_idx);
5123 return -EINVAL;
5124 }
5125
5126 return 0;
5127}
5128
5129
Yaniv Rosner7846e472009-11-05 19:18:07 +02005130u8 bnx2x_set_led(struct link_params *params, u8 mode, u32 speed)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005131{
Yaniv Rosner7846e472009-11-05 19:18:07 +02005132 u8 port = params->port;
5133 u16 hw_led_mode = params->hw_led_mode;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005134 u8 rc = 0;
Eilon Greenstein345b5d52008-08-13 15:58:12 -07005135 u32 tmp;
5136 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Yaniv Rosner7846e472009-11-05 19:18:07 +02005137 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005138 DP(NETIF_MSG_LINK, "bnx2x_set_led: port %x, mode %d\n", port, mode);
5139 DP(NETIF_MSG_LINK, "speed 0x%x, hw_led_mode 0x%x\n",
5140 speed, hw_led_mode);
5141 switch (mode) {
5142 case LED_MODE_OFF:
5143 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 0);
5144 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
5145 SHARED_HW_CFG_LED_MAC1);
Eilon Greenstein345b5d52008-08-13 15:58:12 -07005146
5147 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005148 EMAC_WR(bp, EMAC_REG_EMAC_LED, (tmp | EMAC_LED_OVERRIDE));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005149 break;
5150
5151 case LED_MODE_OPER:
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005152 if (SINGLE_MEDIA_DIRECT(params)) {
Yaniv Rosner7846e472009-11-05 19:18:07 +02005153 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4, 0);
5154 REG_WR(bp, NIG_REG_LED_10G_P0 + port*4, 1);
5155 } else {
5156 REG_WR(bp, NIG_REG_LED_MODE_P0 + port*4,
5157 hw_led_mode);
5158 }
5159
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005160 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 +
5161 port*4, 0);
5162 /* Set blinking rate to ~15.9Hz */
5163 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_P0 + port*4,
5164 LED_BLINK_RATE_VAL);
5165 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 +
5166 port*4, 1);
Eilon Greenstein345b5d52008-08-13 15:58:12 -07005167 tmp = EMAC_RD(bp, EMAC_REG_EMAC_LED);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005168 EMAC_WR(bp, EMAC_REG_EMAC_LED,
Eilon Greenstein345b5d52008-08-13 15:58:12 -07005169 (tmp & (~EMAC_LED_OVERRIDE)));
5170
Yaniv Rosner7846e472009-11-05 19:18:07 +02005171 if (CHIP_IS_E1(bp) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005172 ((speed == SPEED_2500) ||
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005173 (speed == SPEED_1000) ||
5174 (speed == SPEED_100) ||
5175 (speed == SPEED_10))) {
5176 /* On Everest 1 Ax chip versions for speeds less than
5177 10G LED scheme is different */
5178 REG_WR(bp, NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0
5179 + port*4, 1);
5180 REG_WR(bp, NIG_REG_LED_CONTROL_TRAFFIC_P0 +
5181 port*4, 0);
5182 REG_WR(bp, NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 +
5183 port*4, 1);
5184 }
5185 break;
5186
5187 default:
5188 rc = -EINVAL;
5189 DP(NETIF_MSG_LINK, "bnx2x_set_led: Invalid led mode %d\n",
5190 mode);
5191 break;
5192 }
5193 return rc;
5194
5195}
5196
5197u8 bnx2x_test_link(struct link_params *params, struct link_vars *vars)
5198{
5199 struct bnx2x *bp = params->bp;
5200 u16 gp_status = 0;
5201
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005202 CL45_RD_OVER_CL22(bp, &params->phy[INT_PHY],
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005203 MDIO_REG_BANK_GP_STATUS,
5204 MDIO_GP_STATUS_TOP_AN_STATUS1,
5205 &gp_status);
5206 /* link is up only if both local phy and external phy are up */
5207 if ((gp_status & MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS) &&
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005208 bnx2x_ext_phy_is_link_up(&params->phy[EXT_PHY1], params, vars, 1))
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005209 return 0;
5210
5211 return -ESRCH;
5212}
5213
5214static u8 bnx2x_link_initialize(struct link_params *params,
5215 struct link_vars *vars)
5216{
5217 struct bnx2x *bp = params->bp;
5218 u8 port = params->port;
5219 u8 rc = 0;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005220 u8 non_ext_phy;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005221 struct bnx2x_phy *ext_phy = &params->phy[EXT_PHY1];
5222 struct bnx2x_phy *int_phy = &params->phy[INT_PHY];
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005223 /* Activate the external PHY */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005224 bnx2x_ext_phy_reset(ext_phy, params, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005225
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005226 bnx2x_set_aer_mmd(params, int_phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005227
5228 if (vars->phy_flags & PHY_XGXS_FLAG)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005229 bnx2x_set_master_ln(params, int_phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005230
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005231 rc = bnx2x_reset_unicore(params, int_phy,
5232 int_phy->type ==
5233 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005234 /* reset the SerDes and wait for reset bit return low */
5235 if (rc != 0)
5236 return rc;
5237
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005238 bnx2x_set_aer_mmd(params, int_phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005239
5240 /* setting the masterLn_def again after the reset */
5241 if (vars->phy_flags & PHY_XGXS_FLAG) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005242 bnx2x_set_master_ln(params, int_phy);
5243 bnx2x_set_swap_lanes(params, int_phy);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005244 }
5245
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005246 if (vars->phy_flags & PHY_XGXS_FLAG) {
Eilon Greenstein44722d12009-01-14 06:44:21 +00005247 if ((params->req_line_speed &&
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005248 ((params->req_line_speed == SPEED_100) ||
Eilon Greenstein44722d12009-01-14 06:44:21 +00005249 (params->req_line_speed == SPEED_10))) ||
5250 (!params->req_line_speed &&
5251 (params->speed_cap_mask >=
5252 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL) &&
5253 (params->speed_cap_mask <
5254 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G)
5255 )) {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005256 vars->phy_flags |= PHY_SGMII_FLAG;
5257 } else {
5258 vars->phy_flags &= ~PHY_SGMII_FLAG;
5259 }
5260 }
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005261 /* In case of external phy existance, the line speed would be the
5262 line speed linked up by the external phy. In case it is direct only,
5263 then the line_speed during initialization will be equal to the
5264 req_line_speed*/
5265 vars->line_speed = params->req_line_speed;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005266
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005267 bnx2x_calc_ieee_aneg_adv(int_phy, params, &vars->ieee_fc);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005268
5269 /* init ext phy and enable link state int */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005270 non_ext_phy = ((ext_phy->type ==
5271 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) ||
Eilon Greenstein8660d8c2009-03-02 08:01:02 +00005272 (params->loopback_mode == LOOPBACK_XGXS_10));
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005273
5274 if (non_ext_phy ||
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005275 (ext_phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
5276 (ext_phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706) ||
5277 (ext_phy->type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) ||
Eilon Greenstein8660d8c2009-03-02 08:01:02 +00005278 (params->loopback_mode == LOOPBACK_EXT_PHY)) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005279 if (vars->line_speed == SPEED_AUTO_NEG)
5280 bnx2x_set_parallel_detection(int_phy, params);
5281 bnx2x_init_internal_phy(int_phy, params, vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005282 }
5283
5284 if (!non_ext_phy)
5285 rc |= bnx2x_ext_phy_init(params, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005286
5287 bnx2x_bits_dis(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4,
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005288 (NIG_STATUS_XGXS0_LINK10G |
5289 NIG_STATUS_XGXS0_LINK_STATUS |
5290 NIG_STATUS_SERDES0_LINK_STATUS));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005291
5292 return rc;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005293}
5294
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005295u8 bnx2x_phy_init(struct link_params *params, struct link_vars *vars)
5296{
5297 struct bnx2x *bp = params->bp;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005298 u32 val;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005299
5300 DP(NETIF_MSG_LINK, "Phy Initialization started\n");
5301 DP(NETIF_MSG_LINK, "req_speed %d, req_flowctrl %d\n",
5302 params->req_line_speed, params->req_flow_ctrl);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005303 vars->link_status = 0;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005304 vars->phy_link_up = 0;
5305 vars->link_up = 0;
5306 vars->line_speed = 0;
5307 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005308 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005309 vars->mac_type = MAC_TYPE_NONE;
5310
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005311 if (params->switch_cfg == SWITCH_CFG_1G) {
5312 params->phy[INT_PHY].type =
5313 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005314 vars->phy_flags = PHY_SERDES_FLAG;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005315 } else {
5316 params->phy[INT_PHY].type =
5317 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005318 vars->phy_flags = PHY_XGXS_FLAG;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005319 }
5320 params->phy[INT_PHY].mdio_ctrl =
5321 bnx2x_get_emac_base(bp,
5322 params->phy[INT_PHY].type, params->port);
5323 if (XGXS_EXT_PHY_TYPE(params->ext_phy_config) !=
5324 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT) {
5325 params->phy[EXT_PHY1].type =
5326 XGXS_EXT_PHY_TYPE(params->ext_phy_config);
5327 params->phy[EXT_PHY1].addr =
5328 XGXS_EXT_PHY_ADDR(params->ext_phy_config);
5329 params->phy[EXT_PHY1].mdio_ctrl =
5330 bnx2x_get_emac_base(bp, params->phy[EXT_PHY1].type,
5331 params->port);
5332 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005333
5334 /* disable attentions */
5335 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + params->port*4,
5336 (NIG_MASK_XGXS0_LINK_STATUS |
5337 NIG_MASK_XGXS0_LINK10G |
5338 NIG_MASK_SERDES0_LINK_STATUS |
5339 NIG_MASK_MI_INT));
5340
5341 bnx2x_emac_init(params, vars);
5342
5343 if (CHIP_REV_IS_FPGA(bp)) {
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005344
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005345 vars->link_up = 1;
5346 vars->line_speed = SPEED_10000;
5347 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005348 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005349 vars->link_status = (LINK_STATUS_LINK_UP | LINK_10GTFD);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005350 /* enable on E1.5 FPGA */
5351 if (CHIP_IS_E1H(bp)) {
5352 vars->flow_ctrl |=
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005353 (BNX2X_FLOW_CTRL_TX |
5354 BNX2X_FLOW_CTRL_RX);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005355 vars->link_status |=
5356 (LINK_STATUS_TX_FLOW_CONTROL_ENABLED |
5357 LINK_STATUS_RX_FLOW_CONTROL_ENABLED);
5358 }
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005359
5360 bnx2x_emac_enable(params, vars, 0);
5361 bnx2x_pbf_update(params, vars->flow_ctrl, vars->line_speed);
5362 /* disable drain */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005363 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + params->port*4, 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005364
5365 /* update shared memory */
5366 bnx2x_update_mng(params, vars->link_status);
5367
5368 return 0;
5369
5370 } else
5371 if (CHIP_REV_IS_EMUL(bp)) {
5372
5373 vars->link_up = 1;
5374 vars->line_speed = SPEED_10000;
5375 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005376 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005377 vars->link_status = (LINK_STATUS_LINK_UP | LINK_10GTFD);
5378
5379 bnx2x_bmac_enable(params, vars, 0);
5380
5381 bnx2x_pbf_update(params, vars->flow_ctrl, vars->line_speed);
5382 /* Disable drain */
5383 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE
5384 + params->port*4, 0);
5385
5386 /* update shared memory */
5387 bnx2x_update_mng(params, vars->link_status);
5388
5389 return 0;
5390
5391 } else
5392 if (params->loopback_mode == LOOPBACK_BMAC) {
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005393
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005394 vars->link_up = 1;
5395 vars->line_speed = SPEED_10000;
5396 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005397 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005398 vars->mac_type = MAC_TYPE_BMAC;
5399
5400 vars->phy_flags = PHY_XGXS_FLAG;
5401
5402 bnx2x_phy_deassert(params, vars->phy_flags);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005403
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005404 /* set bmac loopback */
5405 bnx2x_bmac_enable(params, vars, 1);
5406
5407 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE +
5408 params->port*4, 0);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005409
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005410 } else if (params->loopback_mode == LOOPBACK_EMAC) {
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005411
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005412 vars->link_up = 1;
5413 vars->line_speed = SPEED_1000;
5414 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005415 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005416 vars->mac_type = MAC_TYPE_EMAC;
5417
5418 vars->phy_flags = PHY_XGXS_FLAG;
5419
5420 bnx2x_phy_deassert(params, vars->phy_flags);
5421 /* set bmac loopback */
5422 bnx2x_emac_enable(params, vars, 1);
5423 bnx2x_emac_program(params, vars->line_speed,
5424 vars->duplex);
5425 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE +
5426 params->port*4, 0);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005427
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005428 } else if ((params->loopback_mode == LOOPBACK_XGXS_10) ||
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005429 (params->loopback_mode == LOOPBACK_EXT_PHY)) {
5430
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005431 vars->link_up = 1;
5432 vars->line_speed = SPEED_10000;
5433 vars->duplex = DUPLEX_FULL;
David S. Millerc0700f92008-12-16 23:53:20 -08005434 vars->flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005435
5436 vars->phy_flags = PHY_XGXS_FLAG;
5437
5438 val = REG_RD(bp,
5439 NIG_REG_XGXS0_CTRL_PHY_ADDR+
5440 params->port*0x18);
5441 params->phy_addr = (u8)val;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005442 params->phy[INT_PHY].addr = (u8)val;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005443 bnx2x_phy_deassert(params, vars->phy_flags);
5444 bnx2x_link_initialize(params, vars);
5445
5446 vars->mac_type = MAC_TYPE_BMAC;
5447
5448 bnx2x_bmac_enable(params, vars, 0);
5449
5450 if (params->loopback_mode == LOOPBACK_XGXS_10) {
5451 /* set 10G XGXS loopback */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005452 bnx2x_set_xgxs_loopback(&params->phy[INT_PHY],
5453 params, 1);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005454 } else {
5455 /* set external phy loopback */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005456 bnx2x_ext_phy_loopback(&params->phy[INT_PHY],
5457 params);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005458 }
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005459
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005460 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE +
5461 params->port*4, 0);
Eilon Greensteinba71d312009-07-21 05:47:49 +00005462
Yaniv Rosner7846e472009-11-05 19:18:07 +02005463 bnx2x_set_led(params, LED_MODE_OPER, vars->line_speed);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005464 } else
5465 /* No loopback */
5466 {
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005467 bnx2x_phy_deassert(params, vars->phy_flags);
5468 switch (params->switch_cfg) {
5469 case SWITCH_CFG_1G:
5470 vars->phy_flags |= PHY_SERDES_FLAG;
5471 if ((params->ext_phy_config &
5472 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK) ==
5473 PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482) {
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005474 vars->phy_flags |= PHY_SGMII_FLAG;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005475 }
5476
5477 val = REG_RD(bp,
5478 NIG_REG_SERDES0_CTRL_PHY_ADDR+
5479 params->port*0x10);
5480
5481 params->phy_addr = (u8)val;
5482
5483 break;
5484 case SWITCH_CFG_10G:
5485 vars->phy_flags |= PHY_XGXS_FLAG;
5486 val = REG_RD(bp,
5487 NIG_REG_XGXS0_CTRL_PHY_ADDR+
5488 params->port*0x18);
5489 params->phy_addr = (u8)val;
5490
5491 break;
5492 default:
5493 DP(NETIF_MSG_LINK, "Invalid switch_cfg\n");
5494 return -EINVAL;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005495 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00005496 DP(NETIF_MSG_LINK, "Phy address = 0x%x\n", params->phy_addr);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005497 params->phy[INT_PHY].addr = params->phy_addr;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005498 bnx2x_link_initialize(params, vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005499 msleep(30);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005500 bnx2x_link_int_enable(params);
5501 }
5502 return 0;
5503}
5504
Eilon Greenstein589abe32009-02-12 08:36:55 +00005505
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005506static void bnx2x_8726_reset_phy(struct bnx2x *bp,
5507 struct bnx2x_phy *phy)
5508{
5509 DP(NETIF_MSG_LINK, "bnx2x_8726_reset_phy\n");
Eilon Greenstein589abe32009-02-12 08:36:55 +00005510 /* Set serial boot control for external load */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005511 bnx2x_cl45_write(bp, phy,
Eilon Greenstein589abe32009-02-12 08:36:55 +00005512 MDIO_PMA_DEVAD,
5513 MDIO_PMA_REG_GEN_CTRL, 0x0001);
Eilon Greenstein589abe32009-02-12 08:36:55 +00005514}
5515
5516u8 bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
5517 u8 reset_ext_phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005518{
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005519 struct bnx2x *bp = params->bp;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005520
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005521 u8 port = params->port;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005522
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005523 u32 val = REG_RD(bp, params->shmem_base +
5524 offsetof(struct shmem_region, dev_info.
5525 port_feature_config[params->port].
5526 config));
Yaniv Rosnerd5cb9e92009-11-05 19:18:10 +02005527 DP(NETIF_MSG_LINK, "Resetting the link of port %d\n", port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005528 /* disable attentions */
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005529 vars->link_status = 0;
5530 bnx2x_update_mng(params, vars->link_status);
5531 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
5532 (NIG_MASK_XGXS0_LINK_STATUS |
5533 NIG_MASK_XGXS0_LINK10G |
5534 NIG_MASK_SERDES0_LINK_STATUS |
5535 NIG_MASK_MI_INT));
5536
5537 /* activate nig drain */
5538 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
5539
5540 /* disable nig egress interface */
5541 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
5542 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
5543
5544 /* Stop BigMac rx */
5545 bnx2x_bmac_rx_disable(bp, port);
5546
5547 /* disable emac */
5548 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
5549
5550 msleep(10);
5551 /* The PHY reset is controled by GPIO 1
5552 * Hold it as vars low
5553 */
5554 /* clear link led */
Yaniv Rosner7846e472009-11-05 19:18:07 +02005555 bnx2x_set_led(params, LED_MODE_OFF, 0);
Eilon Greenstein589abe32009-02-12 08:36:55 +00005556 if (reset_ext_phy) {
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005557 struct bnx2x_phy *phy = &params->phy[EXT_PHY1];
5558 switch (phy->type) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00005559 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
5560 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
5561 break;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005562
5563 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
5564 {
5565
5566 /* Disable Transmitter */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005567 if ((val & PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK) ==
5568 PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER)
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005569 bnx2x_sfp_set_transmitter(bp, phy, 0);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005570 break;
5571 }
Eilon Greenstein589abe32009-02-12 08:36:55 +00005572 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
5573 DP(NETIF_MSG_LINK, "Setting 8073 port %d into "
5574 "low power mode\n",
5575 port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005576 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07005577 MISC_REGISTERS_GPIO_OUTPUT_LOW,
5578 port);
Eilon Greenstein589abe32009-02-12 08:36:55 +00005579 break;
5580 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
5581 {
Eilon Greenstein589abe32009-02-12 08:36:55 +00005582 /* Set soft reset */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005583 bnx2x_8726_reset_phy(bp, phy);
Eilon Greenstein589abe32009-02-12 08:36:55 +00005584 break;
5585 }
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02005586 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823:
5587 {
Yaniv Rosnera1e4be32010-09-01 09:51:33 +00005588 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
5589 MISC_REGISTERS_GPIO_OUTPUT_LOW,
5590 params->port);
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02005591 break;
5592 }
Eilon Greenstein589abe32009-02-12 08:36:55 +00005593 default:
5594 /* HW reset */
5595 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
5596 MISC_REGISTERS_GPIO_OUTPUT_LOW,
5597 port);
5598 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
5599 MISC_REGISTERS_GPIO_OUTPUT_LOW,
5600 port);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005601 DP(NETIF_MSG_LINK, "reset external PHY\n");
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005602 }
5603 }
5604 /* reset the SerDes/XGXS */
5605 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_3_CLEAR,
5606 (0x1ff << (port*16)));
5607
5608 /* reset BigMac */
5609 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
5610 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
5611
5612 /* disable nig ingress interface */
5613 REG_WR(bp, NIG_REG_BMAC0_IN_EN + port*4, 0);
5614 REG_WR(bp, NIG_REG_EMAC0_IN_EN + port*4, 0);
5615 REG_WR(bp, NIG_REG_BMAC0_OUT_EN + port*4, 0);
5616 REG_WR(bp, NIG_REG_EGRESS_EMAC0_OUT_EN + port*4, 0);
5617 vars->link_up = 0;
5618 return 0;
5619}
5620
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005621
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005622static u8 bnx2x_update_link_down(struct link_params *params,
5623 struct link_vars *vars)
5624{
5625 struct bnx2x *bp = params->bp;
5626 u8 port = params->port;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005627
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005628 DP(NETIF_MSG_LINK, "Port %x: Link is down\n", port);
Yaniv Rosner7846e472009-11-05 19:18:07 +02005629 bnx2x_set_led(params, LED_MODE_OFF, 0);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005630
5631 /* indicate no mac active */
5632 vars->mac_type = MAC_TYPE_NONE;
5633
5634 /* update shared memory */
5635 vars->link_status = 0;
5636 vars->line_speed = 0;
5637 bnx2x_update_mng(params, vars->link_status);
5638
5639 /* activate nig drain */
5640 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 1);
5641
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00005642 /* disable emac */
5643 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
5644
5645 msleep(10);
5646
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005647 /* reset BigMac */
5648 bnx2x_bmac_rx_disable(bp, params->port);
5649 REG_WR(bp, GRCBASE_MISC +
5650 MISC_REGISTERS_RESET_REG_2_CLEAR,
5651 (MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port));
5652 return 0;
5653}
5654
5655static u8 bnx2x_update_link_up(struct link_params *params,
5656 struct link_vars *vars,
5657 u8 link_10g, u32 gp_status)
5658{
5659 struct bnx2x *bp = params->bp;
5660 u8 port = params->port;
5661 u8 rc = 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005662
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005663 vars->link_status |= LINK_STATUS_LINK_UP;
5664 if (link_10g) {
5665 bnx2x_bmac_enable(params, vars, 0);
Yaniv Rosner7846e472009-11-05 19:18:07 +02005666 bnx2x_set_led(params, LED_MODE_OPER, SPEED_10000);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005667 } else {
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005668 rc = bnx2x_emac_program(params, vars->line_speed,
5669 vars->duplex);
5670
Yaniv Rosner0c786f02009-11-05 19:18:32 +02005671 bnx2x_emac_enable(params, vars, 0);
5672
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005673 /* AN complete? */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005674 if ((vars->link_status & LINK_STATUS_AUTO_NEGOTIATE_COMPLETE)
5675 && (!(vars->phy_flags & PHY_SGMII_FLAG)) &&
5676 SINGLE_MEDIA_DIRECT(params))
5677 bnx2x_set_gmii_tx_driver(params);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005678 }
5679
5680 /* PBF - link up */
5681 rc |= bnx2x_pbf_update(params, vars->flow_ctrl,
5682 vars->line_speed);
5683
5684 /* disable drain */
5685 REG_WR(bp, NIG_REG_EGRESS_DRAIN0_MODE + port*4, 0);
5686
5687 /* update shared memory */
5688 bnx2x_update_mng(params, vars->link_status);
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00005689 msleep(20);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005690 return rc;
5691}
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005692/* This function should called upon link interrupt */
5693/* In case vars->link_up, driver needs to
5694 1. Update the pbf
5695 2. Disable drain
5696 3. Update the shared memory
5697 4. Indicate link up
5698 5. Set LEDs
5699 Otherwise,
5700 1. Update shared memory
5701 2. Reset BigMac
5702 3. Report link down
5703 4. Unset LEDs
5704*/
5705u8 bnx2x_link_update(struct link_params *params, struct link_vars *vars)
5706{
5707 struct bnx2x *bp = params->bp;
5708 u8 port = params->port;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005709 u16 gp_status;
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005710 u8 link_10g;
5711 u8 ext_phy_link_up, rc = 0;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005712 struct bnx2x_phy *int_phy = &params->phy[INT_PHY];
Eilon Greenstein2f904462009-08-12 08:22:16 +00005713 u8 is_mi_int = 0;
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005714
5715 DP(NETIF_MSG_LINK, "port %x, XGXS?%x, int_status 0x%x\n",
Eilon Greenstein2f904462009-08-12 08:22:16 +00005716 port, (vars->phy_flags & PHY_XGXS_FLAG),
5717 REG_RD(bp, NIG_REG_STATUS_INTERRUPT_PORT0 + port*4));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005718
Eilon Greenstein2f904462009-08-12 08:22:16 +00005719 is_mi_int = (u8)(REG_RD(bp, NIG_REG_EMAC0_STATUS_MISC_MI_INT +
5720 port*0x18) > 0);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005721 DP(NETIF_MSG_LINK, "int_mask 0x%x MI_INT %x, SERDES_LINK %x\n",
Eilon Greenstein2f904462009-08-12 08:22:16 +00005722 REG_RD(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4),
5723 is_mi_int,
5724 REG_RD(bp,
5725 NIG_REG_SERDES0_STATUS_LINK_STATUS + port*0x3c));
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005726
5727 DP(NETIF_MSG_LINK, " 10G %x, XGXS_LINK %x\n",
5728 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK10G + port*0x68),
5729 REG_RD(bp, NIG_REG_XGXS0_STATUS_LINK_STATUS + port*0x68));
5730
Eilon Greenstein6c55c3cd2009-01-14 06:44:13 +00005731 /* disable emac */
5732 REG_WR(bp, NIG_REG_NIG_EMAC0_EN + port*4, 0);
5733
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005734 /* Check external link change only for non-direct */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005735 ext_phy_link_up = bnx2x_ext_phy_is_link_up(&params->phy[EXT_PHY1],
5736 params, vars,
5737 is_mi_int);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005738
5739 /* Read gp_status */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005740 CL45_RD_OVER_CL22(bp, int_phy,
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005741 MDIO_REG_BANK_GP_STATUS,
5742 MDIO_GP_STATUS_TOP_AN_STATUS1,
5743 &gp_status);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005744
Eilon Greenstein2f904462009-08-12 08:22:16 +00005745 rc = bnx2x_link_settings_status(params, vars, gp_status,
5746 ext_phy_link_up);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005747 if (rc != 0)
5748 return rc;
5749
5750 /* anything 10 and over uses the bmac */
5751 link_10g = ((vars->line_speed == SPEED_10000) ||
5752 (vars->line_speed == SPEED_12000) ||
5753 (vars->line_speed == SPEED_12500) ||
5754 (vars->line_speed == SPEED_13000) ||
5755 (vars->line_speed == SPEED_15000) ||
5756 (vars->line_speed == SPEED_16000));
5757
Eilon Greenstein2f904462009-08-12 08:22:16 +00005758 bnx2x_link_int_ack(params, vars, link_10g, is_mi_int);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005759
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005760 /* In case external phy link is up, and internal link is down
5761 ( not initialized yet probably after link initialization, it needs
5762 to be initialized.
5763 Note that after link down-up as result of cable plug,
5764 the xgxs link would probably become up again without the need to
5765 initialize it*/
5766
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005767 if ((int_phy->type != PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT) &&
5768 (int_phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) &&
5769 (int_phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706) &&
5770 (int_phy->type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726) &&
5771 (int_phy->type && !vars->phy_link_up))
5772 bnx2x_init_internal_phy(int_phy, params, vars);
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005773
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005774 /* link is up only if both local phy and external phy are up */
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005775 vars->link_up = (ext_phy_link_up && vars->phy_link_up);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005776
Yaniv Rosner57963ed2008-08-13 15:55:28 -07005777 if (vars->link_up)
5778 rc = bnx2x_update_link_up(params, vars, link_10g, gp_status);
5779 else
5780 rc = bnx2x_update_link_down(params, vars);
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07005781
5782 return rc;
5783}
5784
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005785static u32 bnx2x_get_ext_phy_config(struct bnx2x *bp, u32 shmem_base,
5786 u8 phy_index, u8 port)
5787{
5788 u32 ext_phy_config = 0;
5789 switch (phy_index) {
5790 case EXT_PHY1:
5791 ext_phy_config = REG_RD(bp, shmem_base +
5792 offsetof(struct shmem_region,
5793 dev_info.port_hw_config[port].external_phy_config));
5794 break;
5795 default:
5796 DP(NETIF_MSG_LINK, "Invalid phy_index %d\n", phy_index);
5797 return -EINVAL;
5798 }
5799
5800 return ext_phy_config;
5801}
5802
5803static u8 bnx2x_populate_ext_phy(struct bnx2x *bp,
5804 u8 phy_index,
5805 u32 shmem_base,
5806 u8 port,
5807 struct bnx2x_phy *phy)
5808{
5809 u32 ext_phy_config;
5810
5811 ext_phy_config = bnx2x_get_ext_phy_config(bp, shmem_base,
5812 phy_index, port);
5813 phy->type = XGXS_EXT_PHY_TYPE(ext_phy_config);
5814 phy->addr = XGXS_EXT_PHY_ADDR(ext_phy_config);
5815 phy->mdio_ctrl = bnx2x_get_emac_base(bp, phy->type, port);
5816 return 0;
5817}
5818
5819static u8 bnx2x_populate_phy(struct bnx2x *bp, u8 phy_index, u32 shmem_base,
5820 u8 port, struct bnx2x_phy *phy)
5821{
5822 u8 status = 0;
5823 status = bnx2x_populate_ext_phy(bp, phy_index, shmem_base,
5824 port, phy);
5825 return status;
5826}
5827
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005828static u8 bnx2x_8073_common_init_phy(struct bnx2x *bp, u32 shmem_base)
5829{
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005830 struct bnx2x_phy phy[PORT_MAX];
5831 struct bnx2x_phy *phy_blk[PORT_MAX];
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005832 u16 val;
5833 s8 port;
5834
5835 /* PART1 - Reset both phys */
5836 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
5837 /* Extract the ext phy address for the port */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005838 if (bnx2x_populate_phy(bp, EXT_PHY1, shmem_base,
5839 port, &phy[port]) !=
5840 0) {
5841 DP(NETIF_MSG_LINK, "populate_phy failed\n");
5842 return -EINVAL;
5843 }
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005844 /* disable attentions */
5845 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
5846 (NIG_MASK_XGXS0_LINK_STATUS |
5847 NIG_MASK_XGXS0_LINK10G |
5848 NIG_MASK_SERDES0_LINK_STATUS |
5849 NIG_MASK_MI_INT));
5850
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005851 /* Need to take the phy out of low power mode in order
5852 to write to access its registers */
5853 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
5854 MISC_REGISTERS_GPIO_OUTPUT_HIGH, port);
5855
5856 /* Reset the phy */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005857 bnx2x_cl45_write(bp, &phy[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005858 MDIO_PMA_DEVAD,
5859 MDIO_PMA_REG_CTRL,
5860 1<<15);
5861 }
5862
5863 /* Add delay of 150ms after reset */
5864 msleep(150);
5865
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005866 if (phy[PORT_0].addr & 0x1) {
5867 phy_blk[PORT_0] = &(phy[PORT_1]);
5868 phy_blk[PORT_1] = &(phy[PORT_0]);
5869 } else {
5870 phy_blk[PORT_0] = &(phy[PORT_0]);
5871 phy_blk[PORT_1] = &(phy[PORT_1]);
5872 }
5873
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005874 /* PART2 - Download firmware to both phys */
5875 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
5876 u16 fw_ver1;
5877
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005878 bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
5879 port, shmem_base);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005880
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005881 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005882 MDIO_PMA_DEVAD,
5883 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
Eilon Greenstein16b311c2009-01-14 06:44:24 +00005884 if (fw_ver1 == 0 || fw_ver1 == 0x4321) {
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005885 DP(NETIF_MSG_LINK,
Eilon Greenstein16b311c2009-01-14 06:44:24 +00005886 "bnx2x_8073_common_init_phy port %x:"
5887 "Download failed. fw version = 0x%x\n",
5888 port, fw_ver1);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005889 return -EINVAL;
5890 }
5891
5892 /* Only set bit 10 = 1 (Tx power down) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005893 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005894 MDIO_PMA_DEVAD,
5895 MDIO_PMA_REG_TX_POWER_DOWN, &val);
5896
5897 /* Phase1 of TX_POWER_DOWN reset */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005898 bnx2x_cl45_write(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005899 MDIO_PMA_DEVAD,
5900 MDIO_PMA_REG_TX_POWER_DOWN,
5901 (val | 1<<10));
5902 }
5903
5904 /* Toggle Transmitter: Power down and then up with 600ms
5905 delay between */
5906 msleep(600);
5907
5908 /* PART3 - complete TX_POWER_DOWN process, and set GPIO2 back to low */
5909 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Eilon Greensteinf5372252009-02-12 08:38:30 +00005910 /* Phase2 of POWER_DOWN_RESET */
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005911 /* Release bit 10 (Release Tx power down) */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005912 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005913 MDIO_PMA_DEVAD,
5914 MDIO_PMA_REG_TX_POWER_DOWN, &val);
5915
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005916 bnx2x_cl45_write(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005917 MDIO_PMA_DEVAD,
5918 MDIO_PMA_REG_TX_POWER_DOWN, (val & (~(1<<10))));
5919 msleep(15);
5920
5921 /* Read modify write the SPI-ROM version select register */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005922 bnx2x_cl45_read(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005923 MDIO_PMA_DEVAD,
5924 MDIO_PMA_REG_EDC_FFE_MAIN, &val);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005925 bnx2x_cl45_write(bp, phy_blk[port],
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005926 MDIO_PMA_DEVAD,
5927 MDIO_PMA_REG_EDC_FFE_MAIN, (val | (1<<12)));
5928
5929 /* set GPIO2 back to LOW */
5930 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
5931 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
5932 }
5933 return 0;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07005934}
5935
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005936static u8 bnx2x_8727_common_init_phy(struct bnx2x *bp, u32 shmem_base)
5937{
Eilon Greensteinbc7f0a02009-08-12 08:23:01 +00005938 s8 port, first_port, i;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005939 u32 swap_val, swap_override;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005940 struct bnx2x_phy phy[PORT_MAX];
5941 struct bnx2x_phy *phy_blk[PORT_MAX];
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005942 DP(NETIF_MSG_LINK, "Executing BCM8727 common init\n");
5943 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
5944 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
5945
Eilon Greensteinf57a6022009-08-12 08:23:11 +00005946 bnx2x_ext_phy_hw_reset(bp, 1 ^ (swap_val && swap_override));
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005947 msleep(5);
5948
Eilon Greensteinbc7f0a02009-08-12 08:23:01 +00005949 if (swap_val && swap_override)
5950 first_port = PORT_0;
5951 else
5952 first_port = PORT_1;
5953
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005954 /* PART1 - Reset both phys */
Eilon Greensteinbc7f0a02009-08-12 08:23:01 +00005955 for (i = 0, port = first_port; i < PORT_MAX; i++, port = !port) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005956 /* Extract the ext phy address for the port */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005957 if (bnx2x_populate_phy(bp, EXT_PHY1, shmem_base,
5958 port, &phy[port]) !=
5959 0) {
5960 DP(NETIF_MSG_LINK, "populate phy failed\n");
5961 return -EINVAL;
5962 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005963 /* disable attentions */
5964 bnx2x_bits_dis(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4,
5965 (NIG_MASK_XGXS0_LINK_STATUS |
5966 NIG_MASK_XGXS0_LINK10G |
5967 NIG_MASK_SERDES0_LINK_STATUS |
5968 NIG_MASK_MI_INT));
5969
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005970
5971 /* Reset the phy */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005972 bnx2x_cl45_write(bp, &phy[port],
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005973 MDIO_PMA_DEVAD,
5974 MDIO_PMA_REG_CTRL,
5975 1<<15);
5976 }
5977
5978 /* Add delay of 150ms after reset */
5979 msleep(150);
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005980 if (phy[PORT_0].addr & 0x1) {
5981 phy_blk[PORT_0] = &(phy[PORT_1]);
5982 phy_blk[PORT_1] = &(phy[PORT_0]);
5983 } else {
5984 phy_blk[PORT_0] = &(phy[PORT_0]);
5985 phy_blk[PORT_1] = &(phy[PORT_1]);
5986 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005987 /* PART2 - Download firmware to both phys */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005988 for (port = PORT_MAX - 1; port >= PORT_0; port--) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005989 u16 fw_ver1;
5990
Yaniv Rosnere10bc842010-09-07 11:40:50 +00005991 bnx2x_8073_8727_external_rom_boot(bp, phy_blk[port],
5992 port, shmem_base);
5993 bnx2x_cl45_read(bp, phy_blk[port],
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005994 MDIO_PMA_DEVAD,
5995 MDIO_PMA_REG_ROM_VER1, &fw_ver1);
5996 if (fw_ver1 == 0 || fw_ver1 == 0x4321) {
5997 DP(NETIF_MSG_LINK,
Eilon Greensteinbc7f0a02009-08-12 08:23:01 +00005998 "bnx2x_8727_common_init_phy port %x:"
Eilon Greenstein4d295db2009-07-21 05:47:47 +00005999 "Download failed. fw version = 0x%x\n",
6000 port, fw_ver1);
6001 return -EINVAL;
6002 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006003 }
6004
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006005 return 0;
6006}
6007
Eilon Greenstein589abe32009-02-12 08:36:55 +00006008static u8 bnx2x_8726_common_init_phy(struct bnx2x *bp, u32 shmem_base)
6009{
Eilon Greenstein589abe32009-02-12 08:36:55 +00006010 u32 val;
6011 s8 port;
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006012 struct bnx2x_phy phy;
Eilon Greenstein589abe32009-02-12 08:36:55 +00006013 /* Use port1 because of the static port-swap */
6014 /* Enable the module detection interrupt */
6015 val = REG_RD(bp, MISC_REG_GPIO_EVENT_EN);
6016 val |= ((1<<MISC_REGISTERS_GPIO_3)|
6017 (1<<(MISC_REGISTERS_GPIO_3 + MISC_REGISTERS_GPIO_PORT_SHIFT)));
6018 REG_WR(bp, MISC_REG_GPIO_EVENT_EN, val);
6019
Eilon Greensteinf57a6022009-08-12 08:23:11 +00006020 bnx2x_ext_phy_hw_reset(bp, 1);
Eilon Greenstein589abe32009-02-12 08:36:55 +00006021 msleep(5);
6022 for (port = 0; port < PORT_MAX; port++) {
6023 /* Extract the ext phy address for the port */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006024 if (bnx2x_populate_phy(bp, EXT_PHY1, shmem_base,
6025 port, &phy) !=
6026 0) {
6027 DP(NETIF_MSG_LINK, "populate phy failed\n");
6028 return -EINVAL;
6029 }
Eilon Greenstein589abe32009-02-12 08:36:55 +00006030
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006031 /* Reset phy*/
6032 bnx2x_cl45_write(bp, &phy,
6033 MDIO_PMA_DEVAD, MDIO_PMA_REG_GEN_CTRL, 0x0001);
Eilon Greenstein589abe32009-02-12 08:36:55 +00006034
Eilon Greenstein589abe32009-02-12 08:36:55 +00006035
6036 /* Set fault module detected LED on */
6037 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
6038 MISC_REGISTERS_GPIO_HIGH,
6039 port);
6040 }
6041
6042 return 0;
6043}
6044
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006045u8 bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base)
6046{
6047 u8 rc = 0;
6048 u32 ext_phy_type;
6049
Eilon Greensteinf5372252009-02-12 08:38:30 +00006050 DP(NETIF_MSG_LINK, "Begin common phy init\n");
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006051
6052 /* Read the ext_phy_type for arbitrary port(0) */
6053 ext_phy_type = XGXS_EXT_PHY_TYPE(
6054 REG_RD(bp, shmem_base +
6055 offsetof(struct shmem_region,
6056 dev_info.port_hw_config[0].external_phy_config)));
6057
6058 switch (ext_phy_type) {
6059 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
6060 {
6061 rc = bnx2x_8073_common_init_phy(bp, shmem_base);
6062 break;
6063 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006064
6065 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
6066 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC:
6067 rc = bnx2x_8727_common_init_phy(bp, shmem_base);
6068 break;
6069
Eilon Greenstein589abe32009-02-12 08:36:55 +00006070 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
6071 /* GPIO1 affects both ports, so there's need to pull
6072 it for single port alone */
6073 rc = bnx2x_8726_common_init_phy(bp, shmem_base);
Yaniv Rosner4f60dab2009-11-05 19:18:23 +02006074 break;
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006075 default:
6076 DP(NETIF_MSG_LINK,
6077 "bnx2x_common_init_phy: ext_phy 0x%x not required\n",
6078 ext_phy_type);
6079 break;
6080 }
6081
6082 return rc;
6083}
6084
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006085void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy)
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006086{
6087 u16 val, cnt;
6088
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006089 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006090 MDIO_PMA_DEVAD,
6091 MDIO_PMA_REG_7101_RESET, &val);
6092
6093 for (cnt = 0; cnt < 10; cnt++) {
6094 msleep(50);
6095 /* Writes a self-clearing reset */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006096 bnx2x_cl45_write(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006097 MDIO_PMA_DEVAD,
6098 MDIO_PMA_REG_7101_RESET,
6099 (val | (1<<15)));
6100 /* Wait for clear */
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006101 bnx2x_cl45_read(bp, phy,
Yaniv Rosnerea4e0402008-06-23 20:27:26 -07006102 MDIO_PMA_DEVAD,
6103 MDIO_PMA_REG_7101_RESET, &val);
6104
6105 if ((val & (1<<15)) == 0)
6106 break;
6107 }
6108}