blob: c56c24347f158f91c71988713425ea0688994c48 [file] [log] [blame]
Borislav Petkovcd4d09e2016-01-26 22:12:04 +01001#ifndef _ASM_X86_CPUFEATURES_H
2#define _ASM_X86_CPUFEATURES_H
3
4#ifndef _ASM_X86_REQUIRED_FEATURES_H
5#include <asm/required-features.h>
6#endif
7
8#ifndef _ASM_X86_DISABLED_FEATURES_H
9#include <asm/disabled-features.h>
10#endif
11
12/*
13 * Defines x86 CPU feature bits
14 */
David Woodhoused3eba772018-01-25 16:14:09 +000015#define NCAPINTS 19 /* N 32-bit words worth of info */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +010016#define NBUGINTS 1 /* N 32-bit bug flags */
17
18/*
19 * Note: If the comment begins with a quoted string, that string is used
20 * in /proc/cpuinfo instead of the macro name. If the string is "",
21 * this feature bit is not displayed in /proc/cpuinfo at all.
22 */
23
24/* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */
25#define X86_FEATURE_FPU ( 0*32+ 0) /* Onboard FPU */
26#define X86_FEATURE_VME ( 0*32+ 1) /* Virtual Mode Extensions */
27#define X86_FEATURE_DE ( 0*32+ 2) /* Debugging Extensions */
28#define X86_FEATURE_PSE ( 0*32+ 3) /* Page Size Extensions */
29#define X86_FEATURE_TSC ( 0*32+ 4) /* Time Stamp Counter */
30#define X86_FEATURE_MSR ( 0*32+ 5) /* Model-Specific Registers */
31#define X86_FEATURE_PAE ( 0*32+ 6) /* Physical Address Extensions */
32#define X86_FEATURE_MCE ( 0*32+ 7) /* Machine Check Exception */
33#define X86_FEATURE_CX8 ( 0*32+ 8) /* CMPXCHG8 instruction */
34#define X86_FEATURE_APIC ( 0*32+ 9) /* Onboard APIC */
35#define X86_FEATURE_SEP ( 0*32+11) /* SYSENTER/SYSEXIT */
36#define X86_FEATURE_MTRR ( 0*32+12) /* Memory Type Range Registers */
37#define X86_FEATURE_PGE ( 0*32+13) /* Page Global Enable */
38#define X86_FEATURE_MCA ( 0*32+14) /* Machine Check Architecture */
39#define X86_FEATURE_CMOV ( 0*32+15) /* CMOV instructions */
40 /* (plus FCMOVcc, FCOMI with FPU) */
41#define X86_FEATURE_PAT ( 0*32+16) /* Page Attribute Table */
42#define X86_FEATURE_PSE36 ( 0*32+17) /* 36-bit PSEs */
43#define X86_FEATURE_PN ( 0*32+18) /* Processor serial number */
44#define X86_FEATURE_CLFLUSH ( 0*32+19) /* CLFLUSH instruction */
45#define X86_FEATURE_DS ( 0*32+21) /* "dts" Debug Store */
46#define X86_FEATURE_ACPI ( 0*32+22) /* ACPI via MSR */
47#define X86_FEATURE_MMX ( 0*32+23) /* Multimedia Extensions */
48#define X86_FEATURE_FXSR ( 0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */
49#define X86_FEATURE_XMM ( 0*32+25) /* "sse" */
50#define X86_FEATURE_XMM2 ( 0*32+26) /* "sse2" */
51#define X86_FEATURE_SELFSNOOP ( 0*32+27) /* "ss" CPU self snoop */
52#define X86_FEATURE_HT ( 0*32+28) /* Hyper-Threading */
53#define X86_FEATURE_ACC ( 0*32+29) /* "tm" Automatic clock control */
54#define X86_FEATURE_IA64 ( 0*32+30) /* IA-64 processor */
55#define X86_FEATURE_PBE ( 0*32+31) /* Pending Break Enable */
56
57/* AMD-defined CPU features, CPUID level 0x80000001, word 1 */
58/* Don't duplicate feature flags which are redundant with Intel! */
59#define X86_FEATURE_SYSCALL ( 1*32+11) /* SYSCALL/SYSRET */
60#define X86_FEATURE_MP ( 1*32+19) /* MP Capable. */
61#define X86_FEATURE_NX ( 1*32+20) /* Execute Disable */
62#define X86_FEATURE_MMXEXT ( 1*32+22) /* AMD MMX extensions */
63#define X86_FEATURE_FXSR_OPT ( 1*32+25) /* FXSAVE/FXRSTOR optimizations */
64#define X86_FEATURE_GBPAGES ( 1*32+26) /* "pdpe1gb" GB pages */
65#define X86_FEATURE_RDTSCP ( 1*32+27) /* RDTSCP */
66#define X86_FEATURE_LM ( 1*32+29) /* Long Mode (x86-64) */
67#define X86_FEATURE_3DNOWEXT ( 1*32+30) /* AMD 3DNow! extensions */
68#define X86_FEATURE_3DNOW ( 1*32+31) /* 3DNow! */
69
70/* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */
71#define X86_FEATURE_RECOVERY ( 2*32+ 0) /* CPU in recovery mode */
72#define X86_FEATURE_LONGRUN ( 2*32+ 1) /* Longrun power control */
73#define X86_FEATURE_LRTI ( 2*32+ 3) /* LongRun table interface */
74
75/* Other features, Linux-defined mapping, word 3 */
76/* This range is used for feature bits which conflict or are synthesized */
77#define X86_FEATURE_CXMMX ( 3*32+ 0) /* Cyrix MMX extensions */
78#define X86_FEATURE_K6_MTRR ( 3*32+ 1) /* AMD K6 nonstandard MTRRs */
79#define X86_FEATURE_CYRIX_ARR ( 3*32+ 2) /* Cyrix ARRs (= MTRRs) */
80#define X86_FEATURE_CENTAUR_MCR ( 3*32+ 3) /* Centaur MCRs (= MTRRs) */
81/* cpu types for specific tunings: */
82#define X86_FEATURE_K8 ( 3*32+ 4) /* "" Opteron, Athlon64 */
83#define X86_FEATURE_K7 ( 3*32+ 5) /* "" Athlon */
84#define X86_FEATURE_P3 ( 3*32+ 6) /* "" P3 */
85#define X86_FEATURE_P4 ( 3*32+ 7) /* "" P4 */
86#define X86_FEATURE_CONSTANT_TSC ( 3*32+ 8) /* TSC ticks at a constant rate */
87#define X86_FEATURE_UP ( 3*32+ 9) /* smp kernel running on up */
Linus Torvalds8a284c02016-03-15 12:13:56 -070088#define X86_FEATURE_ART ( 3*32+10) /* Platform has always running timer (ART) */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +010089#define X86_FEATURE_ARCH_PERFMON ( 3*32+11) /* Intel Architectural PerfMon */
90#define X86_FEATURE_PEBS ( 3*32+12) /* Precise-Event Based Sampling */
91#define X86_FEATURE_BTS ( 3*32+13) /* Branch Trace Store */
92#define X86_FEATURE_SYSCALL32 ( 3*32+14) /* "" syscall in ia32 userspace */
93#define X86_FEATURE_SYSENTER32 ( 3*32+15) /* "" sysenter in ia32 userspace */
94#define X86_FEATURE_REP_GOOD ( 3*32+16) /* rep microcode works well */
95#define X86_FEATURE_MFENCE_RDTSC ( 3*32+17) /* "" Mfence synchronizes RDTSC */
96#define X86_FEATURE_LFENCE_RDTSC ( 3*32+18) /* "" Lfence synchronizes RDTSC */
Huang Rui01fe03f2016-01-14 10:50:06 +080097#define X86_FEATURE_ACC_POWER ( 3*32+19) /* AMD Accumulated Power Mechanism */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +010098#define X86_FEATURE_NOPL ( 3*32+20) /* The NOPL (0F 1F) instructions */
99#define X86_FEATURE_ALWAYS ( 3*32+21) /* "" Always-present feature */
100#define X86_FEATURE_XTOPOLOGY ( 3*32+22) /* cpu topology enum extensions */
101#define X86_FEATURE_TSC_RELIABLE ( 3*32+23) /* TSC is known to be reliable */
102#define X86_FEATURE_NONSTOP_TSC ( 3*32+24) /* TSC does not stop in C states */
103/* free, was #define X86_FEATURE_CLFLUSH_MONITOR ( 3*32+25) * "" clflush reqd with monitor */
104#define X86_FEATURE_EXTD_APICID ( 3*32+26) /* has extended APICID (8 bits) */
105#define X86_FEATURE_AMD_DCM ( 3*32+27) /* multi-node processor */
106#define X86_FEATURE_APERFMPERF ( 3*32+28) /* APERFMPERF */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100107#define X86_FEATURE_NONSTOP_TSC_S3 ( 3*32+30) /* TSC doesn't stop in S3 state */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100108
109/* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
110#define X86_FEATURE_XMM3 ( 4*32+ 0) /* "pni" SSE-3 */
111#define X86_FEATURE_PCLMULQDQ ( 4*32+ 1) /* PCLMULQDQ instruction */
112#define X86_FEATURE_DTES64 ( 4*32+ 2) /* 64-bit Debug Store */
113#define X86_FEATURE_MWAIT ( 4*32+ 3) /* "monitor" Monitor/Mwait support */
114#define X86_FEATURE_DSCPL ( 4*32+ 4) /* "ds_cpl" CPL Qual. Debug Store */
115#define X86_FEATURE_VMX ( 4*32+ 5) /* Hardware virtualization */
116#define X86_FEATURE_SMX ( 4*32+ 6) /* Safer mode */
117#define X86_FEATURE_EST ( 4*32+ 7) /* Enhanced SpeedStep */
118#define X86_FEATURE_TM2 ( 4*32+ 8) /* Thermal Monitor 2 */
119#define X86_FEATURE_SSSE3 ( 4*32+ 9) /* Supplemental SSE-3 */
120#define X86_FEATURE_CID ( 4*32+10) /* Context ID */
121#define X86_FEATURE_SDBG ( 4*32+11) /* Silicon Debug */
122#define X86_FEATURE_FMA ( 4*32+12) /* Fused multiply-add */
123#define X86_FEATURE_CX16 ( 4*32+13) /* CMPXCHG16B */
124#define X86_FEATURE_XTPR ( 4*32+14) /* Send Task Priority Messages */
125#define X86_FEATURE_PDCM ( 4*32+15) /* Performance Capabilities */
126#define X86_FEATURE_PCID ( 4*32+17) /* Process Context Identifiers */
127#define X86_FEATURE_DCA ( 4*32+18) /* Direct Cache Access */
128#define X86_FEATURE_XMM4_1 ( 4*32+19) /* "sse4_1" SSE-4.1 */
129#define X86_FEATURE_XMM4_2 ( 4*32+20) /* "sse4_2" SSE-4.2 */
130#define X86_FEATURE_X2APIC ( 4*32+21) /* x2APIC */
131#define X86_FEATURE_MOVBE ( 4*32+22) /* MOVBE instruction */
132#define X86_FEATURE_POPCNT ( 4*32+23) /* POPCNT instruction */
133#define X86_FEATURE_TSC_DEADLINE_TIMER ( 4*32+24) /* Tsc deadline timer */
134#define X86_FEATURE_AES ( 4*32+25) /* AES instructions */
135#define X86_FEATURE_XSAVE ( 4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV */
136#define X86_FEATURE_OSXSAVE ( 4*32+27) /* "" XSAVE enabled in the OS */
137#define X86_FEATURE_AVX ( 4*32+28) /* Advanced Vector Extensions */
138#define X86_FEATURE_F16C ( 4*32+29) /* 16-bit fp conversions */
139#define X86_FEATURE_RDRAND ( 4*32+30) /* The RDRAND instruction */
140#define X86_FEATURE_HYPERVISOR ( 4*32+31) /* Running on a hypervisor */
141
142/* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */
143#define X86_FEATURE_XSTORE ( 5*32+ 2) /* "rng" RNG present (xstore) */
144#define X86_FEATURE_XSTORE_EN ( 5*32+ 3) /* "rng_en" RNG enabled */
145#define X86_FEATURE_XCRYPT ( 5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */
146#define X86_FEATURE_XCRYPT_EN ( 5*32+ 7) /* "ace_en" on-CPU crypto enabled */
147#define X86_FEATURE_ACE2 ( 5*32+ 8) /* Advanced Cryptography Engine v2 */
148#define X86_FEATURE_ACE2_EN ( 5*32+ 9) /* ACE v2 enabled */
149#define X86_FEATURE_PHE ( 5*32+10) /* PadLock Hash Engine */
150#define X86_FEATURE_PHE_EN ( 5*32+11) /* PHE enabled */
151#define X86_FEATURE_PMM ( 5*32+12) /* PadLock Montgomery Multiplier */
152#define X86_FEATURE_PMM_EN ( 5*32+13) /* PMM enabled */
153
154/* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */
155#define X86_FEATURE_LAHF_LM ( 6*32+ 0) /* LAHF/SAHF in long mode */
156#define X86_FEATURE_CMP_LEGACY ( 6*32+ 1) /* If yes HyperThreading not valid */
157#define X86_FEATURE_SVM ( 6*32+ 2) /* Secure virtual machine */
158#define X86_FEATURE_EXTAPIC ( 6*32+ 3) /* Extended APIC space */
159#define X86_FEATURE_CR8_LEGACY ( 6*32+ 4) /* CR8 in 32-bit mode */
160#define X86_FEATURE_ABM ( 6*32+ 5) /* Advanced bit manipulation */
161#define X86_FEATURE_SSE4A ( 6*32+ 6) /* SSE-4A */
162#define X86_FEATURE_MISALIGNSSE ( 6*32+ 7) /* Misaligned SSE mode */
163#define X86_FEATURE_3DNOWPREFETCH ( 6*32+ 8) /* 3DNow prefetch instructions */
164#define X86_FEATURE_OSVW ( 6*32+ 9) /* OS Visible Workaround */
165#define X86_FEATURE_IBS ( 6*32+10) /* Instruction Based Sampling */
166#define X86_FEATURE_XOP ( 6*32+11) /* extended AVX instructions */
167#define X86_FEATURE_SKINIT ( 6*32+12) /* SKINIT/STGI instructions */
168#define X86_FEATURE_WDT ( 6*32+13) /* Watchdog timer */
169#define X86_FEATURE_LWP ( 6*32+15) /* Light Weight Profiling */
170#define X86_FEATURE_FMA4 ( 6*32+16) /* 4 operands MAC instructions */
171#define X86_FEATURE_TCE ( 6*32+17) /* translation cache extension */
172#define X86_FEATURE_NODEID_MSR ( 6*32+19) /* NodeId MSR */
173#define X86_FEATURE_TBM ( 6*32+21) /* trailing bit manipulations */
174#define X86_FEATURE_TOPOEXT ( 6*32+22) /* topology extensions CPUID leafs */
175#define X86_FEATURE_PERFCTR_CORE ( 6*32+23) /* core performance counter extensions */
176#define X86_FEATURE_PERFCTR_NB ( 6*32+24) /* NB performance counter extensions */
177#define X86_FEATURE_BPEXT (6*32+26) /* data breakpoint extension */
Huang Rui8a224262016-01-29 16:29:56 +0800178#define X86_FEATURE_PTSC ( 6*32+27) /* performance time-stamp counter */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100179#define X86_FEATURE_PERFCTR_L2 ( 6*32+28) /* L2 performance counter extensions */
180#define X86_FEATURE_MWAITX ( 6*32+29) /* MWAIT extension (MONITORX/MWAITX) */
181
182/*
183 * Auxiliary flags: Linux defined - For features scattered in various
184 * CPUID levels like 0x6, 0xA etc, word 7.
185 *
186 * Reuse free bits when adding new feature flags!
187 */
188
189#define X86_FEATURE_CPB ( 7*32+ 2) /* AMD Core Performance Boost */
190#define X86_FEATURE_EPB ( 7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */
Hugh Dickins2684b122017-08-30 16:23:00 -0700191#define X86_FEATURE_INVPCID_SINGLE ( 7*32+ 4) /* Effectively INVPCID && CR4.PCIDE=1 */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100192
193#define X86_FEATURE_HW_PSTATE ( 7*32+ 8) /* AMD HW-PState */
194#define X86_FEATURE_PROC_FEEDBACK ( 7*32+ 9) /* AMD ProcFeedbackInterface */
195
David Woodhouse77b3b3e2018-01-27 16:24:32 +0000196#define X86_FEATURE_RETPOLINE ( 7*32+12) /* "" Generic Retpoline mitigation for Spectre variant 2 */
197#define X86_FEATURE_RETPOLINE_AMD ( 7*32+13) /* "" AMD Retpoline mitigation for Spectre variant 2 */
David Woodhouse2bb5de42018-01-11 21:46:25 +0000198
Thomas Gleixnera7c34322018-05-10 19:13:18 +0200199#define X86_FEATURE_MSR_SPEC_CTRL ( 7*32+16) /* "" MSR SPEC_CTRL is implemented */
Thomas Gleixnerf69e91f2018-05-10 20:21:36 +0200200#define X86_FEATURE_SSBD ( 7*32+17) /* Speculative Store Bypass Disable */
Thomas Gleixnera7c34322018-05-10 19:13:18 +0200201
David Woodhouse77b3b3e2018-01-27 16:24:32 +0000202#define X86_FEATURE_RSB_CTXSW ( 7*32+19) /* "" Fill RSB on context switches */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100203
Hugh Dickins23e09432017-09-24 16:59:49 -0700204/* Because the ALTERNATIVE scheme is for members of the X86_FEATURE club... */
Kees Cooke71fac02018-01-03 10:17:35 -0800205#define X86_FEATURE_KAISER ( 7*32+31) /* CONFIG_PAGE_TABLE_ISOLATION w/o nokaiser */
Hugh Dickins23e09432017-09-24 16:59:49 -0700206
David Woodhouse77b3b3e2018-01-27 16:24:32 +0000207#define X86_FEATURE_USE_IBPB ( 7*32+21) /* "" Indirect Branch Prediction Barrier enabled */
David Woodhousea27ede12018-02-19 10:50:54 +0000208#define X86_FEATURE_USE_IBRS_FW ( 7*32+22) /* "" Use IBRS during runtime firmware calls */
Konrad Rzeszutek Wilk6f70a552018-04-25 22:04:21 -0400209#define X86_FEATURE_SPEC_STORE_BYPASS_DISABLE ( 7*32+23) /* "" Disable Speculative Store Bypass. */
Thomas Gleixnerf69e91f2018-05-10 20:21:36 +0200210#define X86_FEATURE_LS_CFG_SSBD ( 7*32+24) /* "" AMD SSBD implementation */
Borislav Petkov4a589082018-05-02 18:15:14 +0200211#define X86_FEATURE_IBRS ( 7*32+25) /* Indirect Branch Restricted Speculation */
212#define X86_FEATURE_IBPB ( 7*32+26) /* Indirect Branch Prediction Barrier */
213#define X86_FEATURE_STIBP ( 7*32+27) /* Single Thread Indirect Branch Predictors */
Thomas Gleixner53c434e2018-05-10 16:26:00 +0200214#define X86_FEATURE_ZEN ( 7*32+28) /* "" CPU is AMD family 0x17 (Zen) */
Andi Kleen432e99b2018-06-13 15:48:26 -0700215#define X86_FEATURE_L1TF_PTEINV ( 7*32+29) /* "" L1TF workaround PTE inversion */
Sai Praneethb0c05452018-08-01 11:42:25 -0700216#define X86_FEATURE_IBRS_ENHANCED ( 7*32+30) /* Enhanced IBRS */
David Woodhouse31fd9ed2018-01-25 16:14:15 +0000217
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100218/* Virtualization flags: Linux defined, word 8 */
219#define X86_FEATURE_TPR_SHADOW ( 8*32+ 0) /* Intel TPR Shadow */
220#define X86_FEATURE_VNMI ( 8*32+ 1) /* Intel Virtual NMI */
221#define X86_FEATURE_FLEXPRIORITY ( 8*32+ 2) /* Intel FlexPriority */
222#define X86_FEATURE_EPT ( 8*32+ 3) /* Intel Extended Page Table */
223#define X86_FEATURE_VPID ( 8*32+ 4) /* Intel Virtual Processor ID */
224
225#define X86_FEATURE_VMMCALL ( 8*32+15) /* Prefer vmmcall to vmcall */
226#define X86_FEATURE_XENPV ( 8*32+16) /* "" Xen paravirtual guest */
227
228
229/* Intel-defined CPU features, CPUID level 0x00000007:0 (ebx), word 9 */
230#define X86_FEATURE_FSGSBASE ( 9*32+ 0) /* {RD/WR}{FS/GS}BASE instructions*/
231#define X86_FEATURE_TSC_ADJUST ( 9*32+ 1) /* TSC adjustment MSR 0x3b */
232#define X86_FEATURE_BMI1 ( 9*32+ 3) /* 1st group bit manipulation extensions */
233#define X86_FEATURE_HLE ( 9*32+ 4) /* Hardware Lock Elision */
234#define X86_FEATURE_AVX2 ( 9*32+ 5) /* AVX2 instructions */
235#define X86_FEATURE_SMEP ( 9*32+ 7) /* Supervisor Mode Execution Protection */
236#define X86_FEATURE_BMI2 ( 9*32+ 8) /* 2nd group bit manipulation extensions */
237#define X86_FEATURE_ERMS ( 9*32+ 9) /* Enhanced REP MOVSB/STOSB */
238#define X86_FEATURE_INVPCID ( 9*32+10) /* Invalidate Processor Context ID */
239#define X86_FEATURE_RTM ( 9*32+11) /* Restricted Transactional Memory */
240#define X86_FEATURE_CQM ( 9*32+12) /* Cache QoS Monitoring */
241#define X86_FEATURE_MPX ( 9*32+14) /* Memory Protection Extension */
242#define X86_FEATURE_AVX512F ( 9*32+16) /* AVX-512 Foundation */
Fenghua Yud0500492016-03-10 19:38:18 -0800243#define X86_FEATURE_AVX512DQ ( 9*32+17) /* AVX-512 DQ (Double/Quad granular) Instructions */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100244#define X86_FEATURE_RDSEED ( 9*32+18) /* The RDSEED instruction */
245#define X86_FEATURE_ADX ( 9*32+19) /* The ADCX and ADOX instructions */
246#define X86_FEATURE_SMAP ( 9*32+20) /* Supervisor Mode Access Prevention */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100247#define X86_FEATURE_CLFLUSHOPT ( 9*32+23) /* CLFLUSHOPT instruction */
248#define X86_FEATURE_CLWB ( 9*32+24) /* CLWB instruction */
Paolo Bonzinia96cf982018-01-16 16:42:25 +0100249#define X86_FEATURE_INTEL_PT ( 9*32+25) /* Intel Processor Trace */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100250#define X86_FEATURE_AVX512PF ( 9*32+26) /* AVX-512 Prefetch */
251#define X86_FEATURE_AVX512ER ( 9*32+27) /* AVX-512 Exponential and Reciprocal */
252#define X86_FEATURE_AVX512CD ( 9*32+28) /* AVX-512 Conflict Detection */
253#define X86_FEATURE_SHA_NI ( 9*32+29) /* SHA1/SHA256 Instruction Extensions */
Fenghua Yud0500492016-03-10 19:38:18 -0800254#define X86_FEATURE_AVX512BW ( 9*32+30) /* AVX-512 BW (Byte/Word granular) Instructions */
255#define X86_FEATURE_AVX512VL ( 9*32+31) /* AVX-512 VL (128/256 Vector Length) Extensions */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100256
257/* Extended state features, CPUID level 0x0000000d:1 (eax), word 10 */
258#define X86_FEATURE_XSAVEOPT (10*32+ 0) /* XSAVEOPT */
259#define X86_FEATURE_XSAVEC (10*32+ 1) /* XSAVEC */
260#define X86_FEATURE_XGETBV1 (10*32+ 2) /* XGETBV with ECX = 1 */
261#define X86_FEATURE_XSAVES (10*32+ 3) /* XSAVES/XRSTORS */
262
263/* Intel-defined CPU QoS Sub-leaf, CPUID level 0x0000000F:0 (edx), word 11 */
264#define X86_FEATURE_CQM_LLC (11*32+ 1) /* LLC QoS if 1 */
265
266/* Intel-defined CPU QoS Sub-leaf, CPUID level 0x0000000F:1 (edx), word 12 */
267#define X86_FEATURE_CQM_OCCUP_LLC (12*32+ 0) /* LLC occupancy monitoring if 1 */
Vikas Shivappa33c3cc72016-03-10 15:32:09 -0800268#define X86_FEATURE_CQM_MBM_TOTAL (12*32+ 1) /* LLC Total MBM monitoring */
269#define X86_FEATURE_CQM_MBM_LOCAL (12*32+ 2) /* LLC Local MBM monitoring */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100270
271/* AMD-defined CPU features, CPUID level 0x80000008 (ebx), word 13 */
272#define X86_FEATURE_CLZERO (13*32+0) /* CLZERO instruction */
Huang Ruiaaf24882016-01-29 16:29:57 +0800273#define X86_FEATURE_IRPERF (13*32+1) /* Instructions Retired Count */
Borislav Petkov4a589082018-05-02 18:15:14 +0200274#define X86_FEATURE_AMD_IBPB (13*32+12) /* Indirect Branch Prediction Barrier */
275#define X86_FEATURE_AMD_IBRS (13*32+14) /* Indirect Branch Restricted Speculation */
276#define X86_FEATURE_AMD_STIBP (13*32+15) /* Single Thread Indirect Branch Predictors */
Tom Lendacky7c0b2dc2018-05-17 17:09:18 +0200277#define X86_FEATURE_VIRT_SSBD (13*32+25) /* Virtualized Speculative Store Bypass Disable */
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100278
279/* Thermal and Power Management Leaf, CPUID level 0x00000006 (eax), word 14 */
280#define X86_FEATURE_DTHERM (14*32+ 0) /* Digital Thermal Sensor */
281#define X86_FEATURE_IDA (14*32+ 1) /* Intel Dynamic Acceleration */
282#define X86_FEATURE_ARAT (14*32+ 2) /* Always Running APIC Timer */
283#define X86_FEATURE_PLN (14*32+ 4) /* Intel Power Limit Notification */
284#define X86_FEATURE_PTS (14*32+ 6) /* Intel Package Thermal Status */
285#define X86_FEATURE_HWP (14*32+ 7) /* Intel Hardware P-states */
286#define X86_FEATURE_HWP_NOTIFY (14*32+ 8) /* HWP Notification */
287#define X86_FEATURE_HWP_ACT_WINDOW (14*32+ 9) /* HWP Activity Window */
288#define X86_FEATURE_HWP_EPP (14*32+10) /* HWP Energy Perf. Preference */
289#define X86_FEATURE_HWP_PKG_REQ (14*32+11) /* HWP Package Level Request */
290
291/* AMD SVM Feature Identification, CPUID level 0x8000000a (edx), word 15 */
292#define X86_FEATURE_NPT (15*32+ 0) /* Nested Page Table support */
293#define X86_FEATURE_LBRV (15*32+ 1) /* LBR Virtualization support */
294#define X86_FEATURE_SVML (15*32+ 2) /* "svm_lock" SVM locking MSR */
295#define X86_FEATURE_NRIPS (15*32+ 3) /* "nrip_save" SVM next_rip save */
296#define X86_FEATURE_TSCRATEMSR (15*32+ 4) /* "tsc_scale" TSC scaling support */
297#define X86_FEATURE_VMCBCLEAN (15*32+ 5) /* "vmcb_clean" VMCB clean bits support */
298#define X86_FEATURE_FLUSHBYASID (15*32+ 6) /* flush-by-ASID support */
299#define X86_FEATURE_DECODEASSISTS (15*32+ 7) /* Decode Assists support */
300#define X86_FEATURE_PAUSEFILTER (15*32+10) /* filtered pause intercept */
301#define X86_FEATURE_PFTHRESHOLD (15*32+12) /* pause filter threshold */
302#define X86_FEATURE_AVIC (15*32+13) /* Virtual Interrupt Controller */
303
Dave Hansen0d476382016-03-10 14:12:13 -0800304/* Intel-defined CPU features, CPUID level 0x00000007:0 (ecx), word 16 */
305#define X86_FEATURE_PKU (16*32+ 3) /* Protection Keys for Userspace */
306#define X86_FEATURE_OSPKE (16*32+ 4) /* OS Protection Keys Enable */
307
Yazen Ghannam71faad42016-05-11 14:58:26 +0200308/* AMD-defined CPU features, CPUID level 0x80000007 (ebx), word 17 */
309#define X86_FEATURE_OVERFLOW_RECOV (17*32+0) /* MCA overflow recovery support */
310#define X86_FEATURE_SUCCOR (17*32+1) /* Uncorrectable error containment and recovery */
311#define X86_FEATURE_SMCA (17*32+3) /* Scalable MCA */
312
Borislav Petkov4a589082018-05-02 18:15:14 +0200313
David Woodhoused3eba772018-01-25 16:14:09 +0000314/* Intel-defined CPU features, CPUID level 0x00000007:0 (EDX), word 18 */
315#define X86_FEATURE_AVX512_4VNNIW (18*32+ 2) /* AVX-512 Neural Network Instructions */
316#define X86_FEATURE_AVX512_4FMAPS (18*32+ 3) /* AVX-512 Multiply Accumulation Single precision */
Kirill A. Shutemovaa9c22f2018-03-05 19:25:51 +0300317#define X86_FEATURE_PCONFIG (18*32+18) /* Intel PCONFIG */
David Woodhouse77b3b3e2018-01-27 16:24:32 +0000318#define X86_FEATURE_SPEC_CTRL (18*32+26) /* "" Speculation Control (IBRS + IBPB) */
319#define X86_FEATURE_INTEL_STIBP (18*32+27) /* "" Single Thread Indirect Branch Predictors */
Konrad Rzeszutek Wilka8358622018-06-20 16:42:58 -0400320#define X86_FEATURE_FLUSH_L1D (18*32+28) /* Flush L1D cache */
David Woodhouse40532f62018-01-25 16:14:10 +0000321#define X86_FEATURE_ARCH_CAPABILITIES (18*32+29) /* IA32_ARCH_CAPABILITIES MSR (Intel) */
Thomas Gleixnerf69e91f2018-05-10 20:21:36 +0200322#define X86_FEATURE_SPEC_CTRL_SSBD (18*32+31) /* "" Speculative Store Bypass Disable */
David Woodhoused3eba772018-01-25 16:14:09 +0000323
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100324/*
325 * BUG word(s)
326 */
327#define X86_BUG(x) (NCAPINTS*32 + (x))
328
329#define X86_BUG_F00F X86_BUG(0) /* Intel F00F */
330#define X86_BUG_FDIV X86_BUG(1) /* FPU FDIV */
331#define X86_BUG_COMA X86_BUG(2) /* Cyrix 6x86 coma */
332#define X86_BUG_AMD_TLB_MMATCH X86_BUG(3) /* "tlb_mmatch" AMD Erratum 383 */
333#define X86_BUG_AMD_APIC_C1E X86_BUG(4) /* "apic_c1e" AMD Erratum 400 */
334#define X86_BUG_11AP X86_BUG(5) /* Bad local APIC aka 11AP */
335#define X86_BUG_FXSAVE_LEAK X86_BUG(6) /* FXSAVE leaks FOP/FIP/FOP */
336#define X86_BUG_CLFLUSH_MONITOR X86_BUG(7) /* AAI65, CLFLUSH required before MONITOR */
337#define X86_BUG_SYSRET_SS_ATTRS X86_BUG(8) /* SYSRET doesn't fix up SS attrs */
Andy Lutomirski58a5aac2016-02-29 15:50:19 -0800338#ifdef CONFIG_X86_32
339/*
340 * 64-bit kernels don't use X86_BUG_ESPFIX. Make the define conditional
341 * to avoid confusion.
342 */
343#define X86_BUG_ESPFIX X86_BUG(9) /* "" IRET to 16-bit SS corrupts ESP/RSP high bits */
344#endif
Dave Hansen8709ed4d2016-06-17 17:15:03 -0700345#define X86_BUG_NULL_SEG X86_BUG(10) /* Nulling a selector preserves the base */
346#define X86_BUG_SWAPGS_FENCE X86_BUG(11) /* SWAPGS without input dep on GS */
Peter Zijlstra08e237f2016-07-18 11:41:10 -0700347#define X86_BUG_MONITOR X86_BUG(12) /* IPI required to wake up remote CPU */
Thomas Gleixnerbd7e7692016-12-09 19:29:09 +0100348#define X86_BUG_AMD_E400 X86_BUG(13) /* CPU is among the affected by Erratum 400 */
Thomas Gleixner43fe9532018-01-05 15:27:34 +0100349#define X86_BUG_CPU_MELTDOWN X86_BUG(14) /* CPU is affected by meltdown attack and needs kernel page table isolation */
David Woodhouse26323fb2018-01-06 11:49:23 +0000350#define X86_BUG_SPECTRE_V1 X86_BUG(15) /* CPU is affected by Spectre variant 1 attack with conditional branches */
351#define X86_BUG_SPECTRE_V2 X86_BUG(16) /* CPU is affected by Spectre variant 2 attack with indirect branches */
Konrad Rzeszutek Wilk24e4dd92018-04-25 22:04:20 -0400352#define X86_BUG_SPEC_STORE_BYPASS X86_BUG(17) /* CPU is affected by speculative store bypass attack */
Andi Kleen432e99b2018-06-13 15:48:26 -0700353#define X86_BUG_L1TF X86_BUG(18) /* CPU is affected by L1 Terminal Fault */
Thomas Gleixnerbd7e7692016-12-09 19:29:09 +0100354
Borislav Petkovcd4d09e2016-01-26 22:12:04 +0100355#endif /* _ASM_X86_CPUFEATURES_H */